# H-Bridge in APM16 Series for LLC and Phase-shifted DC-DC Converter

# FAM65HR51DS1

#### **Features**

- SIP or DIP H-Bridge Power Module for On-board Charger (OBC) in EV or PHEV
- 5 kV/1 sec Electrically Isolated Substrate for Easy Assembly
- Creepage and Clearance per IEC60664-1, IEC 60950-1
- Compact Design for Low Total Module Resistance
- Module Serialization for Full Traceability
- Lead Free, RoHS and UL94V-0 Compliant
- Automotive Qualified per AEC Q101 and AQG324 Guidelines

#### **Applications**

• DC-DC Converter for On-board Charger in EV or PHEV

#### **Benefits**

- Enable Design of Small, Efficient and Reliable System for Reduced Vehicle Fuel Consumption and CO<sub>2</sub> Emission
- Simplified Assembly, Optimized Layout, High Level of Integration, and Improved Thermal Performance



# ON Semiconductor®

www.onsemi.com



APMCA-A16 16 LEAD CASE MODGF

#### **MARKING DIAGRAM**

XXXXXXXXXX ZZZ ATYWW NNNNNNN

XXXX = Specific Device Code

ZZZ = Lot ID

AT = Assembly & Test Location

Y = Year W = Work Week NNN = Serial Number

#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information on page 2 of this data sheet.

# **ORDERING INFORMATION**

| Part Number  | Package   | Lead Forming | Snubber<br>Capacitor Inside | DBC<br>Material                | Pb-Free and RoHS Compliant | Operating<br>Temperature (T <sub>A</sub> ) | Packing<br>Method |
|--------------|-----------|--------------|-----------------------------|--------------------------------|----------------------------|--------------------------------------------|-------------------|
| FAM65HR51DS1 | APM16-CAA | Y-Shape      | Yes                         | Al <sub>2</sub> O <sub>3</sub> | Yes                        | −40°C ~ 125°C                              | Tube              |

# **Pin Configuration and Description**



Figure 1. Internal Block Diagram

**Table 1. PIN DESCRIPTION** 

| Pin Number | Pin Name | Pin Description             |
|------------|----------|-----------------------------|
| 1, 2       | AC1      | Phase 1 Leg of the H-Bridge |
| 3          | Q1 Sense | Source Sense of Q1          |
| 4          | Q1 Gate  | Gate Terminal of Q1         |
| 5, 6       | B+       | Positive Battery Terminal   |
| 7, 8       | B-       | Negative Battery Terminal   |
| 9          | Q2 Sense | Source Sense of Q2          |
| 10         | Q2 Gate  | Gate Terminal of Q2         |
| 11         | Q4 Sense | Source Sense of Q4          |
| 12         | Q4 Gate  | Gate Terminal of Q4         |
| 13         | Q3 Sense | Source Sense of Q3          |
| 14         | Q3 Gate  | Gate Terminal of Q3         |
| 15, 16     | AC2      | Phase 2 Leg of the H-Bridge |

#### INTERNAL EQUIVALENT CIRCUIT



Figure 2. Internal Block Diagram

Table 2. ABSOLUTE MAXIMUM RATINGS (T<sub>J</sub> = 25°C, Unless Otherwise Specified)

| Symbol                                         | Parameter                                                                          | Max         | Unit |
|------------------------------------------------|------------------------------------------------------------------------------------|-------------|------|
| V <sub>DS</sub> (Q1~Q4)                        | Drain-to-Source Voltage                                                            | 650         | V    |
| V <sub>GS</sub> (Q1~Q4) Gate-to-Source Voltage |                                                                                    | ±20         | V    |
| I <sub>D</sub> (Q1~Q4)                         | Drain Current Continuous (T <sub>C</sub> = 25°C, V <sub>GS</sub> = 10 V) (Note 1)  | 33          | Α    |
|                                                | Drain Current Continuous (T <sub>C</sub> = 100°C, V <sub>GS</sub> = 10 V) (Note 1) | 21          | Α    |
| E <sub>AS</sub> (Q1~Q4)                        | Single Pulse Avalanche Energy (Note 2)                                             | 623         | mJ   |
| P <sub>D</sub>                                 | Power Dissipation (Note 1)                                                         | 135         | W    |
| T <sub>J</sub>                                 | Maximum Junction Temperature                                                       | -55 to +150 | °C   |
| T <sub>C</sub>                                 | Maximum Case Temperature                                                           | -40 to +125 | °C   |
| T <sub>STG</sub>                               | Storage Temperature                                                                | -40 to +125 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 3. COMPONENTS (Note 3)

| Device                                    | Parameter     | Condition             | Min | Тур | Max | Unit |
|-------------------------------------------|---------------|-----------------------|-----|-----|-----|------|
| Capacitor (Snubber)<br>AEC Q200 qualified | Capacitance   | T <sub>J</sub> = 25°C | 135 | 150 | 165 | nF   |
| AEC Q200 quaililed                        | Rated Voltage |                       | İ   | 630 | -   | V    |

<sup>3.</sup> These values are obtained from the specification provided by the manufacturer.

#### **DBC Substrate**

 $0.63 \text{ mm Al}_2O_3$  alumina with 0.3 mm copper on both sides. DBC substrate is NOT nickel plated.

## Lead Frame

OFC copper alloy, 0.50 mm thick. Plated with 8 um to 25.4 um thick Matte Tin

# Flammability Information

All materials present in the power module meet UL flammability rating class 94V-0.

#### **Compliance to RoHS Directives**

The power module is 100% lead free and RoHS compliant 2000/53/C directive.

#### Solder

Solder used is a lead free SnAgCu alloy.

Solder presents high risk to melt at temperature beyond 210°C. Base of the leads, at the interface with the package body, should not be exposed to more than 200°C during mounting on the PCB or during welding to prevent the re-melting of the solder joints.

<sup>1.</sup> Maximum continuous current and power, without switching losses, to reach  $T_J = 150^{\circ}\text{C}$  respectively at  $T_C = 25^{\circ}\text{C}$  and  $T_C = 100^{\circ}\text{C}$ ; defined by design based on MOSFET  $R_{DS(ON)}$  and  $R_{\theta JC}$  and not subject to production test

<sup>2.</sup> Starting  $T_J = 25^{\circ}C$ ,  $I_{AS} = 6.5 A$ ,  $R_G = 25 \Omega$ 

Table 4. ELECTRICAL SPECIFICATIONS (T. = 25°C, Unless Otherwise Specified)

| Symbol                           | Parameter                         | Conditions                                                                     | Min  | Тур  | Max  | Unit |
|----------------------------------|-----------------------------------|--------------------------------------------------------------------------------|------|------|------|------|
| BV <sub>DSS</sub>                | Drain-to-Source Breakdown Voltage | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                                   | 650  | -    | _    | V    |
| V <sub>GS(th)</sub>              | Gate to Source Threshold Voltage  | $V_{GS} = V_{DS}$ , $I_D = 3.3 \text{ mA}$                                     | 3.0  | -    | 5.0  | V    |
| R <sub>DS(ON)</sub>              | Q1 – Q4 MOSFET On Resistance      | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A                                  | -    | 44   | 51   | mΩ   |
| R <sub>DS(ON)</sub>              | Q1 – Q4 MOSFET On Resistance      | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A, T <sub>J</sub> = 125°C (Note 4) | -    | 79   | -    | mΩ   |
| 9 <sub>FS</sub>                  | Forward Transconductance          | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 20 A (Note 4)                         | -    | 30   | -    | S    |
| I <sub>GSS</sub>                 | Gate-to-Source Leakage Current    | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                              | -100 | -    | +100 | nA   |
| I <sub>DSS</sub>                 | Drain-to-Source Leakage Current   | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V                                 | -    | -    | 10   | μΑ   |
| DYNAMIC CHARACTERISTICS (Note 4) |                                   |                                                                                |      |      |      |      |
| Ciss                             | Input Capacitance                 | V <sub>DS</sub> = 400 V                                                        | -    | 4864 | _    | pF   |

| C <sub>iss</sub>      | Input Capacitance             | V <sub>DS</sub> = 400 V                                          | _ | 4864 | - | pF |
|-----------------------|-------------------------------|------------------------------------------------------------------|---|------|---|----|
| C <sub>oss</sub>      | Output Capacitance            | V <sub>GS</sub> = 0 V<br>f = 1 MHz                               | - | 109  | - | pF |
| C <sub>rss</sub>      | Reverse Transfer Capacitance  | 1 – 1 1411 12                                                    | - | 16   | - | pF |
| C <sub>oss(eff)</sub> | Effective Output Capacitance  | $V_{DS} = 0 \text{ to } 520 \text{ V}$<br>$V_{GS} = 0 \text{ V}$ | ı | 652  | ı | pF |
| R <sub>g</sub>        | Gate Resistance               | f = 1 MHz                                                        | - | 2    | - | Ω  |
| Q <sub>g(tot)</sub>   | Total Gate Charge             | V <sub>DS</sub> = 380 V                                          |   | 123  | - | nC |
| $Q_{gs}$              | Gate-to-Source Gate Charge    | I <sub>D</sub> = 20 A<br>V <sub>GS</sub> = 0 to 10 V             | - | 37.5 | - | nC |
| $Q_{gd}$              | Gate-to-Drain "Miller" Charge | VGS = 0 10 10 V                                                  | _ | 49   | _ | nC |

#### **SWITCHING CHARACTERISTICS** (Note 4)

| t <sub>on</sub>     | Turn-on Time        | V <sub>DS</sub> = 400 V                         | _ | 87  | - | ns |
|---------------------|---------------------|-------------------------------------------------|---|-----|---|----|
| t <sub>d(on)</sub>  | Turn-on Delay Time  | I <sub>D</sub> = 20 A<br>V <sub>GS</sub> = 10 V | ı | 47  | _ | ns |
| t <sub>r</sub>      | Turn-on Rise Time   | $R_G = 4.7 \Omega$                              | 1 | 43  | _ | ns |
| t <sub>off</sub>    | Turn-off Time       |                                                 | 1 | 148 | _ | ns |
| t <sub>d(off)</sub> | Turn-off Delay Time |                                                 | 1 | 118 | _ | ns |
| t <sub>f</sub>      | Turn-off Fall Time  |                                                 | - | 29  | _ | ns |

#### **BODY DIODE CHARACTERISTICS**

| V | SD              | Source-to-Drain Diode Voltage | I <sub>SD</sub> = 20 A, V <sub>GS</sub> = 0 V      | - | 0.95 | - | V  |
|---|-----------------|-------------------------------|----------------------------------------------------|---|------|---|----|
| ٦ | T <sub>rr</sub> | Reverse Recovery Time         | $V_{DS} = 520 \text{ V}, I_{D} = 20 \text{ A},$    | - | 133  | - | ns |
|   | Q <sub>rr</sub> | Reverse Recovery Charge       | d <sub>I</sub> /d <sub>t</sub> = 100 A/μs (Note 4) | - | 669  | _ | nC |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# **Table 5. THERMAL RESISTANCE**

| Parameters                  |                                                    | Min | Тур  | Max  | Unit |
|-----------------------------|----------------------------------------------------|-----|------|------|------|
| R <sub>θJC</sub> (per chip) | Q1~Q4 Thermal Resistance Junction-to-Case (Note 5) | _   | 0.66 | 0.92 | °C/W |
| R <sub>0JS</sub> (per chip) | Q1~Q4 Thermal Resistance Junction-to-Sink (Note 6) | _   | 1.2  | _    | °C/W |

<sup>5.</sup> Test method compliant with MIL STD 883–1012.1, from case temperature under the chip to case temperature measured below the package at the chip center, Cosmetic oxidation and discoloration on the DBC surface allowed

Table 6. ISOLATION (Isolation resistance at tested voltage from the base plate to control pins or power terminals.)

| Test                                 | Test Conditions               | Isolation Resistance | Unit |
|--------------------------------------|-------------------------------|----------------------|------|
| Leakage @ Isolation Voltage (Hi-Pot) | V <sub>AC</sub> = 5 kV, 60 Hz | 100M <               | Ω    |

<sup>4.</sup> Defined by design, not subject to production test

<sup>6.</sup> Defined by thermal simulation assuming the module is mounted on a 5 mm Al-360 die casting material with 30 um of 1.8 W/mK thermal interface material

# **PARAMETER DEFINITIONS**

Reference to Table 4: Parameter of Electrical Specifications

| BV <sub>DSS</sub>   | Q1 – Q4 MOSFET Drain-to-Source Breakdown Voltage                                                                                                                                                                      |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | The maximum drain-to-source voltage the MOSFET can endure without the avalanche breakdown of the body- drain P-N junction in off state.                                                                               |
|                     | The measurement conditions are to be found in Table 4.                                                                                                                                                                |
|                     | The typ. Temperature behavior is described in Figure 13                                                                                                                                                               |
| $V_{GS(th)}$        | Q1 – Q4 MOSFET Gate to Source Threshold Voltage                                                                                                                                                                       |
|                     | The gate-to-source voltage measurement is triggered by a threshold ID current given in conditions at Table 5. The typ. Temperature behavior can be found in Figure 12                                                 |
| R <sub>DS(ON)</sub> | Q1 – Q4 MOSFET On Resistance                                                                                                                                                                                          |
|                     | RDS(on) is the total resistance between the source and the drain during the on state.                                                                                                                                 |
|                     | The measurement conditions are to be found in Table 4.                                                                                                                                                                |
|                     | The typ behavior can be found in Figure 10 and Figure 11 as well as Figure 17                                                                                                                                         |
| 9 <sub>FS</sub>     | Q1 – Q4 MOSFET Forward Transconductance                                                                                                                                                                               |
|                     | Transconductance is the gain in the MOSFET, expressed in the Equation below. It describes the change in drain current by the change in the gate–source bias voltage: $g_{fs} = [\Delta I_{DS} / \Delta V_{GS}]_{VDS}$ |
| I <sub>GSS</sub>    | Q1 – Q4 MOSFET Gate–to–Source Leakage Current                                                                                                                                                                         |
|                     | The current flowing from Gate to Source at the maximum allowed VGS                                                                                                                                                    |
|                     | The measurement conditions are described in the Table 4.                                                                                                                                                              |
| I <sub>DSS</sub>    | Q1 – Q4 MOSFET Drain-to-Source Leakage Current                                                                                                                                                                        |
|                     | Drain – Source current is measured in off state while providing the maximum allowed drain-to-source voltage and the                                                                                                   |
|                     | gate is shorted to the source.                                                                                                                                                                                        |
|                     | IDSS has a positive temperature coefficient.                                                                                                                                                                          |



Figure 3. Timing Measurement Variable Definition

# **Table 7. PARAMETER OF SWITCHING CHARACTERISTICS**

| Turn-On Delay (t <sub>d(on)</sub> )   | This is the time needed to charge the input capacitance, Ciss, before the load current ID starts flowing. The measurement conditions are described in the Table 4. For signal definition please check Figure 3 above.                                                     |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rise Time (t <sub>r</sub> )           | The rise time is the time to discharge output capacitance, Coss. After that time the MOSFET conducts the given load current ID. The measurement conditions are described in the Table 4. For signal definition please check Figure 3 above.                               |
| Turn-On Time (ton)                    | Is the sum of turn-on-delay and rise time                                                                                                                                                                                                                                 |
| Turn-Off Delay (t <sub>d(off)</sub> ) | td(off) is the time to discharge Ciss after the MOSFET is turned off. During this time the load current ID is still flowing The measurement conditions are described in the Table 4. For signal definition please check Figure 3 above.                                   |
| Fall Time (t <sub>f</sub> )           | The fall time, tf, is the time to charge the output capacitance, Coss.  During this time the load current drops down and the voltage VDs rises accordingly.  The measurement conditions are described in the Table 4.  For signal definition please check Figure 3 above. |
| Turn-Off Time (toff)                  | Is the sum of turn-off-delay and fall time                                                                                                                                                                                                                                |

#### **TYPICAL CHARACTERISTICS**



Figure 4. Normalized Power Dissipation vs. Case



Figure 5. Maximum Continuous  $I_D$  vs. Case Temperature



Figure 6. Transfer Characteristics



Figure 7. Forward Diode



Figure 8. On Region Characteristics (25°C)



Figure 9. On Region Characteristics (150°C)

#### **TYPICAL CHARACTERISTICS**



 $I_D = 20 A$ R<sub>DS(ON)</sub>, NORMALIZED DRAIN-TO-SOURCE ON-RESISTANCE V<sub>GS</sub> = 10 V 2.0 1.5 1.0 0.5 -75 -50 -25 25 50 75 100 125 150 175 T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 10. On-Resistance vs. Gate-to-Source Voltage

Figure 11. R<sub>DS(norm)</sub> vs. Junction Temperature





Figure 12. Normalized Gate Threshold Voltage vs. Temperature

Figure 13. Normalized Breakdown Voltage vs. Temperature





Figure 14. Eoss vs. Drain-to-Source Voltage

Figure 15. Capacitance Variation

#### **TYPICAL CHARACTERISTICS**



Figure 16. Gate Charge Characteristics

Figure 17. ON-Resistance Variation with Drain Current and Gate Voltage



Figure 18. Safe Operating Area

Figure 19. Peak Current Capability



Figure 20. Transient Thermal Impedance





# APMCA-A16 / 16LD, AUTOMOTIVE MODULE

CASE MODGF **ISSUE C** 

**DATE 03 NOV 2021** 







SIDE VIEW

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS ARE EXCLUSIVE OF BURRS. MOLD FLASH AND TIE BAR EXTRUSIONS.

|     | MILLIMETERS |       |       |
|-----|-------------|-------|-------|
| DIM | MIN.        | NOM.  | MAX.  |
| A2  | 4.30        | 4.50  | 4.70  |
| b   | 0.45        | 0.50  | 0.60  |
| b2  | 1.15        | 1.20  | 1.30  |
| С   | 0.45        | 0.50  | 0.60  |
| D   | 39.90       | 40.10 | 40.30 |
| Е   | 33.80       | 34.30 | 34.80 |
| E1  | 21.70       | 21.90 | 22.10 |
| E2  | 12.10       | 12.30 | 12.50 |
| е   | 1.478       | 1.778 | 2.078 |
| e1  | 2.20        | 2.50  | 2.80  |
| L   | 12.10       | 12.40 | 12.70 |
| L1  | 4.80 REF    |       |       |
| L2  | 7.30        | 7.60  | 7.90  |
| q   | 36.85       | 37.10 | 37.35 |
| S   | 3.159 REF   |       |       |
| ØΑ  | 3.00        | 3.20  | 3.40  |

# **GENERIC MARKING DIAGRAM\***

XXXXXXXXXXXXXXX **ZZZ ATYWW** NNNNNN

XXXX = Specific Device Code

ZZZ = Lot ID

ΑT = Assembly & Test Location

Υ = Year W = Work Week NNN = Serial Number \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:                                 | 98AON94732G | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|--------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION: APMCA-A16 / 16LD. AUTOMOTIVE MODULE |             | MOTIVE MODULE                                                                                                                                                                       | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.