# **onsemi**

### **Description**

The FAN3100 2 A gate driver is designed to drive an N−channel enhancement−mode MOSFET in low−side switching applications by providing high peak current pulses during the short switching intervals. The driver is available with either TTL (FAN3100T) or CMOS (FAN3100C) input thresholds. Internal circuitry provides an under−voltage lockout function by holding the output LOW until the supply voltage is within the operating range. The FAN3100 delivers fast MOSFET switching performance, which helps maximize efficiency in high−frequency power converter designs. nvers rast MOSFET switching performance, which helps maximize<br>ficiency in high–frequency power converter designs.<br>FAN3100 drivers incorporate MillerDrive ™ architecture

for the final output stage. This bipolar−MOSFET combination provides high peak current during the Miller plateau stage of the MOSFET turn−on / turn−off process to minimize switching loss, while providing rail−to−rail voltage swing and reverse current capability.

The FAN3100 also offers dual inputs that can be configured to operate in non−inverting or inverting mode and allow implementation of an enable function. If one or both inputs are left unconnected, internal resistors bias the inputs such that the output is pulled LOW to hold the power MOSFET off.

The FAN3100 is available in a lead−free finish, 2x2 mm, 6−lead, Molded Leadless Package (MLP) for the smallest size with excellent thermal performance; or industry−standard, 5−pin, SOT23.

#### **Features**

- 3 A Peak Sink/Source at  $V_{DD} = 12$  V
- 4.5 to 18 V Operating Range
- 2.5 A Sink/1.8 A Source at  $V_{\text{OUT}} = 6 \text{ V}$
- Dual−Logic Inputs Allow Configuration as Non−Inverting or Inverting with Enable Function
- Internal Resistors Turn Driver Off If No Inputs
- 13 ns Typical Rise Time and 9 ns Typical Fall−Time with 1 nF Load
- Choice of TTL or CMOS Input Thresholds
- MillerDrive Technology
- Typical Propagation Delay Time Under 20 ns with Input Falling or Rising
- 6−Lead, 2x2 mm MLP or 5−Pin, SOT23 Packages
- Rated from -40°C to 125°C Ambient
- These Devices are Pb−Free and Halogen Free

#### **Applications**

- Switch−Mode Power Supplies (SMPS)
- High−Efficiency MOSFET Switching
- Synchronous Rectifier Circuits
- DC−to−DC Converters



**WDFN6 2x2, 065P CASE 511CY**

**SOT23−5 CASE 527AH**









- &E = Designates Space
- &Y = Binary Calendar Year Coding Scheme
- &O = Plant Code identifier
- = Device Specific Code
- $X = T$  or  $C$
- &C = Single digit Die Run Code
- &. = Pin One Dot
	- &V = Eight−Week Binary Datecoding Scheme

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page [17](#page-16-0) of this data sheet.

• Motor Control

### **BLOCK DIAGRAMS**

### **THERMAL CHARACTERISTICS** (Note 1)



1. Estimates derived from thermal simulation; actual values depend on the application.

2. Theta\_JL (Θ<sub>JL</sub>): Thermal resistance between the semiconductor junction and the bottom surface of all the leads (including any thermal pad) that are typically soldered to a PCB.

3. Theta\_JT ( $\Theta_{\rm JT}$ ): Thermal resistance between the semiconductor junction and the top surface of the package, assuming it is held at a uniform temperature by a top−side heatsink.

4. Theta\_JA (Θ<sub>JA</sub>): Thermal resistance between junction and ambient, dependent on the PCB design, heat sinking, and airflow. The value given is for natural convection with no heatsink using a 2S2P board, as specified in JEDEC standards JESD51−2, JESD51−5, and JESD51−7, as appropriate.

5. Psi JB ( $\Psi_{JB}$ ): Thermal characterization parameter providing correlation between semiconductor junction temperature and an application circuit board reference point for the thermal environment defined in Note 4. For the MLP−6 package, the board reference is defined as the PCB copper connected to the thermal pad and protruding from either end of the package. For the SOT23–5 package, the board reference is defined as the PCB copper adjacent to pin 2.

6. Psi\_JT ( $\Psi_{\text{JT}}$ ): Thermal characterization parameter providing correlation between the semiconductor junction temperature and the center of the top of the package for the thermal environment defined in Note 4.

### **PIN DEFINITIONS**



### **OUTPUT LOGIC**



7. Default input signal if no external connection is made.

### **BLOCK DIAGRAMS**

<span id="page-2-0"></span>

**Figure 1. Simplified Block Diagram (SOT23 Pin−out)**



**Figure 2. Simplified Block Diagram (MLP Pin−out)**

### **ABSOLUTE MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

8. Restricted by thermal dissipation.  $(<$  Max T<sub>J</sub>)

### **RECOMMENDED OPERATING CONDITIONS**



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS** (V<sub>DD</sub> = 12 V, T<sub>J</sub> = −40°C to +125°C unless otherwise noted. Currents are defined as positive into the device and negative out of the device.)



<span id="page-4-0"></span>**ELECTRICAL CHARACTERISTICS** (V<sub>DD</sub> = 12 V, T<sub>J</sub> = −40°C to +125°C unless otherwise noted. Currents are defined as positive into the device and negative out of the device.)



9. Lower supply current due to inactive TTL circuitry.

10.Not tested in production.

11. See Timing Diagrams of Figure 3 and Figure 4.

### **TIMING DIAGRAMS**





### **TYPICAL PERFORMANCE CHARACTERISTICS**

<span id="page-5-0"></span>















### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

<span id="page-6-0"></span>



**Figure 13. Input Thresholds vs. Supply Voltage Figure 14. Input Thresholds vs. Supply Voltage**



**Figure 15. Input Thresholds % vs. Supply Voltage**



**Figure 11. I<sub>DD</sub> (Static) vs. Temperature Figure 12. I<sub>DD</sub> (Static) vs. Temperature** 



### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)





**Figure 18. UVLO Thresholds vs. Temperature Figure 19. UVLO Hysteresis vs. Temperature**



**Figure 20. Propagation Delay vs. Supply Voltage Figure 21. Propagation Delay vs. Supply Voltage**



**Figure 16. CMOS Input Thresholds vs. Temperature Figure 17. TTL Input Thresholds vs. Temperature**







### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)



**Figure 22. Propagation Delay vs. Supply Voltage Figure 23. Propagation Delay vs. Supply Voltage**



**Figure 24. Propagation Delay vs. Temperature Figure 25. Propagation Delay vs. Temperature**













### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)





**Figure 30. Rise and Fall Time vs. Temperature**





**Figure 28. Fall Time vs. Supply Voltage Figure 29. Rise Time vs. Supply Voltage**





### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)









**Figure 37. Quasi−Static IOUT / VOUT Test Circuit**





**Figure 35. Quasi**−Static Source Current with V<sub>DD</sub> = 8 V Figure 36. Quasi–Static Sink Current with V<sub>DD</sub> = 8 V

### **APPLICATIONS INFORMATION**

### **Input Threshold**

The FAN3100 offers TTL or CMOS input thresholds. In the FAN3100T, the input thresholds meet industry−standard TTL logic thresholds, independent of the  $V_{DD}$  voltage, and there is a hysteresis voltage of approximately 0.4 V. These levels permit the inputs to be driven from a range of input logic signal levels for which a voltage over 2 V is considered logic HIGH. The driving signal for the TTL inputs should have fast rising and falling edges with a slew rate of  $6 V/\mu s$ or faster, so the rise time from 0 to 3.3 V should be 550 ns or less. With reduced slew rate, circuit noise could cause the driver input voltage to exceed the hysteresis voltage and retrigger the driver input, causing erratic operation. In the FAN3100C, the logic input thresholds are dependent on the  $V_{DD}$  level and, with  $V_{DD}$  of 12 V, the logic rising edge threshold is approximately 55% of  $V_{DD}$  and the input falling edge threshold is approximately  $38\%$  of  $V_{DD}$ . The CMOS input configuration offers a hysteresis voltage of approximately  $17\%$  of  $V_{DD}$ . The CMOS inputs can be used with relatively slow edges (approaching DC) if good decoupling and bypass techniques are incorporated in the system design to prevent noise from violating the input voltage hysteresis window. This allows setting precise timing intervals by fitting an R−C circuit between the controlling signal and the IN pin of the driver. The slow rising edge at the IN pin of the driver introduces a delay between the controlling signal and the OUT pin of the driver.

#### **Static Supply Current**

In the I<sub>DD</sub> (static) typical performance graphs (Figure [5](#page-5-0) − Figure [6](#page-5-0) and Figure [11](#page-6-0) − Figure [12\)](#page-6-0), the curve is produced with all inputs floating (OUT is LOW) and indicates the lowest static  $I_{DD}$  current for the tested configuration. For other states, additional current flows through the 100 k $\Omega$  resistors on the inputs and outputs shown in the block diagrams (Figure [1](#page-2-0) − Figure [2\)](#page-2-0)*.* In these cases, the actual static  $I_{DD}$  current is the value obtained from the curves plus this additional current.

## me curves plus uns additional current.<br>MillerDrive™ Gate Drive Technology

FAN3100 drivers incorporate the MillerDrive architecture shown in Figure 38 for the output stage, a combination of bipolar and MOS devices capable of providing large currents over a wide range of supply voltage and temperature variations. The bipolar devices carry the bulk of the current as OUT swings between  $1/3$  to  $2/3$  V<sub>DD</sub> and the MOS devices pull the output to the high or low rail.

The purpose of the MillerDrive architecture is to speed up switching by providing the highest current during the Miller plateau region when the gate−drain capacitance of the MOSFET is being charged or discharged as part of the turn−on / turn−off process. For applications that have zero voltage switching during the MOSFET turn−on or turn−off interval, the driver supplies high peak current for fast switching even though the Miller plateau is not present. This

situation often occurs in synchronous rectifier applications because the body diode is generally conducting before the MOSFET is switched on. The output pin slew rate is determined by V<sub>DD</sub> voltage and the load on the output. It is not user adjustable, but if a slower rise or fall time at the MOSFET gate is needed, a series resistor can be added.



### **Under−Voltage Lockout**

The FAN3100 start−up logic is optimized to drive ground referenced N−channel MOSFETs with a under−voltage lockout (UVLO) function to ensure that the IC starts up in an orderly fashion. When  $V_{DD}$  is rising, yet below the 3.9 V operational level, this circuit holds the output LOW, regardless of the status of the input pins. After the part is active, the supply voltage must drop 0.2 V before the part shuts down. This hysteresis helps prevent chatter when low  $V<sub>DD</sub>$  supply voltages have noise from the power switching. This configuration is not suitable for driving high−side P−channel MOSFETs because the low output voltage of the driver would turn the P–channel MOSFET on with  $V_{DD}$ below 3.9 V.

### **VDD Bypass Capacitor Guidelines**

To enable this IC to turn a power device on quickly, a local, high–frequency, bypass capacitor  $C_{BYP}$  with low ESR and ESL should be connected between the VDD and GND pins with minimal trace length. This capacitor is in addition to bulk electrolytic capacitance of 10  $\mu$ F to 47  $\mu$ F often found on driver and controller bias circuits.

A typical criterion for choosing the value of  $C_{\text{BYP}}$  is to keep the ripple voltage on the  $V_{DD}$  supply  $\leq 5\%$ . Often this is achieved with a value  $\geq 20$  times the equivalent load capacitance C<sub>EQV</sub>, defined here as  $Q_{gate}/V_{DD}$ . Ceramic capacitors of  $0.1 \mu F$  to 1  $\mu F$  or larger are common choices, as are dielectrics, such as X5R and X7R, which have good temperature characteristics and high pulse current capability.

If circuit noise affects normal operation, the value of  $C_{\text{BYP}}$ may be increased to 50–100 times the  $C_{\text{EOV}}$ , or  $C_{\text{BYP}}$  may be split into two capacitors. One should be a larger value, based on equivalent load capacitance, and the other a smaller value, such as 1−10 nF, mounted closest to the VDD and GND pins to carry the higher−frequency components of the current pulses.

### **Layout and Connection Guidelines**

The FAN3100 incorporates fast−reacting input circuits, short propagation delays, and powerful output stages capable of delivering current peaks over 2 A to facilitate voltage transition times from under 10 ns to over 100 ns. The following layout and connection guidelines are strongly recommended:

- Keep high−current output and power ground paths separate from logic input signals and signal ground paths. This is especially critical when dealing with TTL−level logic thresholds.
- Keep the driver as close to the load as possible to minimize the length of high−current traces. This reduces the series inductance to improve high−speed switching, while reducing the loop area that can radiate EMI to the driver inputs and other surrounding circuitry.
- The FAN3100 is available in two packages with slightly different pinouts, offering similar performance. In the 6−pin MLP package, Pin 2 is internally connected to the input analog ground and should be connected to power ground, Pin 5, through a short direct path underneath the IC. In the 5−pin SOT23, the internal analog and power ground connections are made through separate, individual bond wires to Pin 2, which should be used as the common ground point for power and control signals.
- Many high−speed power circuits can be susceptible to noise injected from their own output or other external sources, possibly causing output re−triggering. These effects can be especially obvious if the circuit is tested in breadboard or non−optimal circuit layouts with long input, enable, or output leads. For best results, make connections to all pins as short and direct as possible.
- The turn−on and turn−off current paths should be minimized as discussed in the following sections.

Figure 39 shows the pulsed gate drive current path when the gate driver is supplying gate charge to turn the MOSFET on. The current is supplied from the local bypass capacitor, C<sub>BYP</sub>, and flows through the driver to the MOSFET gate and to ground. To reach the high peak currents possible, the resistance and inductance in the path should be minimized. The localized  $C_{BYP}$  acts to contain the high peak current pulses within this driver−MOSFET circuit, preventing them from disturbing the sensitive analog circuitry in the PWM controller.



**Figure 39. Current Path for MOSFET Turn−On**

Figure 40 shows the current path when the gate driver turns the MOSFET off. Ideally, the driver shunts the current directly to the source of the MOSFET in a small circuit loop. For fast turn−off times, the resistance and inductance in this path should be minimized.



**Figure 40. Current Path for MOSFET Turn−Off**

### **Truth Table of Logic Operation**

The truth table indicates the operational states using the dual−input configuration. In a non−inverting driver configuration, the IN− pin should be a logic LOW signal. If the IN− pin is connected to logic HIGH, a disable function is realized, and the driver output remains LOW regardless of the state of the IN+ pin.

#### **Table 1. FAN3100 TRUTH TABLE**



In the non−inverting driver configuration in Figure [41](#page-13-0), the IN− pin is tied to ground and the input signal (PWM) is applied to IN+ pin. The IN− pin can be connected to logic HIGH to disable the driver and the output remains LOW,

<span id="page-13-0"></span>regardless of the state of the IN+ pin.



**Figure 41. Dual−Input Driver Enabled, Non−Inverting Configuration**

In the inverting driver application shown in Figure 42, the IN+ pin is tied HIGH. Pulling the IN+ pin to GND forces the output LOW, regardless of the state of the IN− pin.



**Figure 42. Dual−Input Driver Enabled, Inverting Configuration**

#### **Operational Waveforms**

At power up, the driver output remains LOW until the V<sub>DD</sub> voltage reaches the turn–on threshold. The magnitude of the OUT pulses rises with V<sub>DD</sub> until steady–state V<sub>DD</sub> is reached. The non−inverting operation illustrated in Figure 43 shows that the output remains LOW until the UVLO threshold is reached, then the output is in−phase with the input.



**Figure 43. Non−Inverting Start−Up Waveforms**

For the inverting configuration of Figure 42, start−up waveforms are shown in Figure 44. With IN+ tied to VDD and the input signal applied to IN–, the OUT pulses are inverted with respect to the input. At power up, the inverted output remains LOW until the  $V_{DD}$  voltage reaches the turn−on threshold, then it follows the input with inverted phase.



**Figure 44. Inverting Start−Up Waveforms**

#### **Thermal Guidelines**

Gate drivers used to switch MOSFETs and IGBTs at high frequencies can dissipate significant amounts of power. It is important to determine the driver power dissipation and the resulting junction temperature in the application to ensure that the part is operating within acceptable temperature limits.

The total power dissipation in a gate driver is the sum of two components; P<sub>GATE</sub> and P<sub>DYNAMIC</sub>:

$$
P_{\text{TOTAL}} = P_{\text{GATE}} + P_{\text{DYNAMIC}} \tag{eq. 1}
$$

Gate Driving Loss: The most significant power loss results from supplying gate current (charge per unit time) to switch the load MOSFET on and off at the switching frequency. The power dissipation that results from driving a MOSFET at a specified gate–source voltage,  $V_{GS}$ , with gate charge,  $Q_G$ , at switching frequency,  $f_{SW}$ , is determined by:

$$
P_{GATE} = Q_G \cdot V_{GS} \cdot f_{SW}
$$
 (eq. 2)

Dynamic Pre−drive / Shoot−through Current: A power loss resulting from internal current consumption under dynamic operating conditions, including pin pull−up / pull–down resistors, can be obtained using the *I<sub>DD</sub> (no−Load) vs. Frequency* graphs in Typical Performance Characteristics to determine the current I<sub>DYNAMIC</sub> drawn from  $V_{DD}$  under actual operating conditions:

$$
P_{DYNAMIC} = I_{DYNAMIC} \cdot V_{DD}
$$
 (eq. 3)

Once the power dissipated in the driver is determined, the driver junction rise with respect to circuit board can be evaluated using the following thermal equation, assuming  $\Psi_{JB}$  was determined for a similar thermal design (heat sinking and air flow):

$$
T_J = P_{\text{TOTAL}} \cdot \Psi_{JB} + T_B \tag{eq. 4}
$$

where:

 $T_J$  = driver junction temperature;  $\Psi_{JB}$  = (psi) thermal; characterization parameter relating temperature rise to total power dissipation;

 $T<sub>B</sub>$  = board temperature in location defined in the Thermal Characteristics table

In a typical forward converter application with 48 V input, as shown in Figure [45,](#page-15-0) the FDS2672 would be a potential MOSFET selection. The typical gate charge would be 32 nC with  $V_{GS} = V_{DD} = 10$  V. Using a TTL input driver at a switching frequency of 500 kHz, the total power dissipation can be calculated as:

$$
P_{GATE} = 32nC \cdot 10V \cdot 500kHz = 0.160W \quad (eq. 5)
$$

$$
P_{DYNAMIC} = 8mA \cdot 10V = 0.080W
$$
 (eq. 6)

$$
P_{\text{TOTAL}} = 0.24W \qquad (eq. 7)
$$

The 5−pin SOT23 has a junction−to−lead thermal characterization parameter  $\Psi_{JB} = 51^{\circ}$ C/W.

In a system application, the localized temperature around the device is a function of the layout and construction of the PCB along with airflow across the surfaces. To ensure reliable operation, the maximum junction temperature of the device must be prevented from exceeding the maximum rating of 150 $\degree$ C; with 80% derating,  $T_J$  would be limited to 120°C. Rearranging Equation 4 determines the board temperature required to maintain the junction temperature below 120°C:

$$
T_{B,MAX} = T_J - P_{TOTAL} \cdot \Psi_{JB}
$$
 (eq. 8)

$$
T_{B,MAX} = 120^{\circ}C - 0.24W \cdot 51^{\circ}C/W = 108^{\circ}C \quad (eq. 9)
$$

For comparison purposes, replace the 5−pin SOT23 used in the previous example with the 6−pin MLP package with  $\Psi_{JB}$  = 2.8°C/W. The 6–pin MLP package can operate at a PCB temperature of 119°C, while maintaining the junction temperature below 120°C. This illustrates that the physically smaller MLP package with thermal pad offers a more conductive path to remove the heat from the driver. Consider the tradeoffs between reducing overall circuit size with junction temperature reduction for increased reliability.

### **TYPICAL APPLICATION DIAGRAMS**

<span id="page-15-0"></span>

**Figure 45. Forward Converter, Primary−Side Gate Drive (MLP Package Show)**



**Figure 46. Driver for Two−Transistor Forward Converter Gate Transformer**



**Figure 47. Secondary Synchronous Rectifier Driver**



**Figure 48. Programmable Delay Using CMOS Input**

### <span id="page-16-0"></span>**ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **Table 2. RELATED PRODUCTS**



12. Typical currents with OUT at 6 V and  $V_{DD} = 12$  V.

MillerDrive is trademark of of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries.





ON Semiconductor and **all are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.** ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particula

© Semiconductor Components Industries, LLC, 2019 www.onsemi.com



DATE 31 JUL 2016

1.21

0.15

2.25







**SOT−23, 5 Lead** CASE 527AH ISSUE A

DATE 09 JUN 2021

NOTES:

何

- $1.$ DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 19894
- CONTROLLING DIMENSION: MILLIMETERS  $\mathsf{P}$ .
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF THE BASE MATERIAL.
- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS,  $4<sub>1</sub>$ OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.25 PER SIDE. D AND E1 DIMENSIONS ARE DETERMINED AT DATUM D.
- DIMENSION 'b' DOES NOT INCLUDE DAMBAR PROTRUSION. 5. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF THE 'b' DIMENSION AT MAXIMUM MATERIAL CONDITION. MINIMUM SPACE BETWEEN<br>PROTRUSION AND AN ADJACENT LEAD SHALL NOT BE LESS THAN 0.07mm.





**GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code  $M = Date Code$ 

\*This information is generic. Please refer to device data sheet for actual part marking. αevice αata sneet for actual part marκing.<br>Pb−Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.





### RECOMMENDED

MOUNTING FOOTPRINT For additional information on our Pb-Free<br>strategy and soldering details, please<br>download the DN Semiconductor Soldering and Mounting Techniques Reference Manual,<br>SOLDERRM/D.



ON Semiconductor and **and are trademarks of Semiconductor Components Industries**, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particula