## **ON Semiconductor**

## Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# **Offline Quasi-Resonant PWM Controller**

## FAN6080HMX

The FAN6080HMX is an advanced PWM controller aimed at achieving power density of ≥10 W/in<sup>3</sup> in universal input range AC/DC flyback isolated power supplies. It incorporates Quasi-Resonant (QR) control with proprietary valley switching. QR switching provides high efficiency by reducing switching losses.

FAN6080HMX features MWSAVER® burst mode operation with extremely low operating current (300 µA) and significantly reduces standby power consumption to meet the most stringent efficiency regulations such as Energy Star's 5-Star Level and CoC Tier II specifications.

FAN6080HMX includes several features aimed at optimizing efficiency, EMI and protections. FAN6080HMX has a wide blanking frequency range that improves light load efficiency. The maximum operating frequency is optimized to minimize components temperature while maximizing the full load efficiency. The minimum peak current is also set to optimize to balance the standby power consumption and the audio noise. It also includes several rich programmable protection features such as over-voltage protection (OVP) and precise constant output current regulation (CC).

FAN6080HMX is available in SOIC8 package.

#### **Features**

- High Efficiency Across Wide Input and Output Conditions in a Small Form Factor
- Quasi-Resonant Switching Operation with Wide Blanking Frequency Range (24 kHz~125 kHz)
- Optimization Transformer Design for Adaptive Charger Application
- Precise Constant Output Current Regulation with Programmable Line Compensation
- MWSAVER Technology for Ultra Low Standby Power Consumption (<20 mW)
- Forced and Inherent Frequency Modulation of Valley Switching for Low EMI Emissions and Common Mode Noise
- Built-In and User Configurable Over-Voltage Protection (OVP) and Under-Voltage Protection (UVP)
- Built–In Over–Temperature Protection (OTP)
- Fully Programmable Brown-In and Brownout Protection
- Built-In High-Voltage Startup to Reduce External Components

## **Typical Applications**

- Battery Charges for Smart Phones, Feature Phones, and Tablet PCs
- AC-DC Adapters for Portable Devices or Battery Chargers that Require CV/CC Control



## ON Semiconductor®

www.onsemi.com



CASE 751EB

#### **MARKING DIAGRAM**



6080H= Specific Device Code

= Assembly Location = Wafer Lot Traceability

YW = Date Code

= Manufacture Flow Х

= Pb Free

#### PIN ASSIGNMENT



(Top View)

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 13 of this data sheet.



Figure 1. FAN6080HMX Typical Application



Figure 2. FAN6080HMX Block Diagram

### **PIN FUNCTION DESCRIPTION**

| Pin No. | Pin Name | Description                                                                                                                                                                                                                                                                    |  |  |  |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1       | HV       | High Voltage. This pin connects to DC bus for high-voltage startup.                                                                                                                                                                                                            |  |  |  |
| 2       | NC       | No Connect.                                                                                                                                                                                                                                                                    |  |  |  |
| 3       | CS       | Current Sense. This pin connects to a current–sense resistor to sense the MOSFET current for Peak–Current–Mode control for output regulation. The current sense information is also used to estimate the output current for CC regulation.                                     |  |  |  |
| 4       | GATE     | PWM Signal Output. This pin has an internal totem–pole output driver to drive the power MOSFET. The gate driving voltage is internally clamped at 8 V.                                                                                                                         |  |  |  |
| 5       | VDD      | Power Supply. IC operating current and MOSFET driving current are supplied through this pin. This pin is typically connected to an external VDD capacitor.                                                                                                                     |  |  |  |
| 6       | VS       | Voltage Sense. The VS voltage is used to detect resonant valleys for quasi–resonant switching. This pin detects the output voltage information and diode current discharge time based on the auxiliary winding voltage. It also senses input voltage for Brown–out protection. |  |  |  |
| 7       | FB       | Feedback. Typically Opto-Coupler is connected to this pin to provide feedback information to the internal PWM comparator. This feedback is used to control the duty cycle in CV regulation.                                                                                    |  |  |  |
| 8       | GND      | Ground.                                                                                                                                                                                                                                                                        |  |  |  |

### **MAXIMUM RATINGS**

| Symbol           | Rating                                                                | Value       | Unit |
|------------------|-----------------------------------------------------------------------|-------------|------|
| $V_{HV}$         | Maximum Voltage on HV Pin                                             | 600         | V    |
| $V_{VDD}$        | DC Supply Voltage                                                     | 60          | V    |
| $V_{GATE}$       | Maximum Voltage on GATE Pin                                           | -0.3 to 30  | V    |
| $V_{FB}$         | Maximum Voltage on FB Pin                                             | -0.3 to 6.5 | V    |
| $V_{\text{max}}$ | Maximum Voltage on Low Power Pins (Except Pin 1, Pin 4, Pin 5, Pin 7) | -0.3 to 6   | V    |
| P <sub>D</sub>   | Power Dissipation (TA = 25°C)                                         | 770         | mW   |
| $\theta_{JA}$    | Thermal Resistance (Junction–to–Ambient)                              | 162         | °C/W |
| $\Psi_{\sf JT}$  | Thermal Resistance (Junction–to–Top)                                  | 20          | °C/W |
| $T_J$            | Operating Junction Temperature                                        | -40 to +150 | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                             | -40 to +150 | °C   |
| ESD              | Human Body Model, JEDEC:JESD22_A114                                   | 2.0         | kV   |
|                  | Charged Device Model, JEDEC:JESD22_C101                               | 0.5         | 1    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. All voltage values, except differential voltages, are given with respect to GND pin.
- 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.

## **RECOMMENDED OPERATING RANGES**

| Symbol          | Rating                 | Min | Max  | Unit |
|-----------------|------------------------|-----|------|------|
| $V_{HV}$        | HV Pin Supply Voltage  | 50  | 500  | V    |
| $V_{VDD}$       | VDD Pin Supply Voltage | 7   | 50   | V    |
| V <sub>VS</sub> | VS Pin Supply Voltage  | 0.7 | 2.9  | V    |
| V <sub>CS</sub> | CS Pin Supply Voltage  | 0   | 0.85 | V    |
| $V_{FB}$        | FB Pin Supply Voltage  | 0   | 4.55 | V    |
| T <sub>A</sub>  | Operating Temperature  | -40 | +85  | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(For typical values  $T_J$  = 25°C, for min/max values  $T_J$  = -40°C to 125°C,  $V_{DD}$  = 15 V; unless otherwise noted)

| Symbol                   | Parameter                                                                  | Test Conditions                                                                                                                                                                                        | Min   | Тур   | Max   | Unit |
|--------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| HV SECTION               |                                                                            |                                                                                                                                                                                                        |       |       |       |      |
| I <sub>HV</sub>          | Supply Current Drawn from HV Pin                                           | V <sub>HV</sub> = 120 V, V <sub>DD</sub> = 0 V                                                                                                                                                         | 1.2   | 2.0   | 10    | mA   |
| I <sub>HV-LC</sub>       | Leakage Current Drawn from HV Pin                                          | V <sub>HV</sub> = 600 V, V <sub>DD</sub> = V <sub>DD-OFF</sub> + 1 V                                                                                                                                   | 0     | 0.8   | 10    | μΑ   |
| V <sub>Brown-IN</sub>    | Brown-In Threshold Voltage                                                 | R <sub>HV</sub> = 360 kΩ                                                                                                                                                                               | 75    | 92    | 115   | V    |
| V <sub>DD</sub> SECTION  |                                                                            |                                                                                                                                                                                                        |       |       |       | -    |
| V <sub>DD-ON</sub>       | Turn-On Threshold Voltage                                                  | V <sub>DD</sub> Rising                                                                                                                                                                                 | 15.3  | 17.2  | 18.7  | V    |
| V <sub>DD-OFF</sub>      | Turn-Off Threshold Voltage                                                 | V <sub>DD</sub> Falling                                                                                                                                                                                | 5.5   | 6     | 6.5   | V    |
| V <sub>DD-VS-DET</sub>   | Output Short Detection Threshold (Note 3)                                  |                                                                                                                                                                                                        | 6.0   | 6.5   | 7.0   | V    |
| I <sub>DD-ST</sub>       | Startup Current                                                            | $V_{DD} = V_{DD-ON} - 0.16 \text{ V}$                                                                                                                                                                  | -     | -     | 60    | μΑ   |
| I <sub>DD-OP</sub>       | Operating Supply Current                                                   | $V_{CS} = 5.0 \text{ V}, V_{VS} = 3 \text{ V}, V_{FB} = 3 \text{ V}, V_{DD} = 15 \text{ V}, C_{GATE} = 1 \text{ nF}$                                                                                   | -     | 2     | 3     | mA   |
| I <sub>DD-Burst</sub>    | Burst-Mode Operating Supply Current                                        | $\begin{array}{c} V_{CS} = 0.3 \text{ V},  V_{VS} = 0 \text{ V},  V_{FB} = 0 \text{ V}; \\ V_{DD} = V_{DD-ON} \rightarrow V_{DD-OVP} \rightarrow 10 \text{ V}, \\ C_{GATE} = 1 \text{ nF} \end{array}$ | _     | 300   | 600   | μΑ   |
| t <sub>IDD-Burst</sub>   | I <sub>DD-Burst</sub> Operation Enable Debounce Time                       | V <sub>FB</sub> < V <sub>FB-Burst-L</sub>                                                                                                                                                              | -     | 100   | -     | μS   |
| V <sub>VDD-OVP</sub>     | V <sub>DD</sub> Over–Voltage–Protection Level                              |                                                                                                                                                                                                        | 56.2  | 57.2  | 58.2  | V    |
| t <sub>D-VDDOVP</sub>    | V <sub>DD</sub> Over–Voltage–Protection Debounce Time                      |                                                                                                                                                                                                        | -     | 70    | 150   | μS   |
| OSCILLATOR S             | SECTION                                                                    |                                                                                                                                                                                                        |       |       |       |      |
| f <sub>BNK-MAX</sub>     | Maximum Blanking Frequency                                                 | $V_{FB} > V_{FB-BNK-HL-H}, V_{FB-BNK-LL-H}$                                                                                                                                                            | 115   | 125   | 135   | kHz  |
| f <sub>BNK-MIN</sub>     | Minimum Blanking Frequency                                                 | V <sub>FB</sub> < V <sub>FB-BNK-HL-L</sub> , V <sub>FB-BNK-LL-L</sub>                                                                                                                                  | 21    | 24    | 27    | kHz  |
| f <sub>OSC-MIN-DCM</sub> | Minimum Frequency for DCM                                                  | V <sub>VS</sub> = 0 V                                                                                                                                                                                  | 19    | 21.5  | 24    | kHz  |
| f <sub>OSC-MIN-CRM</sub> | Minimum Frequency for CRM                                                  | V <sub>VS</sub> = 1 V                                                                                                                                                                                  | 19    | 21.5  | 24    | kHz  |
| F <sub>MAX-HL</sub>      | Maximum Blanking Frequency Limit for High Line                             |                                                                                                                                                                                                        | 90    | 100   | 110   | kHz  |
| $\Delta t_{FM-Range}$    | Forced Frequency Modulation Range                                          | V <sub>FB</sub> > V <sub>FB-Burst-H</sub>                                                                                                                                                              | 215   | 270   | 325   | ns   |
| $\Delta t_{FM-Period}$   | Forced Frequency Modulation Period (Note 3)                                | V <sub>FB</sub> > V <sub>FB-Burst-H</sub>                                                                                                                                                              | 2.1   | 2.5   | 2.9   | ms   |
| FEEDBACK INI             | PUT SECTION                                                                |                                                                                                                                                                                                        |       |       |       |      |
| $Z_{FB}$                 | FB Pin Input Impedance                                                     |                                                                                                                                                                                                        | 37.0  | 40.5  | 43.5  | kΩ   |
| A <sub>V</sub>           | Internal Voltage Attenuator of FB Pin (Note 3)                             | V <sub>HV</sub> = 120 V, V <sub>DD</sub> = 0 V                                                                                                                                                         | 1/3   | 1/3.5 | 1/4   | V/V  |
| V <sub>FB-Open</sub>     | FB Pin Pull-Up Voltage                                                     | FB Pin Open                                                                                                                                                                                            | 4.55  | 5.325 | 6.10  | V    |
| V <sub>FB-BNK-HL-H</sub> | Modulated Blanking Frequency Upper/Lower V <sub>FB</sub>                   |                                                                                                                                                                                                        | 2.30  | 2.40  | 2.50  | V    |
| V <sub>FB-BNK-HL-L</sub> | Limit for High Line                                                        |                                                                                                                                                                                                        | 1.90  | 2.00  | 2.10  | V    |
| V <sub>FB-BNK-LL-H</sub> | Modulated Blanking Frequency Upper/Lower V <sub>FB</sub>                   |                                                                                                                                                                                                        | 1.90  | 2.00  | 2.10  | V    |
| V <sub>FB-BNK-LL-L</sub> | Limit for Low Line                                                         |                                                                                                                                                                                                        | 1.50  | 1.60  | 1.70  | V    |
| V <sub>FB-Burst-H</sub>  | FB Threshold to Enable/Disable Gate Drive in                               | V <sub>FB</sub> Rising                                                                                                                                                                                 | 0.90  | 1.05  | 1.20  | V    |
| V <sub>FB-Burst-L</sub>  | Burst Mode                                                                 | V <sub>FB</sub> Falling                                                                                                                                                                                | 0.85  | 1.00  | 1.15  | V    |
| VOLTAGE-SEN              | ISE SECTION                                                                |                                                                                                                                                                                                        |       |       |       |      |
| I <sub>VS-MAX</sub>      | Maximum VS Source Current Capability                                       |                                                                                                                                                                                                        | -     | -     | 3     | mA   |
| t <sub>VS-BNK1</sub>     | VS Sampling Blanking Time 1 after GATE Pin Pull–Low                        | V <sub>FB</sub> < 2.0 V                                                                                                                                                                                | 0.84  | 1.0   | 1.23  | μS   |
| t <sub>VS-BNK2</sub>     | VS Sampling Blanking Time 2 after GATE Pin Pull-Low                        | V <sub>FB</sub> > 2.2 V                                                                                                                                                                                | 1.45  | 1.80  | 2.15  | μS   |
| V <sub>S-Clamp</sub>     | VS Clamping Voltage (Note 3)                                               |                                                                                                                                                                                                        | -     | 0     | -     | V    |
| t <sub>ZCD-to-PWM</sub>  | Delay from VS Voltage Zero Crossing to PWM ON (Note 3)                     | $V_{VS} = 0 \text{ V, } C_{GATE} = 1 \text{ nF}$                                                                                                                                                       | 100   | 175   | 250   | ns   |
| I <sub>VS-HL</sub>       | VS Source Current Threshold to Enable VFB_BNK_HL_H/L from Low to High Line |                                                                                                                                                                                                        | 1.290 | 1.440 | 1.590 | mA   |

## **ELECTRICAL CHARACTERISTICS**

(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $125^{\circ}C$ ,  $V_{DD} = 15$  V; unless otherwise noted) (continued)

| Symbol                                                                                      | Parameter                                                                                                                                                                     | Test Conditions                                                                                                                                                                                                                 | Min                         | Тур                              | Max                                | Unit          |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------|------------------------------------|---------------|
| VOLTAGE-SEN                                                                                 | ISE SECTION                                                                                                                                                                   |                                                                                                                                                                                                                                 |                             |                                  |                                    |               |
| I <sub>VS-LH</sub>                                                                          | VS Source Current Threshold to Enable VFB-BNK-LL-H/L from High to Low Line                                                                                                    |                                                                                                                                                                                                                                 | 1.208                       | 1.350                            | 1.492                              | mA            |
| t <sub>D-VS-LD</sub>                                                                        | Line Detection Debounce Time for I <sub>VS-LH</sub>                                                                                                                           |                                                                                                                                                                                                                                 | 11                          | 17                               | 23                                 | ms            |
| I <sub>VS-Brown-Out</sub>                                                                   | VS Source Current Threshold to Enable Brown-out                                                                                                                               | Set I <sub>VS</sub> = 2.161 mA at 264 V <sub>AC</sub> ,<br>brown out level = 55 V <sub>AC</sub>                                                                                                                                 | 370                         | 450                              | 520                                | μΑ            |
| t <sub>D-Brown-Out</sub>                                                                    | Brown-Out Debounce Time                                                                                                                                                       |                                                                                                                                                                                                                                 | 12.5                        | 16.5                             | 21                                 | ms            |
| N <sub>Brown-Out</sub>                                                                      | Brown–Out Recheck Debounce Cycle Counts after No Gate Signal during t <sub>D–Brown–Out</sub>                                                                                  |                                                                                                                                                                                                                                 | -                           | 3                                | -                                  | Cycle         |
| V <sub>VS-OVP</sub>                                                                         | Output Over–Voltage–Protection with Vs Sampling Voltage                                                                                                                       |                                                                                                                                                                                                                                 | 2.9                         | 3.0                              | 3.1                                | ٧             |
| V <sub>VS-UVP-L</sub>                                                                       | Output Under-Voltage-Protection with Vs Sam-<br>pling Voltage                                                                                                                 |                                                                                                                                                                                                                                 | 0.260                       | 0.300                            | 0.340                              | V             |
| N <sub>VS-OVP</sub>                                                                         | Output Over–Voltage–Protection Debounce Cycle Counts                                                                                                                          | Enabled during I <sub>DD-Burst</sub> operation                                                                                                                                                                                  | -                           | 3                                | _                                  | Cycle         |
| N <sub>VS-UVP</sub>                                                                         | Output Under-Voltage-Protection Debounce Cycle Counts                                                                                                                         | Enabled during I <sub>DD-Burst</sub> operation                                                                                                                                                                                  | -                           | 3                                | -                                  | Cycle         |
| t <sub>VS-UVP-BLANK</sub>                                                                   | Output Under-Voltage Protection Blanking Time at start-up                                                                                                                     |                                                                                                                                                                                                                                 | 25                          | 40                               | 55                                 | ms            |
| N <sub>VDD</sub> -Hiccup-L                                                                  | Auto-Restart 3 Cycles Mode Counts for Low Line                                                                                                                                | $V_{VS-SH} < V_{VS-UVP}$ $V_{VS-SH} > V_{VS-OVP}$ Initial state before startup, Enabled by $I_{VS} < I_{VS-LH}$                                                                                                                 | -                           | 3                                | -                                  | Cycle         |
| N <sub>VDD-Hiccup-H</sub>                                                                   | Auto-Restart 6 Cycles Mode Counts for High Line                                                                                                                               | $V_{VS-SH} < V_{VS-UVP}$ $V_{VS-SH} > V_{VS-OVP}$ Enabled by $I_{VS} > I_{VS-HL}$                                                                                                                                               | -                           | 6                                | _                                  | Cycle         |
| OVER-TEMPER                                                                                 | RATURE PROTECTION SECTION                                                                                                                                                     |                                                                                                                                                                                                                                 |                             |                                  |                                    |               |
| T <sub>OTP</sub>                                                                            | Threshold Temperature for Over–Temperature–Prote                                                                                                                              | ection (Note 3)                                                                                                                                                                                                                 | _                           | 140                              | -                                  | °C            |
| CURRENT-SEN                                                                                 | NSE SECTION                                                                                                                                                                   |                                                                                                                                                                                                                                 |                             |                                  |                                    |               |
| $V_{CS-LIM}$                                                                                | Current Limit Threshold Voltage                                                                                                                                               | FB Pin Open                                                                                                                                                                                                                     | 0.85                        | 0.90                             | 0.95                               | V             |
| V <sub>CS-IMIN</sub>                                                                        | Current Sense Threshold Voltage                                                                                                                                               |                                                                                                                                                                                                                                 | 0.18                        | 0.20                             | 0.22                               | V             |
| t <sub>PD</sub>                                                                             | GATE Output Turn-Off Delay                                                                                                                                                    |                                                                                                                                                                                                                                 | -                           | 50                               | 100                                | ns            |
| $t_LEB$                                                                                     | Leading-Edge Blanking Time                                                                                                                                                    |                                                                                                                                                                                                                                 | -                           | 300                              | _                                  | ns            |
| CONSTANT CU                                                                                 | IRRENT CORRECTION SECTION                                                                                                                                                     |                                                                                                                                                                                                                                 |                             |                                  |                                    |               |
| I <sub>COMP-H</sub>                                                                         | High Line Compensation Current                                                                                                                                                | I <sub>VS</sub> = 2.391 mA                                                                                                                                                                                                      | 90                          | 100                              | 110                                | μΑ            |
|                                                                                             |                                                                                                                                                                               |                                                                                                                                                                                                                                 |                             |                                  |                                    |               |
| I <sub>COMP-L</sub>                                                                         | Low Line Compensation Current                                                                                                                                                 | I <sub>VS</sub> = 814 μA                                                                                                                                                                                                        | 32                          | 36                               | 40                                 | μΑ            |
|                                                                                             | Low Line Compensation Current RRENT ESTIMATOR SECTION                                                                                                                         | I <sub>VS</sub> = 814 μA                                                                                                                                                                                                        | 32                          | 36                               | 40                                 | μΑ            |
|                                                                                             | ·                                                                                                                                                                             | I <sub>VS</sub> = 814 μA                                                                                                                                                                                                        | 32                          | 1.60                             | 40                                 | μA            |
| CONSTANT CU                                                                                 | RRENT ESTIMATOR SECTION                                                                                                                                                       | $I_{VS} = 814 \ \mu A$ $V_{REF-CC-CL} \times A_{V-CC} \times A_{PK} \times T_{DIS} /$ $T = V_{REF-CC}$                                                                                                                          |                             | ı                                | -<br>2.250                         | 1             |
| CONSTANT CU                                                                                 | Constant Current Control Reference Voltage Closed Loop of Constant Current Control                                                                                            | VREE_CC_CI × AV_CC × APK × TDIS/                                                                                                                                                                                                | _                           | 1.60                             | _                                  | V             |
| V <sub>REF-CC</sub>                                                                         | Constant Current Control Reference Voltage Closed Loop of Constant Current Control Reference Voltage Peak Value Amplifying Gain (Note 3)                                      | VREE_CC_CI × AV_CC × APK × TDIS/                                                                                                                                                                                                | -<br>2.118                  | 1.60<br>2.184                    | -<br>2.250                         | V             |
| V <sub>REF-CC</sub> V <sub>REF-CC-CL</sub>                                                  | Constant Current Control Reference Voltage Closed Loop of Constant Current Control Reference Voltage Peak Value Amplifying Gain (Note 3)                                      | VREE_CC_CI × AV_CC × APK × TDIS/                                                                                                                                                                                                | -<br>2.118                  | 1.60<br>2.184                    | -<br>2.250                         | V             |
| V <sub>REF-CC</sub> V <sub>REF-CC-CL</sub> A <sub>PK</sub> GATE SECTION                     | Constant Current Control Reference Voltage Closed Loop of Constant Current Control Reference Voltage Peak Value Amplifying Gain (Note 3)                                      | VREE_CC_CI × AV_CC × APK × TDIS/                                                                                                                                                                                                | -<br>2.118<br>-             | 1.60<br>2.184<br>3.3             | -<br>2.250<br>-                    | V<br>V<br>V/V |
| V <sub>REF-CC</sub> V <sub>REF-CC-CL</sub> A <sub>PK</sub> GATE SECTION V <sub>GATE-L</sub> | Constant Current Control Reference Voltage Closed Loop of Constant Current Control Reference Voltage Peak Value Amplifying Gain (Note 3) Gate Output Voltage Low              | V <sub>REF-CC-CL</sub> × A <sub>V-CC</sub> × A <sub>PK</sub> × T <sub>DIS</sub> /<br>T = V <sub>REF-CC</sub>                                                                                                                    | -<br>2.118<br>-<br>0        | 1.60<br>2.184<br>3.3             | -<br>2.250<br>-<br>1.5             | V V V/V V     |
| VREF-CC VREF-CC-CL Apk GATE SECTION VGATE-L t <sub>r</sub>                                  | Constant Current Control Reference Voltage Closed Loop of Constant Current Control Reference Voltage Peak Value Amplifying Gain (Note 3)  Gate Output Voltage Low Rising Time | $V_{REF-CC-CL} \times A_{V-CC} \times A_{PK} \times T_{DIS} /$ $T = V_{REF-CC}$ $V_{CS} = 0 \text{ V, } V_{VS} = 0 \text{ V, } C_{GATE} = 1 \text{ nF}$ $V_{CS} = 0 \text{ V, } V_{VS} = 0 \text{ V, } C_{GATE} = 1 \text{ nF}$ | -<br>2.118<br>-<br>0<br>100 | 1.60<br>2.184<br>3.3<br>-<br>135 | _<br>2.250<br>_<br>-<br>1.5<br>180 | V V V/V V ns  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Design guaranteed.

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Operating Supply Current (I<sub>DD-OP</sub>) vs. Temperature



Figure 5. Startup Current ( $I_{DD-ST}$ ) vs. Temperature



Figure 7. Turn–ON Threshold Voltage ( $V_{DD-ON}$ ) vs. Temperature



Figure 4. Burst Mode Operating Supply Current (I<sub>DD-Burst</sub>) vs. Temperature



Figure 6. Closed Loop of Constant Current Control Reference Voltage (V<sub>REF-CC-CL</sub>) vs. Temperature



Figure 8. Turn-Off Threshold Voltage (V<sub>DD-OFF</sub>) vs. Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 9. VDD Over–Voltage Protection Level (V<sub>DD-OVP</sub>) vs. Temperature



Figure 10. Supply Current drawn from HV Pin (I<sub>HV</sub>) vs. Temperature



Figure 11. Maximum Blanking Frequency (f<sub>BNK-MAX</sub>) vs. Temperature



Figure 12. Minimum Blanking Frequency (f<sub>BNK-MIN</sub>) vs. Temperature



Figure 13. Minimum Frequency for DCM (f<sub>OSC-MIN-DCM</sub>) vs. Temperature



Figure 14. Forced Frequency Modulation Range  $(\Delta t_{FM-Range})$  vs. Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 15. Current Limit Threshold Voltage (V<sub>CS-LIM</sub>) vs. Temperature



Figure 17. Output Over-Voltage Protection with VS Sampling Voltage ( $V_{VS-OVP}$ ) vs. Temperature



Figure 16. Current Sense Threshold Voltage (V<sub>CS-IMIN</sub>) vs. Temperature



Figure 18. Output Under-Voltage Protection with VS Sampling Voltage ( $V_{VS-UVP-L}$ ) vs. Temperature

#### OPERATION PRINCIPLE

FAN6080HMX is an offline PWM controller which operates in a quasi-resonant (QR) mode and significantly enhances system efficiency and power density. The maximum operating blanking frequency is optimized to minimize the components temperature while maximizing system efficiency. It offers constant output voltage (CV) regulation through opto-coupler feedback circuitry.

Line voltage compensation gain can be programmed using an external resistor to minimize the effect of line voltage variation on output current regulation due to turn-off delay of the gate drive circuit. Minimum peak current (I<sub>MIN</sub>), which controls the burst mode entry/exit and improves light load efficiency, is also optimized to make a balance between the standby power consumption and audible noise.

#### Valley Switching

Quasi-resonant (QR) switching is a method to reduce MOSFET switching losses especially in high line. In order to perform QR turn-on of the Primary MOSFET, the valley of the resonance occurring between transformer magnetizing inductance (L<sub>m</sub>) and MOSFET effective output capacitance (Coss.eff) must be detected. Typically, during the turn-off time, there can be several valleys as the load reduces as shown in Figure 19. In order to limit the maximum switching frequency, a blanking window is introduced. To limit the minimum switching frequency, the maximum allowable time or Time-out window is fixed. These two windows allow the flyback converter to operate in a narrow user-configurable frequency range. Figure 20 shows these two windows in a switching cycle. In FAN6080HMX, the time-out window (f<sub>OSC-MIN-DCM</sub>) is the same as the minimum frequency for CRM (fosc-MIN-CRM), which is 21.5 kHz.



Figure 19. Valleys Formed by Resonant Ringing Increase in Number as Load Decreases



Figure 20. Blanking Window and Time-out Window Limit the Frequency Range

## **Valley Detection**

In FAN6080HMX, valley detection is done by detecting the downward zero–crossing of the VS pin. The VS pin is connected to the transformer auxiliary winding through a resistor divider configured with R<sub>VSH</sub> and R<sub>VSL</sub>.

The effective resistance,  $R_{VS}$  ( $R_{VSH}//R_{VSL}$ ) will form an RC filter with pin capacitance,  $C_{VS}$  and delay the detection by  $T_{RC}$ . Furthermore, there will be a logic propagation delay from VS zero–crossing detection (VS–ZCrD) to IC Gate turn on and a MOSFET gate drive propagation delay from GATE pin to MOSFET turn–on. We can assume the sum of these propagation delays to be  $t_{ZCD-to-PWM}$ . Typical values of these parameters are  $T_{RC}$  (30 – 50 ns) and  $t_{ZCD-to-PWM}$  (100 – 150 ns). As soon as blanking time,  $t_{BNK}$  expires, and VS–ZCrD has occurred, the turn–on decision is made and the IC gate can turn on. For any system, if Equation 1 holds true, and the turn–on decision is made at VS–ZCrD, perfect valley switching occurs.

$$T_{RC} + t_{ZCD-to-PWM} = \frac{T_{resonance}}{4}$$
 (eq. 1)

However, if  $T_{resonance}$  / 4 is larger than  $T_{RC}$  +  $t_{ZCD-to-PWM}$ , the switching occurs away from the valley causing higher losses. The time period of resonant ringing depends on  $L_m$  and  $C_{oss.eff}$ . Typically,  $T_{resonance}$  lies between 1  $\mu s$  and 1.5  $\mu s$  depending on the system parameters. Hence, the switching may occur at a point different from the valley depending on the system.

#### Forced Frequency Modulation (FFM)

In order to maintain good EMI performance for low and high lines, forced frequency modulation is provided by modulating the turn—on instant of the next switching cycle near the valley point.

#### **Line Voltage Detection**

The FAN6080HMX indirectly senses the line voltage through the VS pin while the MOSFET is turned on. During MOSFET turn–on period, the auxiliary winding voltage,  $V_{AUX}$ , is proportional to the input bulk capacitor voltage,  $V_{BLK}$ , due to the transformer coupling between the primary and auxiliary windings. During the MOSFET conduction time, the line voltage detector can detect the line voltage using Equation 2.

$$I_{VS} = \frac{V_{BLK}}{R_{VSH}} \cdot \frac{N_A}{N_P}$$
 (eq. 2)

#### **Modulated Blanking Frequency**

The FAN6080HMX is an adaptive hybrid QR PWM controller that adaptively changes its control method according to the load condition (valley switching with fixed blanking frequency at heavy and light load and valley switching with modulated blanking frequency at medium load) to maximize the efficiency. Also, low line blanking frequency curve is separated from high line blanking frequency curve to reduce conduction loss at low line and switching loss at high line.

In case of high line, the blanking frequency  $f_{BNK}$  (=  $1/t_{BNK}$ ) for valley detection is fixed by  $f_{BNK-MAX}$  (125 kHz) at heavy load condition above  $V_{FB} = 2.4$  V, where  $t_{BNK}$  is the blanking time (= the blanking window period). For medium load condition between  $V_{FB} = 2.0$  V and  $V_{FB} = 2.4$  V,  $f_{BNK}$  is modulated as a function of  $V_{FB}$  corresponding to load.  $f_{BNK}$  decreases in order to reduce the switching loss, as load decreases. For light load condition below  $V_{FB} = 2.0$  V,  $f_{BNK}$  is fixed by  $f_{BNK-MIN}$  (24 kHz). In case of low line,  $f_{BNK}$  is fixed by  $f_{BNK-MAX}$  at heavy load condition above  $V_{FB} = 2.0$  V. For medium load condition between  $V_{FB} = 1.6$  V and  $V_{FB} = 2.0$  V,  $f_{BNK}$  is modulated as a function of  $V_{FB}$  corresponding to load. For light load condition below  $V_{FB} = 1.6$  V,  $f_{BNK}$  is fixed by  $f_{BNK-MIN}$ .

High line blanking frequency curve is enabled when  $I_{VS}$  becomes higher than  $I_{VS-HL}$  (typ. 1.440 mA), while low line blanking frequency curve is enabled. Low line blanking frequency curve is enabled when  $I_{VS}$  becomes less than  $I_{VS-LH}$  (typ. 1.350 mA), while high line blanking frequency curve is enabled. High line voltage judgement level,  $V_{HL.BNK}$ , corresponding to  $I_{VS-HL}$  and low line voltage judgement level,  $V_{LL.BNK}$ , corresponding to  $I_{VS-LH}$  are determined as

$$V_{HL.BNK} = I_{VS-HL} \cdot \frac{R_{VSH}}{N_A / N_P}$$
 (eq. 3)

$$V_{LL,BNK} = I_{VS-LH} \cdot \frac{R_{VSH}}{N_{\Delta} / N_{P}}$$
 (eq. 4)

where it is recommended to set  $V_{HL.BNK}$  lower than 215  $V_{AC}$  for a high line blanking frequency curve at 230  $V_{AC}$  and  $V_{LL.BNK}$  higher than 130  $V_{AC}$  for a low line blanking frequency curve at 115  $V_{AC}$ .

From Equations 3 and 4,  $R_{VSH}$  can be determined considering tolerances of  $I_{VS-HL}$  and  $I_{VS-LH}$  as

$$\frac{N_{A}}{N_{P}} \cdot \frac{130 \text{ V}_{AC}}{I_{VS-LH.MIN}} < R_{VSH} < \frac{N_{A}}{N_{P}} \cdot \frac{215 \text{ V}_{AC}}{I_{VS-HL.MAX}} \tag{eq. 5}$$

where  $I_{VS-LH.MIN}$  is 1.208 mA and  $I_{VS-HL.MAX}$  is 1.590 mA.

### **CV/CC Operation Mode**

Figure 21 shows the simplified CV PWM control circuit of FAN6080HMX. In constant voltage (CV) regulation, the output voltage is sensed via a voltage divider and compared with the internal reference of shunt–regulator to generate a compensation signal. The compensation signal is transferred to the primary side through an opto–coupler and fed to FB pin. The FB signal is level shifted, and scaled down by an internal attenuator AV to generate the COMV signal. The COMV signal is then applied to the PWM comparator to determine the PWM duty cycle, as shown in Figure 21.

In constant current (CC) regulation, the output current estimator calculates the output current using the transformer primary side current and the rectifier diode conduction time which is sensed on the VS pin. By comparing the estimated output current with an internal reference signal, COMI signal is generated, which determines the PWM duty cycle, as shown in Figure 21.

Two internal comparators are used to compare the COMV and COMI signals with sawtooth waveform ( $V_{SAW}$ ) in order to determine the PWM duty cycle. As shown in Figure 21, the outputs of the two comparators are combined with an OR gate to determine the MOSFET turn–off instant. The lower between the COMV and COMI signals determines the PWM duty cycle. In CV mode, COMV determines the PWM duty cycle while COMI signal is saturated to high level. Whereas, in CC mode, COMI determines the PWM duty cycle while COMV signal is saturated to high level.



Figure 21. Simplified PWM Control Circuit

#### Leading-Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn—on voltage spike is induced across the sense resistor. To avoid premature termination of the switching pulse due to the voltage spike, a 300 ns leading—edge blanking time (t<sub>LEB</sub>) is built in. External RC filtering can therefore be omitted. During this blanking period, the current—limit comparator is disabled and it cannot switch off the gate driver.

#### **CCM Prevention**

Time—out window sets the frequency to f<sub>OSC—MIN—DCM</sub> as explained in "Valley Switching" section. However, if the secondary side current does not reduce to zero within Time out window, FAN6080HMX does not initiate turn—on. When the secondary current reaches zero, the transformer winding voltage begins to drop sharply, and hence, the VS pin voltage drops as well. When VS pin voltage drops enough, FAN6080HMX turns on the primary MOSFET ensuring Boundary Conduction Mode (BCM) operating. Thus, FAN6080HMX does not allow the converter to enter CCM operation. During CCM prevention, FAN6080HMX can reduce the frequency down to f<sub>OSC—MIN—CRM</sub>.

## HV Startup and Brown-In

An internal JFET provides a high voltage current source. To improve reliability and surge immunity, it is typical to use a  $R_{HV}$  resistor between the HV pin and the bulk capacitor voltage.

During startup, the internal startup circuit is enabled and the bulk capacitor voltage supplies the current  $I_{HV}$  to charge the hold–up capacitor,  $C_{VDD}$ , through  $R_{HV}$ . When  $V_{DD}$  reaches  $V_{DD-ON}$ , the internal startup circuit is disabled and the sampling circuit is turned on to sample the bulk capacitor voltage. When this bulk capacitor voltage is higher than the internal brown–in reference, PWM switching starts. The brown–in voltage is trimmed at 92 V with 360  $k\Omega$  of  $R_{HV}$ . If line voltage is lower than the brown–in voltage, FAN6080HMX goes in auto–restart mode.

Once switching starts, the internal HV startup circuit is disabled. Once the HV startup circuit is disabled, the energy stored in  $C_{VDD}$  supplies the IC operating current until the transformer auxiliary winding voltage reaches the nominal value. Therefore,  $C_{VDD}$  should be properly designed to prevent  $V_{DD}$  from dropping below  $V_{DD-OFF}$  threshold (typically 6 V) before the auxiliary winding builds up enough voltage to supply  $V_{DD}$ . During startup the IC current is limited to  $I_{DD-ST}$ .

#### **Burst Mode Operation**

FAN6080HMX features burst mode operation with a trimmable burst mode entry load condition using minimum peak current ( $I_{MIN}$ ) control, which enables light load efficiency to be optimized for a given application. The  $I_{MIN}$  can be selected by trim options to select minimum  $V_{CS-IMIN}$  threshold level for burst mode entry.

Figure 22 illustrates the operation of the burst mode feature in FAN6080HMX. When  $V_{FB}$  drops below

V<sub>FB</sub>—Burst—L, the PWM output shuts off, and the output voltage drops at a rate which is dependent on the load current level. This causes the feedback voltage to rise. Once V<sub>FB</sub> exceeds V<sub>FB</sub>—Burst—H, FAN6080HMX resumes switching. The feedback voltage then falls and peak current reduces. Once the FB voltage drops below the corresponding I<sub>MIN</sub>, the peak current, during each switching cycle, is fixed to I<sub>MIN</sub> regardless of FB voltage. Thus, more power is delivered to the load than required, and once FB voltage decreases lower than V<sub>FB</sub>—Burst—L, switching stops. In this manner, the burst mode operation alternately enables and disables switching of the MOSFET to reduce the switching losses at light load condition.



Figure 22. Burst-Mode Operation with IMIN

The current consumption of FAN6080HMX is reduced to  $I_{DD-Burst}$  to minimize power consumption if FB voltage stays lower than  $V_{FB-Burst-L}$  for more than  $t_{IDD-Burst}$  (100  $\mu$ s). Once feedback voltage is more than  $V_{FB-Burst-H}$ , IC resumes switching with normal operating current,  $I_{DD-OP}$ .

## **Protections**

When the Auto-restart mode protection is triggered, switching is terminated, and the MOSFET remains off, causing  $V_{DD}$  to drop because of IC operating current  $I_{DD-OP}$  (VDD-OVP, AOCP and TSD), as shown in Figure 23. When  $V_{DD}$  drops to the  $V_{DD}$  turn-off voltage,  $V_{DD-OFF}$ , the protection is reset, and the supply current drawn from HV pin begins to charge the  $V_{DD}$  hold-up capacitor. When  $V_{DD}$  reaches the turn-on voltage,  $V_{DD-ON}$ , FAN6080HMX resumes normal operation. In this manner, the auto-restart alternately enables and disables the switching of the MOSFET until the abnormal condition is eliminated.

When 3 and 6 cycles Auto–Restart mode protection is triggered at low and high lines respectively, for the case of VS–OVP or VS–UVP, the switching stops to avoid switching losses while 3 (or 6) cycles of AR are repeated, as shown in Figure 24. The multi–cycles AR operation is implemented to reduce input power consumption during output short condition.

There is no Latch mode protection in FAN6080HMX.



Figure 23. Auto-restart Mode Operation (e.g. VDD-OVP)



Figure 24. 3 Cycle Auto-restart Mode Operation (e.g. VS-OVP)

#### **Programming Constant Current (CC) Level**

The constant current (CC) level can be programmed by the current sense resistor ( $R_{CS}$ ) selection. FAN6080HMX estimates the output current of the converter using primary side peak current information and secondary rectifier conduction time. The CC level can be programmed by setting the current sensing resistor as

$$R_{CS} = \frac{1}{2} \cdot \frac{N_P}{N_S} \cdot \frac{1}{I_{O-CC}} \cdot \frac{V_{REF-CC}}{A_{PK}} \tag{eq. 6}$$

 $V_{REF-CC}$  (1.6 V) is the inverting input of the error amplifier of the current regulator,  $A_{PK}$  (3.3) is peak gain, and  $I_{O-CC}$  is the desired CC level.

#### **Line Voltage Compensation**

The output current estimation is also affected by the turn-off delay of the MOSFET. The actual MOSFET turn-off time is delayed due to the MOSFET gate charge and gate driver capability, resulting in peak current detection error as

$$\Delta I_{DS}^{PK} = \frac{V_{BLK}}{L_{m}} \cdot t_{OFF,DLY}$$
 (eq. 7)

where  $L_m$  is the transformer primary side magnetizing inductance. Since the output current error is proportional to the line voltage, the FAN6080HMX incorporates line voltage compensation to improve output current estimation accuracy. The line compensation gain is programmed by using CS pin series resistor,  $R_{CS.COMP}$  depending on the MOSFET turn–off delay,  $t_{OFF.DLY}$  as shown in Equations 8~10.  $I_{COMP}$  creates a voltage drop,  $V_{OFFSET}$ , across  $R_{CS.COMP}$ . This line compensation offset is proportional to the DC link capacitor voltage,  $V_{BLK}$  and turn–off delay,  $t_{OFF.DLY}$ .

$$I_{COMP} = V_{BLK} \frac{N_A}{N_P} \frac{1}{R_{VSH}} \cdot 0.04167$$
 (eq. 8)

$$\Delta V_{\text{CS}} = \left[ I_{\text{ds}}^{\text{PK}} - \left( \frac{V_{\text{BLK}}}{L_{\text{m}}} \right) \cdot (t_{\text{ON}} - t_{\text{OFF.DLY}}) \right] \cdot R_{\text{CS}}$$
 (eq. 9)

$$R_{\text{CS.COMP}} = \frac{\Delta V_{\text{CS}}}{I_{\text{COMP}}} \tag{eq. 10}$$

where  $R_{VSH}$  is given by Equation (5).

## VDD Over-Voltage-Protection (VDD-OVP)

VDD over–voltage protection prevents IC damage from over–voltage stress. It operates in the Auto–restart mode. When the  $V_{DD}$  voltage exceeds  $V_{DD-OVP}$  for the debounce time,  $t_{D-VDDOVP}$  due to abnormal condition, the protection is triggered. This protection is typically caused by an open circuit of secondary side feedback network.

#### **Brown-Out Protection**

Brown–out protection is operated in Auto–restart mode. When the current on VS pin is smaller than  $I_{VS-Brown-Out}$  for longer than  $t_{D-Brown-Out}$ , the brown–out protection is triggered. The input bulk capacitor voltage to trigger brown–out protection is given as

$$V_{BLK.BO} = 450 \,\mu \cdot \frac{R_{VSH}}{N_A / N_P} \tag{eq. 11}$$

where R<sub>VSH</sub> is given by Equation 5.

## IC Internal Over-Temperature-Protection (OTP)

The internal temperature–sensing circuit disables the PWM output if the junction temperature exceeds 140°C (T<sub>OTP</sub>), and the FAN6080HMX enters Auto–restart mode protection.

#### VS Over-Voltage-Protect (VS-OVP)

VS over-voltage protection prevents damage caused by output over-voltage condition. It is operated in Auto-restart mode. When abnormal system conditions occur, which cause VS sampling voltage to exceed V<sub>VS-OVP</sub> for more than 3 consecutive switching cycles (N<sub>VS-OVP</sub>), PWM pulses are disabled, and FAN6080HMX enters Auto-restart protection. VS over-voltage conditions are usually caused by open circuit of the secondary side feedback network or a fault condition in the VS pin voltage divider resistors. The desired VS-OVP is calculated as follows

$$V_{O-OVP} = \frac{N_S}{N_A} \cdot \left(1 + \frac{R_{VSH}}{R_{VSL}}\right) \cdot V_{VS-OVP}$$
 (eq. 12)

where  $V_{O-OVP}$  is the output over-voltage protection level.

## VS Under-Voltage-Protection (VS-UVP)

In the event of an output short, output voltage will drop and the primary peak current will increase. To prevent operation for a long time in this condition, FAN6080HMX incorporates under–voltage protection. The output voltage is indirectly sensed through VS pin. When VS sampling voltage is less than  $V_{VS-UVP-L}$  longer than debounce cycles  $N_{VS-UVP}$ , VS-UVP is triggered and the FAN6080HMX enters the Auto–restart Mode.

To avoid VS–UVP triggering during the startup sequence, a startup blanking time, t<sub>VS–UVP–BLANK</sub>, is included for system power–on. For VS pin voltage divider design, R<sub>VSH</sub> is calculated using Equation 5 for a certain high/low line voltage judgement level. Then, R<sub>VSL</sub> is designed in order to have both VS–OVP and VS–UVP level within the desired range using Equations 12 and 13.

$$V_{O-UVP} = \frac{N_S}{N_A} \cdot \left(1 + \frac{R_{VSH}}{R_{VSL}}\right) \cdot V_{VS-UVP-L}$$
 (eq. 13)

where  $V_{O-UVP}$  is the output under-voltage protection level.

#### Pulse-by-Pulse Current Limit

During startup or overload condition, the feedback loop is saturated, and is unable to control the primary peak current. To limit the current during such conditions, FAN6080HMX has pulse—by—pulse current limit protection which forces the GATE to turn off when the CS pin voltage reaches the current limit threshold, V<sub>CS-LIM</sub>.

### **CS Short Protection**

To prevent any inductance saturation or thermal failure due to a short circuit on the CS pin, a CS short protection feature is implemented in FAN6080HMX, as illustrated in Figure 25. In every switching cycle, the voltage on the CS pin ( $V_{CS}$ ) is compared against a reference voltage,  $V_{CS.Short} = 0.1$  V. If  $V_{CS}$  voltage is less than  $V_{CS.Short}$  after a  $t_{BNK.CS.Short}$  time period, CS short protection will be triggered, and turn off the GATE immediately. The CS short protection is operating pulse—by—pulse manner.



Figure 25. CS-Short Protection Operation

#### **Abnormal Over Current Protection (AOCP)**

The AOCP protection triggers when a shoot–through current occurs which means primary and secondary MOSFETs turn on simultaneously. This protection is set at 1.6 V. When the PWM goes high, a leading edge blanking time ( $t_{LEB}$ ) starts blanking this protection. Once the counter expires, the  $V_{CS}$  is measured and compared to the reference voltage 1.6 V. If  $V_{CS}$  is greater than 1.6 V, FAN6080HMX will shut off, and stop switching. It is a one switching cycle protection, and after it gets triggered the system enters the Auto–restart mode.

## ORDERING INFORMATION

| Device     | Operating Temperature Range | Package                                                                                   | Shipping <sup>†</sup> |
|------------|-----------------------------|-------------------------------------------------------------------------------------------|-----------------------|
| FAN6080HMX | −40°C to + 125°C            | 8-Lead, Small Outline Package (SOIC),<br>JEDEC MS-012, .150-Inch Narrow Body<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **PACKAGE DIMENSIONS**

## SOIC8 CASE 751EB ISSUE A

