

# FDMF3172 Smart Power Stage (SPS) Modules with Integrated Current and Temperature Monitors

## **Features**

- Up to 55 A of Current Handling Capability
- High-Performance, Universal Footprint, Copper-Clip 5 mm x 6 mm PQFN Package
- Fairchild's PowerTrench® MOSFETs for Clean Voltage Waveforms and Reduced Ringing
- 30 V / 25 V Breakdown Voltage MOSFETs for Higher Long Term Reliability
- Optimized FET Pair for Highest Efficiency at 10% ~ 15 % Duty Cycle
- Optimized for Switching Frequencies up to 1 MHz
- Integrated Current Monitor Compliant with Intel's VR13 Accuracy Requirements
- Integrated Temperature Monitor (TMON)
- Catastrophic Fault Detection
  - Thermal Flag (OTP) for Over-Temperature Condition
  - Over-Current Protection FAULT (OCP)
  - High-Side Short Detect FAULT
  - Under-Voltage Lockout (UVLO) on VCC and PVCC
- Fairchild Green Packaging and RoHS Compliance

# Applications

- CPU and Memory Voltage Regulators in VR13 Purley Systems
- High-Current Utility Rails in Server Systems
- Communications Infrastructure Systems

# Description

The FDMF3172 is ON's next generation of Smart Power Stage (SPS) solutions with fully optimized, ultracompact, integrated MOSFETs plus driver for highcurrent, high frequency, and synchronous buck DC-DC converters.

With an integrated approach, the SPS switching power stage is optimized for driver and MOSFET dynamic performance, minimized system inductance, and power MOSFET  $R_{DS(ON)}$ .

The integration of Power MOSFETs with a driver IC also enables advanced high accuracy module thermal and current monitoring. The FDMF3172 provides an output signal (IMON), which reports the real-time module current. IMON is a very accurate,  $5 \,\mu$ A/A signal representing the real time Power MOSFET drain currents. The IMON signal can be used to replace output filter inductor DCR current sense or resistor sense methods.

The FDMF3172 also includes very accurate module thermal monitor (TMON). TMON is a voltage sourced PTAT signal that is calibrated to provide a 0.8 V output at 25°C with an 8 mV / °C slope.

| Ordering | Information |
|----------|-------------|
|----------|-------------|

| 0           |                         |                                         |                                                                                    |
|-------------|-------------------------|-----------------------------------------|------------------------------------------------------------------------------------|
| Part Number | Rated Output<br>Current | Operating Junction<br>Temperature Range | Package                                                                            |
| FDMF3172    | 55 A                    | -40°C to 125°C                          | 39-Lead, NON-JEDEC, Smart Power Stage<br>5 mm x 6 mm, 0.45 mm Pitch (PQFN) Package |





# **Pin Description**

| Pin #      | Name       | Function                                                                                                                                                                                                                                          |
|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VOS        | VR output voltage sensing pin for pre-OVP protection. Leave it floating if not used.                                                                                                                                                              |
| 2          | AGND       | Analog Ground for the analog portions of the IC and for substrate.                                                                                                                                                                                |
| 3          | VCC        | Power Supply input for all analog control functions.                                                                                                                                                                                              |
| 4          | PVCC       | Power Supply input for LS Gate Driver and Boot Diode.                                                                                                                                                                                             |
| 5, 40      | PGND       | Reserved for PVCC de-coupling capacitor return.                                                                                                                                                                                                   |
| 6, 41      | GL         | Low-Side Gate Monitor.                                                                                                                                                                                                                            |
| 7-9, 20-24 | PGND       | Power ground connection for Power Stage high current path.                                                                                                                                                                                        |
| 10-19      | SW         | Switching node junction between high-and low-side MOSFETs.                                                                                                                                                                                        |
| 25-30      | VIN        | Input Voltage to Power Stage.                                                                                                                                                                                                                     |
| 31         | NC         | No connect.                                                                                                                                                                                                                                       |
| 32         | PHASE      | Return Connection for BOOT capacitor.                                                                                                                                                                                                             |
| 33         | BOOT       | Supply for high-side MOSFET gate driver. A capacitor from BOOT to PHASE supplies the charge to turn on the n-channel high side MOSFET. During the freewheeling interval (LS MOSFET on) the high side capacitor is recharged by an internal diode. |
| 34         | PWM        | PWM input to gate driver IC.                                                                                                                                                                                                                      |
| 35         | EN         | EN=LOW disables most blocks inside IC. EN=HIGH enables all blocks inside IC and requires 4 $\mu$ s power up time.                                                                                                                                 |
| 36         | TMON / FLT | Temperature and FAULT Reporting Pin. Pin sources a (PTAT) voltage of 0.6 V at 0°C with an 8 mV/°C slope when no module FAULT is present. In the event of a module FAULT, this pin pulls HIGH to an internal driver IC rail = 3.0 V typical.       |
| 37         | N/C        | No connect. Some second source options require this pin to be connected.                                                                                                                                                                          |
| 38         | IMON       | Current monitor output (output is referenced to REFIN) – 5 µA/A                                                                                                                                                                                   |
| 39         | REFIN      | Referenced voltage used for IMON feature. DC input voltage supplied by external source (not generated on SPS driver IC).                                                                                                                          |

**Absolute Maximum Ratings** 

Stresses exceeding the Absolute Maximum Ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.  $T_A = T_J = 25^{\circ}C$ .

| Symbol                  | Parameter                                                           |                                                                          |       | Max.        | Unit |
|-------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------|-------|-------------|------|
| V <sub>VCC</sub>        | Supply Voltage                                                      | Referenced to AGND                                                       | -0.3  | 6.0         | V    |
| V <sub>PVCC</sub>       | Drive Voltage                                                       | Referenced to AGND                                                       | -0.3  | 6.0         | V    |
| $V_{\text{EN}}$         | Module Enable                                                       | Referenced to AGND                                                       | -0.3  | 6.0         | V    |
| V <sub>PWM</sub>        | PWM Signal Input                                                    | Referenced to AGND                                                       | -0.3  | VCC<br>+0.3 | V    |
| $V_{GL}$                | Low Gate Manufacturing Test Pin                                     | Referenced to AGND                                                       | -0.3  | 6.0         | V    |
| VIMON                   | Current Monitor Output                                              | Referenced to AGND                                                       | -0.3  | 6.0         | V    |
| V <sub>REFIN</sub>      | Current Monitor Output Reference                                    | Referenced to AGND                                                       | -0.3  | 6.0         | V    |
| V <sub>TMON/FAULT</sub> | Thermal Monitor Output                                              | Referenced to AGND                                                       | -0.3  | 6.0         | V    |
| I <sub>TMON/FAULT</sub> | TMON/ FAULT Source Current                                          |                                                                          |       | 5.0         | mA   |
| M                       | Devuer lagut                                                        | Referenced to PGND, AGND                                                 | -0.3  | 25.0        | V    |
| $V_{VIN}$               | Power Input                                                         | Referenced to PGND, AC <20 ns                                            | -0.3  | 30.0        | V    |
| N/                      | PHASE                                                               | Referenced to PGND, AGND (DC Only)                                       | -0.3  | 25.0        | V    |
| VPHASE                  |                                                                     | Referenced to PGND, AC <20 ns                                            | -12.0 | 25.0        | V    |
|                         |                                                                     | Referenced to PGND, AGND (DC Only)                                       | -0.3  | 25.0        | V    |
| $V_{SW}$                | Switch Node Input                                                   | Referenced to PGND, AC duration<20 ns                                    | -7.0  | 25.0        | V    |
|                         |                                                                     | Referenced to AGND (DC Only)                                             | -0.3  | 30.0        | V    |
| V <sub>BOOT</sub>       | Bootstrap Supply                                                    | Referenced to AGND, AC duration<20 ns                                    | -0.3  | 30.0        | V    |
| VBOOT-PHASE             | Boot to PHASE Voltage                                               |                                                                          | -0.3  | 7.0         | V    |
|                         | Output Current                                                      | f <sub>SW</sub> =300 kHz, V <sub>IN</sub> =12 V, V <sub>OUT</sub> =1.8 V |       | 70          | Α    |
| O(peak)                 | Output Current                                                      | f <sub>SW</sub> =1 MHz, V <sub>IN</sub> =12 V, V <sub>OUT</sub> =1.8 V   |       | 55          | Α    |
| θ <sub>J-A</sub>        | Junction-to-Ambient Thermal Resist                                  | ance                                                                     |       | 10.5        | °C/W |
| <b>Ө</b> Ј-РСВ          | Junction-to-PCB Thermal Resistance (Fairchild SPS Evaluation Board) |                                                                          |       | 6.5         | °C/W |
| T <sub>A</sub>          | Ambient Temperature Range                                           |                                                                          | -40   | +125        | °C   |
| TJ                      | Maximum Junction Temperature                                        |                                                                          |       | +150        | °C   |
| T <sub>STG</sub>        | Storage Temperature Range                                           |                                                                          | -55   | +150        | °C   |
| ESD                     | Electrostatic Discharge Protection                                  | Human Body Model, JESD22-A114                                            | 2000  |             | V    |
| ESD                     | Lieurostalic Discharge Fiolection                                   | Charged Device Model, JESD22-C101                                        | 1000  |             | V    |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended Operating Conditions are specified to ensure optimal performance to the datasheet specifications. ON does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol            | Parameter                         |      | Тур. | Max.                | Unit |
|-------------------|-----------------------------------|------|------|---------------------|------|
| V <sub>VCC</sub>  | Control Circuit Supply Voltage    | 4.5  | 5.0  | 5.5                 | V    |
| V <sub>PVCC</sub> | Gate Drive Circuit Supply Voltage | 4.5  | 5.0  | 5.5                 | V    |
| V <sub>VIN</sub>  | Output Stage Supply Voltage       | 4.5  | 12.0 | 16.0 <sup>(1)</sup> | V    |
| $V_{REFIN}$       | REFIN Pin Supply Voltage          | 0.55 | 1.2  | 2.0                 | V    |
| TJ                | Operation Junction Temperature    | -40  |      | +125                | °C   |

Note:

1. Operating at high VIN can create excessive AC voltage overshoots on the SW-to-GND and BOOT-to-GND nodes during MOSFET switching transient. For reliable SPS operation, SW-to-GND and BOOT-to-GND must remain at or below the Absolute Maximum Ratings shown in the table above.

# **Electrical Characteristics**

Typical value is under VCC=PVCC=5 V and  $T_A=T_J=+25^{\circ}$ C unless otherwise noted. Minimum and maximum values are under VCC=PVCC=5 V±10% and  $T_J=T_A=0^{\circ}$ C to +125°C.

| Symbol                     | Parameter                                  | Condition                                                                                           | Min. | Тур. | Max. | Unit |
|----------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|------|
| Basic Operatio             | n                                          |                                                                                                     |      |      |      |      |
| I <sub>QQ_ENH</sub>        | Quiescent Current                          | I <sub>QQ</sub> =I <sub>VCC</sub> + I <sub>PVCC</sub> , PWM=LOW or HIGH<br>(non-switching), EN=High |      |      | 9    | mA   |
| I <sub>QQ_ENL</sub>        |                                            | I <sub>QQ</sub> =I <sub>VCC</sub> + I <sub>PVCC</sub> , PWM=LOW or HIGH<br>(non-switching), EN=Low  |      |      | 2.15 | mA   |
| V <sub>UVLO</sub>          | UVLO Threshold                             | VCC and PVCC Rising                                                                                 | 3.50 | 3.80 | 4.25 | V    |
| V <sub>UVLO_HYST</sub>     | UVLO Hysteresis                            |                                                                                                     |      | 0.4  |      | V    |
| t <sub>D_POR</sub>         | POR Delay to Enable IC                     | VCC UVLO Rising to Internal PWM<br>Enable                                                           |      |      | 125  | μs   |
| EN Input                   |                                            |                                                                                                     | •    | •    |      |      |
| $V_{\text{IH}\_\text{EN}}$ | High-Level Input Voltage                   |                                                                                                     | 2.4  |      |      | V    |
| V <sub>IL_EN</sub>         | Low-Level Input Voltage                    |                                                                                                     |      |      | 1.0  | V    |
| $R_{PLD\_EN}$              | Pull-Down Resistance                       |                                                                                                     |      | 130  |      | kΩ   |
| t <sub>PD_ENH</sub>        | Propagation Delay for EN $0 \rightarrow 1$ | PWM=GND, Delay Between EN from<br>LOW to HIGH to GL from LOW to HIGH                                | 20   |      | 32   | μs   |
| t <sub>PD_ENL</sub>        | Propagation Delay for EN $1 \rightarrow 0$ | PWM=GND, Delay Between EN from<br>HIGH to LOW to GL from HIGH to LOW                                |      |      | 69   | ns   |
| PWM Input                  |                                            |                                                                                                     |      |      |      |      |
| R <sub>UP_PWM</sub>        | Pull-Up Impedance                          |                                                                                                     |      | 23   |      | kΩ   |
| R <sub>DN_PWM</sub>        | Pull-Down Impedance                        | ]                                                                                                   |      | 10   |      | kΩ   |
| V <sub>IH_PWM</sub>        | PWM High Level Voltage                     | Typical Values:<br>T <sub>A</sub> =T <sub>J</sub> =25°C VCC=PVCC=5 V                                | 2.35 | 2.45 | 2.55 | V    |
| V <sub>TRI_HI</sub>        | 3-State Upper Threshold                    | Min./Max. Values:                                                                                   | 2.1  | 2.2  | 2.3  | V    |
| V <sub>TRI_LO</sub>        | 3-State Lower Threshold                    | T <sub>A</sub> =T <sub>J</sub> =-40°C to 150°C<br>VCC=PVCC=5 V ± 10%                                | 0.9  | 1.0  | 1.1  | V    |
| V <sub>IL_PWM</sub>        | PWM Low Level Voltage                      |                                                                                                     | 0.65 | 0.75 | 0.85 | V    |
| V <sub>HiZ_PWM</sub>       | 3-State Open Voltage                       | 1                                                                                                   | 1.3  | 1.5  | 1.7  | V    |

# **Electrical Characteristics**

Typical value is under VCC=PVCC=5 V and  $T_A=T_J=+25^{\circ}$ C unless otherwise noted. Minimum and maximum values are under VCC=PVCC=5 V±10% and  $T_J=T_A=0^{\circ}$ C to +125°C.

| Symbol                    | Parameter                                  | Condition                                                                                                | Min.   | Тур.  | Max.     | Unit  |
|---------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------|--------|-------|----------|-------|
| PWM Propagati             | on Delays and Dead Times (T <sub>A</sub> = | 25°C, VCC / PVCC=5 V, fsw=1 MHz, lour                                                                    | =20 A) |       |          |       |
| t <sub>PD_PHGLL</sub>     | PWM HIGH Propagation Delay                 | $\begin{array}{l} PWM \mbox{ Going HIGH to GL going LOW}, \\ V_{IH\_PWM} \mbox{ to 90\% GL} \end{array}$ |        | 15    | 20       | ns    |
| t <sub>PD_PLGHL</sub>     | PWM LOW Propagation Delay                  | PWM Going LOW to GH going LOW, $V_{IL_{PWM}}$ to 90% GH                                                  |        | 20    | 25       | ns    |
| t <sub>PD_TSGHH</sub>     | Exiting 3-State Propagation<br>Delay       | PWM (from 3-State) going HIGH to GH going HIGH, $V_{IH_{PWM}}$ to 10% GH                                 |        |       | 30       | ns    |
| t <sub>PD_TSGLH</sub>     | Exiting 3-State Propagation<br>Delay       | PWM (from 3-State) going LOW to GL going HIGH, $V_{IL_{PWM}}$ to 10% GL                                  |        |       | 30       | ns    |
| t <sub>D_DEADON</sub>     | LS Off to HS on Dead Time                  | GL <= 0.5 V to SW>1.2 V. PWM<br>Transition 0→1                                                           | 6      | 9     | 12       | ns    |
|                           | HS Off to LS on Dead Time                  | SW <= 1.2 V to GL>=3 V, PWM<br>Transition $1 \rightarrow 0$                                              | 4      | 6     | 14       | ns    |
| t <sub>D_HOLD</sub> -OFF1 | PWM High to 3-State Hold Off Time          | PWM Going High to HS going Off                                                                           | 20     |       | 50       | ns    |
|                           | PWM Low to 3-State Hold Off Time           | PWM Going Low to LS going Off                                                                            | 20     |       | 50       | ns    |
| Minimum PWM               | HIGH / LOW Time                            |                                                                                                          |        |       |          |       |
| t <sub>MIN_PWM_HIGH</sub> | Forced Minimum PWM HIGH                    | Forced Internal PWM Pulse Required<br>for GH to Charge from 0 to BOOT-SW                                 |        | 30    |          | ns    |
| t <sub>min_pwm_low</sub>  | Forced Minimum PWM LOW                     | Forced Internal PWM LOW Pulse<br>Required for GL to Charge from 0 to<br>PVCC                             |        | 40    |          | ns    |
| High-Side Drive           | er (HDRV, VCC=PVCC=5 V)                    |                                                                                                          |        |       |          |       |
| $R_{SOURCE_GH}$           | Output Impedance, Sourcing                 | Source Current=100 mA                                                                                    |        | 0.9   |          | Ω     |
| I <sub>SOURCE_GH</sub>    | Output Sourcing Peak Current               | GH-PHASE=0 V                                                                                             |        | 2     |          | Α     |
| R <sub>SINK_GH</sub>      | Output Impedance, Sinking                  | Sink Current=100 mA                                                                                      |        | 0.5   |          | Ω     |
| I <sub>SINK_GH</sub>      | Output Sinking Peak Current                | GH-PHASE=4.5 V                                                                                           |        | 3     |          | Α     |
| t <sub>R_GH</sub>         | Rise Time                                  | GH=10% to 90%, C <sub>LOAD</sub> =1.3 nF                                                                 |        | 9     |          | ns    |
| t <sub>F_GH</sub>         | Fall Time                                  | GH=90% to 10%, C <sub>LOAD</sub> =1.3 nF                                                                 |        | 3     |          | ns    |
| Low-Side Drive            | r (LDRV, VCC=PVCC=5 V)                     |                                                                                                          |        |       | <b>I</b> | 1     |
| R <sub>SOURCE_GL</sub>    | Output Impedance, Sourcing                 | Source Current=100 mA                                                                                    |        | 0.5   |          | Ω     |
| I <sub>SOURCE_GL</sub>    | Output Sourcing Peak Current               | GL=0 V                                                                                                   |        | 3     |          | Α     |
| R <sub>SINK_GL</sub>      | Output Impedance, Sinking                  | Sink Current=100 mA                                                                                      |        | 0.2   |          | Ω     |
| I <sub>SINK_GL</sub>      | Output Sinking Peak Current                | GL=4.5 V                                                                                                 |        | 6     |          | Α     |
| t <sub>R_GL</sub>         | Rise Time                                  | GL=10% to 90%, C <sub>LOAD</sub> =7.0 nF                                                                 |        | 9     |          | ns    |
| t <sub>F GL</sub>         | Fall Time                                  | GL=90% to 10%, C <sub>LOAD</sub> =7.0 nF                                                                 |        | 6     |          | ns    |
| Thermal Monito            | or Voltage                                 | 1                                                                                                        | 1      |       | 1        | 1     |
| V <sub>TMON_25C</sub>     |                                            | T <sub>A</sub> =T <sub>J</sub> =25°C                                                                     | 0.776  | 0.800 | 0.824    | V     |
| V <sub>TMON_150C</sub>    | Thermal Monitor Voltage                    | T <sub>A</sub> =T <sub>J</sub> =150°C                                                                    | 1.764  | 1.800 | 1.836    | V     |
| V <sub>TMON_SLOPE</sub>   | Thermal Monitor Voltage Slope              | Guaranteed by design                                                                                     | 7.8    | 8.0   | 8.2      | mV/°C |
| ISOURCE TMON              | TMON Source Current                        | 5 V <sub>CC</sub> , 25°C                                                                                 |        | 850   |          | μA    |
|                           | TMON Sink Current                          | 5 V <sub>CC</sub> , 25°C                                                                                 |        | 40    | <u> </u> | μA    |

# **Electrical Characteristics**

Typical value is under VCC=PVCC=5 V and  $T_A=T_J=+25^{\circ}$ C unless otherwise noted. Minimum and maximum values are under VCC=PVCC=5 V±10% and  $T_J=T_A=0^{\circ}$ C to +125°C.

| Symbol                     | Parameter                                                | Condition                                                                                                   | Min.    | Тур.  | Max.  | Unit |
|----------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|-------|-------|------|
| IMON Block Time            | es                                                       | 1                                                                                                           |         |       | 1     | 1    |
| t <sub>blank_</sub> HSoff  | HS Off to LS On Blanking Stop<br>Time                    | IMON Blanking Time for PWM Transition $1 \rightarrow 0$                                                     |         | 70    |       | ns   |
| $T_{blank\_HSon}$          | HS On to LS Off Blanking Stop<br>Time                    | IMON Blanking Time for PWM Transition $0 \rightarrow 1$                                                     |         | 70    |       | ns   |
| BWIMON                     | IMON Amplifier Gain BW                                   | L=150 nH, V <sub>IN</sub> =12 V, V <sub>OUT</sub> =1.8 V,<br>f <sub>SW</sub> =800 kHz                       | 5.0     | 7.5   |       | MHz  |
| t <sub>delay</sub>         | IMON Propagation Delay Time                              | L=150 nH, V <sub>IN</sub> =12 V, V <sub>OUT</sub> =1.8 V,<br>f <sub>SW</sub> =800 kHz, IMON Peak to IL Peak |         | 60    | 75    | ns   |
| IMON Operating             | Range (T <sub>A</sub> =T <sub>J</sub> =-40°C to 125°C, V | VCC / PVCC=4.5 V to 5.5 V, VIN=5 V to                                                                       | o 16 V) |       |       |      |
| VIMON                      | Dynamic Range at IMON Pin                                |                                                                                                             | 0.5     |       | 2.5   | V    |
| IMON Accuracy              | (T <sub>A</sub> =T <sub>J</sub> =25°C to 125°C, VCC / PV | (CC=4.75 V to 5.25 V, VIN=12 V) <sup>(2)</sup>                                                              |         |       |       |      |
| I <sub>MON_SLOPE</sub>     |                                                          | I <sub>OUT</sub> =-20 A to 50 A                                                                             | 4.75    | 5.00  | 5.25  | µA/A |
| VIMON_SLOPE                |                                                          | I <sub>OUT</sub> =-20 A to 50 A                                                                             | 4.75    | 5.00  | 5.25  | µA/A |
| V <sub>IMON_</sub> -10A    | R <sub>IMON</sub> =1 kΩ – resistor placed                | I <sub>OUT</sub> =-10 A, Voltage is Referenced to REFIN Pin                                                 | -53.5   | -50.0 | -46.5 | mV   |
| VIMON_10A                  | from IMON to REFIN and used<br>to measure IMON-REFIN     | I <sub>OUT</sub> =10 A, Voltage is Referenced to REFIN Pin                                                  | 46.5    | 50.0  | 53.5  | mV   |
| V <sub>IMON_20A</sub>      | differential voltage<br>Current Monitor Voltage          | I <sub>OUT</sub> =20 A, Voltage is Referenced to REFIN Pin                                                  | 95.5    | 100.0 | 105.0 | mV   |
| V <sub>IMON_30A</sub>      |                                                          | I <sub>OUT</sub> =30 A, Voltage is Referenced to REFIN Pin                                                  | 142.5   | 150.0 | 157.5 | mV   |
| V <sub>IMON_40A</sub>      |                                                          | I <sub>OUT</sub> =40 A, Voltage is Referenced to REFIN Pin                                                  | 190.0   | 200.0 | 210.0 | mV   |
| FAULT Report               |                                                          |                                                                                                             |         |       |       |      |
| V <sub>FAULT</sub>         | Fault Report Voltage                                     |                                                                                                             | 2.9     |       |       | V    |
| T <sub>D_FAULT</sub>       | Fault Report Delay Time                                  |                                                                                                             |         |       | 100   | ns   |
| Over-Temperatu             | re Protection (OTP) FAULT                                |                                                                                                             |         |       | •     |      |
| OTP                        | Over-Temperature Protection<br>Accuracy                  | Driver IC Temperature                                                                                       | 132     | 136   | 140   | °C   |
| OTP_hysteresis             | OTP Hysteresis                                           | Driver IC Temperature                                                                                       | 10      | 15    | 20    | °C   |
| HS Cycle-By-Cyc            | cle I-Limit                                              |                                                                                                             |         |       |       |      |
| t <sub>D_ILimit-COMP</sub> | I-limit Comparator Input-Output<br>Propagation Delay     | Input Signal=380 mV,<br>dv/dt=0.2 mV/nsec.                                                                  |         | 60    |       | ns   |
| t <sub>BLANK_</sub> ILimit | I-limit Blanking Time                                    | De-glitch Filter (Blanking) Time for I-<br>Limit Comparator Trip                                            |         | 33    |       | ns   |
| t <sub>D_ILimit</sub>      | I-limit Detect to TMON/FAULT#<br>Signal=HIGH             |                                                                                                             |         |       | 100   | ns   |
| I <sub>LIM1</sub>          | Over-Current Protection<br>Accuracy                      | $T_A=T_J=25^\circ$ to 125°C                                                                                 | 60      | 65    | 70    | A    |
| I <sub>LIM_HYS</sub>       | OCP Hysteresis                                           |                                                                                                             |         | 10    |       | Α    |
| Negative Over-C            | urrent (NOCP) FAULT                                      |                                                                                                             |         |       |       |      |
| I <sub>NOCP_LOW</sub>      | NOCP Trip LOW Level                                      |                                                                                                             | -70     | -60   | -50   | A    |
| INOCP_HYS                  | NOCP Hysteresis                                          |                                                                                                             |         | 20    |       | А    |

7

# FDMF3172 - Smart Power Stage (SPS) Modules with Integrated Current and Temperature Monitors

# **Electrical Characteristics**

Typical value is under VCC=PVCC=5 V and  $T_A=T_J=+25^{\circ}$ C unless otherwise noted. Minimum and maximum values are under VCC=PVCC=5 V±10% and  $T_J=T_A=0^{\circ}$ C to +125°C.

| Symbol                 | Parameter                                | Condition                      | Min. | Тур. | Max. | Unit |
|------------------------|------------------------------------------|--------------------------------|------|------|------|------|
| HS-Short Detec         | t Fault                                  |                                |      |      |      |      |
| V <sub>HS_SHORT</sub>  | HS_short Comparator<br>Reference Voltage |                                |      | 0.2  |      | V    |
| $t_{BLANK_{HS}-short}$ | HS Short Detect Blanking Time            | Blanking Time Needed for Noise |      |      | 50   | ns   |
| Pre-OVP                |                                          |                                |      | •    | •    |      |
| V <sub>OVP_H</sub>     | OVP Comparator Reference<br>Voltage      | Rising Threshold               | 2.58 | 2.80 | 2.92 | V    |
| V <sub>OVP_L</sub>     |                                          | Falling Threshold              |      | 1.6  |      | V    |
| Boot Diode             |                                          |                                |      | •    | •    |      |
| VF                     | Forward-Voltage Drop                     | I <sub>F</sub> =10 mA          |      | 0.4  |      | V    |
| V <sub>R</sub>         | Breakdown Voltage                        |                                | 30   |      |      | V    |

Note:

2. Imon performance is guaranteed by independent ATE testing of High-side and Low-side slope and offset.

60

# **Typical Performance Characteristics**

Test conditions: V<sub>IN</sub>=12 V, V<sub>CC</sub>=P<sub>VCC</sub>=5 V, V<sub>OUT</sub>=1.8 V, L<sub>OUT</sub>=150 nH, T<sub>A</sub>= +25°C and natural convection cooling unless otherwise noted.









**Driver Supply Current** 

V<sub>IN</sub>=12 V, PVcc & V<sub>CC</sub>=5V, V<sub>OUT</sub>=1.8 V, I<sub>OUT</sub>=0 A



30

Output Current [A]

40

50

60

20

0

0

10



Current [mA] 30.000

60.000

50.000

40.000



Frequency

© 2016 Semiconductor Components Industries, LLC FDMF3172 Rev. 1.0

# Typical Performance Characteristics (Continued)

Test Conditions: V<sub>IN</sub>=12 V, V<sub>CC</sub>=P<sub>VCC</sub>=5 V, V<sub>OUT</sub>=1.8 V, L<sub>OUT</sub>=150 nH, T<sub>A</sub>= +25°C and natural convection cooling unless otherwise noted.

30.500

30.000

29.500











Figure 14. PWM Threshold vs. Temperature



**Driver Current** 

V<sub>IN</sub>=12 V, PVcc & V<sub>CC</sub>=5 V, V<sub>OUT</sub>=1.8 V, Fs =500 kHz



Figure 13. PWM Threshold vs. Driver Voltage



Figure 15. Quiescent Current vs. V<sub>CC</sub> Voltage

# @ 2016 Semiconductor Components Industries, LLC FDMF3172 Rev. 1.0

# **Typical Performance Characteristics** (Continued)

Test Conditions: VIN=12 V, VCC=PVCC=5 V, VOUT=1.8 V, LOUT=150 nH, TA= +25°C and natural convection cooling unless otherwise noted.

















Figure 21. IMON Accuracy vs. VIN

**EN Threshold vs. Temperature** 

# **Typical Performance Characteristics**

Test Conditions:  $V_{IN}$ =12 V,  $V_{CC}$ = $P_{VCC}$ =5 V,  $V_{OUT}$ =1.8 V,  $L_{OUT}$ =150 nH,  $T_A$ = +25°C and natural convection cooling unless otherwise noted.



Figure 22. IMON Accuracy vs. VCC

# **Functional Description**

The SPS FDMF3172 is a driver plus MOSFET module optimized for the synchronous buck converter topology. A PWM input signal is required to properly drive the high-side and the low-side MOSFETs. The part is capable of driving speed up to 1 MHz.

# **EN and UVLO**

The SPS FDMF3172 is enabled by both EN pin input signal and V<sub>CC</sub> / PV<sub>CC</sub> UVLO. Table 1 summarizes the enable and disable logics. With EN low and Vcc UVLO, SPS is fully shut down. If V<sub>CC</sub> is ready but EN is low, SPS goes to sleep mode with very low quiescent current, where only critical circuitry such as the bandgap and general housekeeping circuitry are alive. The part should also read fuses/program itself during this state.

 Table 1.
 UVLO and Driver State

| V <sub>cc</sub><br>UVLO | PV <sub>cc</sub><br>UVLO | EN     | Driver State                                                                      |  |  |  |  |
|-------------------------|--------------------------|--------|-----------------------------------------------------------------------------------|--|--|--|--|
| 0                       | х                        | х      | Full driver shutdown (GH,<br>GL=0), requires 40 µs for<br>startup                 |  |  |  |  |
| 1                       | х                        | 0      | Partial driver shutdown<br>(GH, GL=0), requires 10 µs<br>for startup              |  |  |  |  |
| 1                       | 0                        | 1      | Driver analog circuitry alive<br>but outputs forced into tri-<br>state (GH, GL=0) |  |  |  |  |
| 1                       | 1                        | 1      | Enabled<br>(GH/GL follow PWM)                                                     |  |  |  |  |
| Х                       | Х                        | Open/0 | Disabled (GH, GL=0)                                                               |  |  |  |  |

The FDMF3172 needs 40  $\mu$ s time to go from fully shutdown mode to power ready mode. The time is 10  $\mu$ s from partial shutdown mode power ready. Before power is ready, TMON pin is strongly pull low with a 50  $\Omega$  resistor. As a result, TMON pin can also be used as a power ready indicator.

# **3-State PWM Input**

The FDMF3172 incorporates a 3-state 3.3 V PWM input gate drive design. The 3-state gate drive has both logic HIGH and LOW levels, along with a 3-state shutdown window. When the PWM input signal enters and remains within the 3-state window for a defined hold-off time ( $t_{D\_HOLD-OFF}$ ), both GL and GH are pulled LOW. This feature enables the gate drive to shut down both high-side and low-side MOSFETs to support features such as phase shedding, a common feature on multiphase voltage regulators.

| Table 2 | Enable / PWM / 3-State / OFF# Logic |
|---------|-------------------------------------|
|         |                                     |

| Enable | PWM     | GH | GL |
|--------|---------|----|----|
| 0      | Х       | 0  | 0  |
| 1      | 3-State | 0  | 0  |
| 1      | 0       | 0  | 1  |
| 1      | 1       | 1  | 0  |



## Notes:

- The timing diagram in Figure 23 assumes very slow ramp on PWM. 3.
- Slow ramp of PWM implies the PWM signal remains within the 3-state window for a time >>> t\_D HOLD-OFF. 4.
- $V_{TRL}$  = PWM trip level to enter 3-state on PWM falling edge. 5.
- $V_{TRLLO}$  = PWM trip level to enter 3-state on PWM rising edge. 6.
- 7. VIH\_PWM = PWM trip level to exit 3-state on PWM rising edge and enter the PWM HIGH logic state.
- VIL PWM = PWM trip level to exit 3-state on PWM falling edge and enter the PWM LOW logic state. 8.

## **Power Sequence**

The FDMF3172 requires four (4) input signals to conduct normal switching operation: VIN, VCC / PVCC, PWM, and EN. All combinations of power sequences are available. The below example of a power sequence is for a reference application design:

- From no input signals
  - VIN On: Typical 12 VDC
  - V<sub>CC</sub> / PV<sub>CC</sub> On: Typical 5 V<sub>DC</sub>
  - EN HIGH: Typical 5 V<sub>DC</sub>
  - PWM Signaling: 3.3 V HIGH / 0 V LOW

The VIN pins are tied to the system main DC power rail.

PVCC and VCC pins are tied together to supply gate driving and logic circuit powers from the system  $V_{CC}$  rail. Or the PVCC pin can be directly tied to the system  $V_{CC}$  rail, and the VCC pin is powered by PVCC pin through a filter resistor located between PVCC pin and VCC pin. The filter resistor reduces switching noise impact from PV<sub>CC</sub> to V<sub>CC</sub>.

The EN pin can be tied to the V\_{CC} rail with an external pull-up resistor and it will maintain HIGH once the V\_{CC}

rail turns on. Or the EN pin can be directly tied to the PWM controller for other purposes.

## **High-Side Driver**

The High-Side Driver (HDRV) is designed to drive a floating N-channel MOSFET (Q1). The bias voltage for the high-side driver is developed by a bootstrap supply circuit, consisting of the internal Schottky diode and external bootstrap capacitor (C<sub>BOOT</sub>). During startup, the SW node is held at PGND, allowing CBOOT to charge to PVCC through the internal bootstrap diode. When the PWM input goes HIGH, HDRV begins to charge the date of the high-side MOSFET (internal GH pin). During this transition, the charge is removed from the CBOOT and delivered to the gate of Q1. As Q1 turns on, SW rises to  $V_{IN}$ , forcing the BOOT pin to  $V_{IN} + V_{BOOT}$ , which provides sufficient V<sub>GS</sub> enhancement for Q1. To complete the switching cycle, Q1 is turned off by pulling HDRV to SW. CBOOT is then recharged to PVCC when the SW falls to PGND. HDRV output is in phase with the PWM input. The high-side gate is held LOW when the driver is disabled or the PWM signal is held within the 3-state window for longer than the 3-state hold-off time, t<sub>D HOLD-OFF</sub>.





#### www.onsemi.com

## Low-Side Driver

The Low-Side Driver (LDRV) is designed to drive the gate-source of a ground referenced low  $R_{DS(ON)}$  N-channel MOSFET (Q2). The bias for LDRV is internally connected between PVCC and PGND. When the driver is enabled, the driver's output is 180 ° out of phase with the PWM input. When the driver is disabled, LDRV is held LOW.

# **Dead-Times**

The driver IC design ensures minimum MOSFET dead times, while eliminating potential shoot-through (crossconduction) currents. To ensure optimal module efficiency, body diode conduction times must be reduced to the low nano-second range during CCM and DCM operation. Delay circuitry is added to prevent gate overlap during both the low-side MOSFET off to high-side MOSFET on transition and the high-side MOSFET off to low-side MOSFET on transition.

# **Exiting 3-State Condition**

When exiting a valid 3-state condition, the gate driver of the FDMF3172 follows the PWM input command. If the PWM input goes from 3-state to LOW, the low-side MOSFET is turned on. If the PWM input goes from 3state to HIGH, the high-side MOSFET is turned on. This is illustrated in Figure 25.

## **Boot Capacitor Refresh**

FDMF3172 monitors the low Boot-SW voltage. If EN, VCC and PVCC are ready, but the voltage across the boot capacitor voltage is lower than 2.4 V, FDMF3172 ignores the PWM input signal and starts the boot refresh circuit. The boot refresh circuit turns on the low side MOSFET with a 100 ns~200 ns narrow pulse in every 7~14 µs until Boot-SW voltage is above 3.3 V.

## **Current Monitor (IMON)**

The SPS current monitor accurately senses high-side and low-side MOSFET currents. The currents are summed together to replicate the output filter inductor current. The signal is reported from the SPS module in the form of a 5  $\mu$ a/A current signal (I<sub>IMON-REFIN</sub>). The IMON signal will be referenced to an externally supplied signal (REFIN) and differentially sensed by an external analog / digital PWM controller.

The motivation for the IMON feature is to replace the industry standard output filter DCR sensing, or output current sense using an external precision resistor. Both techniques are lossy and lead to reduced system efficiency. Inductor DCR sensing is also notoriously inaccurate for low value DCR inductors. Figure 26 shows a comparison between conventional inductor DCR sensing and the unique IMON feature.

The accuracy on IMON signal is  $\pm 5$  % from 10 A to 40 A output current. For the SPS module, parameters that can affect IMON accuracy are tightly controlled and trimmed at the MOSFET / IC production stage. The user can easily incorporate the IMON feature and accuracy replacing the traditional current sensing methods in multi-phase VR applications.

The REFIN voltage is an externally supplied DC voltage. The DC voltage can be supplied from any DC rail capable of supplying  $100 \ \mu$ A, such as a PWM controller or other power rail in system.



Figure 26. DrMOS with Inductor DCR Sensing vs. SPS with IMON

## Temperature Monitor / Fault Flag (TMON / FAULT)

The TMON / FAULT pin on FDMF3172 is a thermal monitor output in normal operation. Before power is ready, TMON pin is strongly pulled low with a 500hm resistor. As a result, it can be used as a power ready indicator. Also, this pin is used as a module FAULT flag pin if there is OCP, OTP or high side FET shorted.

The TMON pin output is a Proportional to Absolute Temperature (PTAT) voltage sourced signal referenced to AGND when no module FAULT is present. It will typically output 0.6 V at 0°C and 1.8 V at 150°C with 8 mV / °C typical slope.

TMON pins from multiple FDMF3172 modules (used in multi-phase topologies) can be tied together to share a common thermal bus. Operating with this configuration will force the thermal bus signal to report the highest voltage output TMON signal to the controller (highest temperature). The TMON output has a low output impedance when sourcing current and a high output impedance when sinking current.

The TMON signal reported from the module pin is a buffered version of an internal TMON signal. Configuring the SPS module to share a common thermal bus will still permit each module to safely monitor its own temperature since the internal TMON signal is unaffected by the common thermal bus configuration.

The TMON voltage has a slope defined in Equation (1).

$$\frac{V_{\text{TMON}} [V]}{T_{\text{I}} [^{\circ}\text{C}]} = \frac{1.8 \text{ V} - 0.6 \text{ V}}{150 \,^{\circ}\text{C} - 0 \,^{\circ}\text{C}} = 8 [\text{mV} / ^{\circ}\text{C}]$$
(1)

The TMON pin pulls to an internal 3.0 V typical rail capable of sourcing 5 mA current during any of the FAULT conditions listed below.



# **Over-Temperature Protection (OTP)**

An over-temperature event is considered catastrophic in nature. OTP raises fault flag HIGH once TMON exceeds 140°C temperature. Driver still responds to PWM commands (NO tri-state shutdown). Once TMON falls below 125°C, fault flag is cleared internally by driver IC.

## **Over-Current Protection (OCP)**

The FDMF3172 has cycle-by-cycle over current protection. If current exceeds the OCP threshold, HS FET is gated off regardless of PWM command. HS FET cannot be gated on again until the current is less than the OCP threshold with a hysteresis.

Fault flag will be pulled HIGH after 10 cycle-by-cycle OCPs are detected without 3 consecutive normal cycle occurring. Fault flag will clear once 3 consecutive cycle of OCP is NOT detected. Module never shuts down (nor does it disable HDRV/LDRV outputs – i.e., enter internal tri-state) and always responds to PWM commands (but driver will still truncate HS on time when PWM=HIGH and ILIM is detected).

## **High-Side MOSFET Short Fault**

A high-side MOSFET short fault feature is added to the FDMF3172. If a high-side MOSFET short fault is detected, the driver will pull the TMON / FAULT pin

HIGH and continue to respond to PWM commands. Fault flag will clear once HS short is NOT detected or 5 Vcc power re-cycle, EN toggle.

## **Pre-OVP**

The FDMF3172 SPS module monitors  $V_{OUT}$  during the power up period. If an abnormally high  $V_{OUT}$  is detected during this time, the SPS will gate–on the LS FET until the FAULT clears.

## **Negative-OCP**

The FDMF3172 can detect large negative inductor current and protect the low side MOSFET. Once this negative current threshold is detected, FDMF3172 takes control and truncates LS on-time pulse (LS FET is gated off regardless of PWM command). Driver will return to responding to PWM commands once inductor current falls to -40 A. So, if PWM is still being commanded LOW by controller when inductor falls to -40 A, then LS FET will turn back on. SPS will enter a current limiting (hiccup) mode regulating inductor current from -40 A to -60 A until inductor current relaxes.

# **Application Information**

# **Decoupling Capacitor for PVCC & VCC**

For the supply inputs (PVCC and VCC pins), local decoupling capacitors are required to supply the peak driving current and to reduce noise during switching operation. Use at least  $0.68 \sim 1 \mu F / 0402 \sim 0603 / X5R \sim X7R$  multi-layer ceramic capacitors for both power rails. Keep these capacitors close to the PVCC and VCC pins and PGND and AGND copper planes. If they need to be located on the bottom side of board, put through-hole vias on each pads of the decoupling capacitors to connect the capacitor pads on bottom with PVCC and VCC pins on top.

The supply voltage range on PVCC and VCC is 4.5 V  $\sim$  5.5 V, typically 5 V for normal applications.

# **R-C Filter on VCC**

The PVCC pin provides power to the gate drive of the high-side and low-side power MOSFETs. In most cases, PVCC can be connected directly to VCC, which is the pin that provides power to the analog and logic blocks of the driver. To avoid switching noise injection from PVCC into VCC, a filter resistor can be inserted between PVCC and VCC decoupling capacitors.

Recommended filter resistor value range is 0 ~ 10  $\Omega,$  typically 0  $\Omega$  for most applications.

# **Bootstrap Circuit**

The bootstrap circuit uses a charge storage capacitor (C<sub>BOOT</sub>). A bootstrap capacitor of 0.1 ~ 0.22  $\mu F$  / 0402 ~ 0603 / X5R ~ X7R is usually appropriate for most switching applications. A series bootstrap resistor may be needed for specific applications to lower high-side MOSFET switching speed. The boot resistor is required when the SPS is switching above 15 V V<sub>IN</sub>; when it is effective at controlling V<sub>SW</sub> overshoot. R<sub>BOOT</sub> value from zero to 6  $\Omega$  is typically recommended to reduce

excessive voltage spike and ringing on the SW node. A higher  $R_{BOOT}$  value can cause lower efficiency due to high switching loss of high-side MOSFET.

Do not add a capacitor or resistor between the BOOT pin and GND.

# IMON (Output) / REFIN (Input)

An externally generated DC voltage from either a controller or other power rail is required to supply REFIN voltage for IMON-REFIN signal. The REFIN voltage must be set to be within the compliant range from 0.6 ~ 2.0 V DC. It is recommended to add a PCB place holder for a small size 1 nF ~ 1  $\mu$ F capacitor close to the REFIN pin and AGND to reduce switching noise injection.

It is also recommended to add a small  $10 \sim 47 \,\text{pF}$  capacitor in parallel with the IMON resistor from IMON to REFIN. This capacitor can help reduce switching noise coupling onto the IMON signal. The place of the IMON resistor and cap should be close to the controller, not the SPS to improve the sensing accuracy.

# TMON (Output) / FAULT (Output)

A 0.1 nF to 1 nF capacitor,  $C_{TMON}$ , can be placed from TMON to AGND and used to minimize switching noise injection onto TMON pin.

An RC low-pass filter with ~ 1 k $\Omega$  and ~ 1 nF can be placed on TMON / FAULT pin to AGND to reduce switching noise injection into TMON / FAULT pin.

# **PCB Layout Guideline**

All of the high-current paths; such as VIN, SW, VOUT, and GND coppers; should be short and wide for low parasitic inductance and resistance. This helps achieve a more stable and evenly distributed current flow, along with enhanced heat radiation and system performance.

Input ceramic bypass capacitors must be close to the VIN and PGND pins. This reduces the high-current power loop inductance and the input current ripple induced by the power MOSFET switching operation.

An output inductor should be located close to the FDMF3172 to minimize the power loss due to the SW copper trace. Care should also be taken so the inductor dissipation does not heat the SPS.

PowerTrench<sup>®</sup> MOSFETs are used in the output stage and are effective at minimizing ringing due to fast switching. In most cases, no RC snubber on SW node is required. If a snubber is used, it should be placed close to the SW and PGND pins. The resistor and capacitor of the snubber must be sized properly to not generate excessive heating due to high power dissipation.

Decoupling capacitors on PVCC, VCC, and BOOT capacitors should be placed as close as possible to the PVCC ~ PGND, VCC ~ AGND, and BOOT ~ PHASE pin pairs to ensure clean and stable power supply. Their routing traces should be wide and short to minimize parasitic PCB resistance and inductance.

The board layout should include a placeholder for small-value series boot resistor on BOOT ~ PHASE. The boot-loop size, including series  $R_{BOOT}$  and  $C_{BOOT}$ , should be as small as possible.

A boot resistor may be required when the SPS is operating above 15 V V<sub>IN</sub> and it is effective to control the high-side MOSFET turn-on slew rate and SW voltage overshoot. R<sub>BOOT</sub> can improve noise operating margin in synchronous buck designs that may have noise issues due to ground bounce or high positive and negative V<sub>SW</sub> ringing. Inserting a boot resistance lowers the SPS module efficiency. Efficiency versus switching noise

must be considered.  $R_{\text{BOOT}}$  values from 0.5  $\Omega$  to 6.0  $\Omega$  are typically effective in reducing  $V_{\text{SW}}$  overshoot.

The VIN and PGND pins handle large current transients with frequency components greater than 100 MHz. If possible, these pins should be connected directly to the VIN and board GND planes. The use of thermal relief traces in series with these pins is not recommended since this adds extra parasitic inductance to the power path. This added inductance in series with either the VIN or PGND pin degrades system noise immunity by increasing positive and negative V<sub>SW</sub> ringing.

PGND pad and pins should be connected to the GND copper plane with multiple vias for stable grounding. Poor grounding can create a noisy and transient offset voltage level between PGND and AGND. This could lead to faulty operation of gate driver and MOSFETs.

Ringing at the BOOT pin is most effectively controlled by close placement of the boot capacitor. Do not add any additional capacitors between BOOT to PGND. This may lead to excess current flow through the BOOT diode, causing high power dissipation.

Put multiple vias on the VIN and VOUT copper areas to interconnect top, inner, and bottom lavers to evenly distribute current flow and heat conduction. Do not put too many vias on the SW copper to avoid extra parasitic inductance and noise on the switching waveform. As long as efficiency and thermal performance are acceptable, place only one SW node copper on the top layer and put no vias on the SW copper to minimize switch node parasitic noise. Vias should be relatively large and of reasonably low inductance. Critical highfrequency components; such as RBOOT, CBOOT, RC snubber, and bypass capacitors; should be located as close to the respective SPS module pins as possible on the top laver of the PCB. If this is not feasible, they can be placed on the board bottom side and their pins connected from bottom to top through a network of lowinductance vias.