

### **Features**

- 100 V enhancement mode power-transistor
- Bottom-side cooled configuration
- $R_{DS(on)} = 7 \text{ m}\Omega$
- I<sub>DS(max)</sub> = 90 A
- Ultra-low FOM die
- Low inductance GaNPX® package
- Simple gate drive requirements (0 V to 6 V)
- Transient tolerant gate drive (-20 V / +10 V)
- Very high switching frequency (> 10 MHz)
- Fast and controllable fall and rise times
- Reverse current capability
- Zero reverse recovery loss
- Small 7.6 x 4.6 mm<sup>2</sup> PCB footprint
- Source Sense (SS) pin for optimized gate drive
- RoHS 3 (6 + 4) compliant



### Package Outline

### Circuit Symbol



The thermal pad (pad 5) must be connected to Source, S (pad 4)

### **Applications**

- Energy Storage Systems
- AC-DC Converters (secondary side)
- Uninterruptable Power Supplies
- Industrial Motor Drives
- Fast Battery Charging
- Class D Audio amplifiers
- Traction Drive
- Robotics
- Wireless Power Transfer

### Description

The GS61008P is an enhancement mode GaN-on-silicon power transistor. The properties of GaN allow for high current, high voltage breakdown and high switching frequency. GaN Systems innovates with industry leading advancements such as patented Island Technology® and GaN*PX*® packaging. Technology® cell layout realizes high-current die and high yield. GaNPX® packaging enables low inductance & low thermal resistance in a small package. The GS61008P is a bottom-side cooled transistor that offers very low junction-to-case thermal resistance for demanding high power applications. These features combine to provide very high efficiency power switching.



### Absolute Maximum Ratings (T<sub>case</sub> = 25 °C except as noted)

| Parameter                                                               | Symbol                | Value       | Unit |
|-------------------------------------------------------------------------|-----------------------|-------------|------|
| Operating Junction Temperature                                          | Tر                    | -55 to +150 | °C   |
| Storage Temperature Range                                               | Ts                    | -55 to +150 | °C   |
| Drain-to-Source Voltage                                                 | $V_{DS}$              | 100         | V    |
| Drain-to-Source Voltage - transient (Note 1)                            | $V_{DS(transient)}$   | 120         | V    |
| Gate-to-Source Voltage                                                  | $V_{GS}$              | -10 to +7   | V    |
| Gate-to-Source Voltage - transient (Note 1)                             | $V_{GS(transient)}$   | -20 to +10  | V    |
| Continuous Drain Current (T <sub>case</sub> = 25 °C)                    | I <sub>DS</sub>       | 90          | Α    |
| Continuous Drain Current (T <sub>case</sub> = 100 °C)                   | I <sub>DS</sub>       | 65          | Α    |
| Pulse Drain Current (Pulse width 50 μs, V <sub>GS</sub> = 6 V) (Note 2) | I <sub>DS Pulse</sub> | 140         | А    |

<sup>(1)</sup> For  $\leq$  1  $\mu$ s

### Thermal Characteristics (Typical values unless otherwise noted)

| Parameter                                           | Symbol           | Value | Units |
|-----------------------------------------------------|------------------|-------|-------|
| Thermal Resistance (junction-to-case) – bottom side | $R_{\Theta JC}$  | 0.55  | °C /W |
| Thermal Resistance (junction-to-ambient) (Note 3)   | R <sub>ΘJA</sub> | 23    | °C /W |
| Maximum Soldering Temperature (MSL3 rated)          | $T_{SOLD}$       | 260   | °C    |

<sup>(3)</sup> Device mounted on 1.6 mm PCB thickness FR4, 4-layer PCB with 2 oz. copper on each layer. The recommendation for thermal vias under the thermal pad are 0.3 mm diameter (12 mil) with 0.635 mm pitch (25 mil). The copper layers under the thermal pad and drain pad are 25 x 25 mm<sup>2</sup> each. The PCB is mounted in horizontal position without air stream cooling.

### **Ordering Information**

| Ordering code | Package type                  | Packing<br>method | Qty  | Reel<br>Diameter | Reel<br>Width |
|---------------|-------------------------------|-------------------|------|------------------|---------------|
| GS61008P-TR   | GaN <i>PX</i> ® bottom cooled | Tape-and-Reel     | 3000 | 13" (330mm)      | 16mm          |
| GS61008P-MR   | GaNPX® bottom cooled          | Mini-Reel         | 250  | 7" (180mm)       | 16mm          |

<sup>(2)</sup> Defined by product design and characterization. Value is not tested to full current in production.



## Electrical Characteristics (Typical values at T<sub>J</sub> = 25 °C, V<sub>GS</sub> = 6 V unless otherwise noted)

| Parameters                                               | Sym.                | Min. | Тур. | Max. | Units | Conditions                                                                                 |  |
|----------------------------------------------------------|---------------------|------|------|------|-------|--------------------------------------------------------------------------------------------|--|
| Drain-to-Source Blocking Voltage                         | $V_{(BL)DSS}$       | 100  |      |      | V     | $V_{GS} = 0 \text{ V}, I_{DSS} = 50  \mu\text{A}$                                          |  |
| Drain-to-Source On Resistance                            | R <sub>DS(on)</sub> |      | 7    | 9.5  | mΩ    | $V_{GS} = 6 \text{ V}, T_J = 25 \text{ °C}$<br>$I_{DS} = 27 \text{ A}$                     |  |
| Drain-to-Source On Resistance                            | R <sub>DS(on)</sub> |      | 17.5 |      | mΩ    | V <sub>GS</sub> = 6 V, T <sub>J</sub> = 150 °C<br>I <sub>DS</sub> = 27 A                   |  |
| Gate-to-Source Threshold                                 | $V_{GS(th)}$        | 1.1  | 1.7  | 2.6  | ٧     | $V_{DS} = V_{GS}$ , $I_{DS} = 7 \text{ mA}$                                                |  |
| Gate-to-Source Current                                   | I <sub>GS</sub>     |      | 200  |      | μΑ    | $V_{GS} = 6 \text{ V}, V_{DS} = 0 \text{ V}$                                               |  |
| Gate Plateau Voltage                                     | $V_{plat}$          |      | 3.5  |      | V     | $V_{DS} = 50 \text{ V}, I_{DS} = 90 \text{ A}$                                             |  |
| Drain-to-Source Leakage Current                          | I <sub>DSS</sub>    |      | 0.5  | 50   | μΑ    | $V_{DS} = 100 \text{ V}, V_{GS} = 0 \text{ V}$<br>$T_J = 25 \text{ °C}$                    |  |
| Drain-to-Source Leakage Current                          | I <sub>DSS</sub>    |      | 100  |      | μΑ    | $V_{DS} = 100 \text{ V}, V_{GS} = 0 \text{ V}$<br>$T_J = 150 \text{ °C}$                   |  |
| Internal Gate Resistance                                 | $R_{G}$             |      | 0.8  |      | Ω     | f = 5 MHz, open drain                                                                      |  |
| Input Capacitance                                        | C <sub>ISS</sub>    |      | 600  |      | рF    | $V_{DS} = 50 \text{ V}$<br>$V_{GS} = 0 \text{ V}$<br>f = 100  kHz                          |  |
| Output Capacitance                                       | Coss                |      | 250  |      | pF    |                                                                                            |  |
| Reverse Transfer Capacitance                             | C <sub>RSS</sub>    |      | 12   |      | pF    |                                                                                            |  |
| Effective Output Capacitance, Energy<br>Related (Note 4) | C <sub>O(ER)</sub>  |      | 302  |      | pF    | $V_{GS} = 0 \text{ V}$                                                                     |  |
| Effective Output Capacitance, Time<br>Related (Note 5)   | C <sub>O(TR)</sub>  |      | 385  |      | рF    | $V_{DS} = 0 \text{ to } 50 \text{ V}$                                                      |  |
| Total Gate Charge                                        | $Q_{G}$             |      | 8    |      | nC    |                                                                                            |  |
| Gate-to-Source Charge                                    | $Q_{GS}$            |      | 3.5  |      | nC    | V 04-6V                                                                                    |  |
| Gate threshold charge                                    | $Q_{G(th)}$         |      | 1.9  |      | nC    | $V_{GS} = 0 \text{ to } 6 \text{ V}$<br>$V_{DS} = 50 \text{ V}$<br>$I_{DS} = 90 \text{ A}$ |  |
| Gate switching charge                                    | $Q_{G(sw)}$         |      | 3.3  |      | nC    |                                                                                            |  |
| Gate-to-Drain Charge                                     | $Q_{GD}$            |      | 1.7  |      | nC    |                                                                                            |  |
| Output Charge                                            | Qoss                |      | 20   |      | nC    | $V_{GS} = 0 \text{ V}, V_{DS} = 50 \text{ V}$                                              |  |
| Reverse Recovery Charge                                  | $Q_{RR}$            |      | 0    |      | nC    |                                                                                            |  |

<sup>(4)</sup>  $C_{O(ER)}$  is the fixed capacitance that would give the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 V to the stated  $V_{DS}$ 

<sup>(5)</sup>  $C_{O(TR)}$  is the fixed capacitance that would give the same charging time as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 V to the stated  $V_{DS}$ .

## Electrical Characteristics cont'd (Typical values at T<sub>J</sub> = 25 °C, V<sub>GS</sub> = 6 V unless otherwise noted)

| Parameters                       | Sym.             | Min. | Тур. | Max. | Units | Conditions                                                                                                                                                                                                               |  |
|----------------------------------|------------------|------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Output Capacitance Stored Energy | E <sub>oss</sub> |      | 0.4  |      | μЈ    | $\begin{split} V_{DS} &= 50 \text{ V} \\ V_{GS} &= 0 \text{ V} \\ f &= 100 \text{ kHz} \end{split}$                                                                                                                      |  |
| Switching Energy during turn-on  | E <sub>on</sub>  |      | 2.8  |      | μЈ    | $\begin{split} &V_{DS} = 50 \text{ V, } I_{DS} = 20 \text{ A} \\ &V_{GS} = -3 - 6 \text{ V,} \\ &R_{G(on)} = 4.7  \Omega, R_{G(off)} = 1  \Omega \\ &L = 28  \mu H \\ &L_{P} = 3.8  nH \text{ (Notes 6, 7)} \end{split}$ |  |
| Switching Energy during turn-off | E <sub>off</sub> |      | 1.6  |      | μЈ    |                                                                                                                                                                                                                          |  |

<sup>(6)</sup>  $L_P$  is the switching circuit parasitic inductance.

<sup>(7)</sup> See Figure 16 for switching loss test circuit.



### **Electrical Performance Graphs**



Figure 1: Typical  $I_{DS}$  vs.  $V_{DS}$  @  $T_J = 25$   $^{\circ}C$ 





Figure 2: Typical  $I_{DS}$  vs.  $V_{DS}$  @  $T_J = 150$   $^{\circ}$ C





### **Electrical Performance Graphs**







### **Electrical Performance Graphs**



Figure 9: Typical  $I_{SD}$  vs.  $V_{SD}$  at  $T_J = 25$   $^{\circ}$ C





Figure 10: Typical  $I_{SD}$  vs.  $V_{SD}$  at  $T_J = 150$   $^{\circ}$ C



Figure 12: Normalized R<sub>DS(on)</sub> as a function of T<sub>J</sub>



### **Thermal Performance Graphs**



Figure 13: Safe Operating Area @ T<sub>case</sub> = 25 °C



1.00 = Nominal DC thermal impedance





#### **Test Circuits**



Figure 16: Switching Loss Test Circuit

### **Application Information**

#### **Gate Drive**

The recommended gate drive voltage range,  $V_{GS}$ , is 0 V to + 6 V for optimal  $R_{DS(on)}$  performance. Also, the repetitive gate to source voltage, maximum rating,  $V_{GS(AC)}$ , is +7 V to -10 V. The gate can survive non-repetitive transients up to +10 V and – 20 V for pulses up to 1  $\mu$ s. These specifications allow designers to easily use 6.0 V or 6.5 V gate drive settings. At 6 V gate drive voltage, the enhancement mode high electron mobility transistor (E-HEMT) is fully enhanced and reaches its optimal efficiency point. A 5 V gate drive can be used but may result in lower operating efficiency. Inherently, GaN Systems E-HEMT do not require negative gate bias to turn off. Negative gate bias, typically  $V_{GS} = -3$  V, ensures safe operation against the voltage spike on the gate, however it may increase reverse conduction losses if not driven properly. For more details, please refer to the gate driver application note "GN001 How to Drive GaN Enhancement Mode Power Switching Transistors" at www.gansystems.com

Similar to a silicon MOSFET, the external gate resistor can be used to control the switching speed and slew rate. Adjusting the resistor to achieve the desired slew rate may be needed. Lower turn-off gate resistance,  $R_{G(OFF)}$  is recommended for better immunity to cross conduction. Please see the gate driver application note (GN001) for more details.

A standard MOSFET driver can be used as long as it supports 6V for gate drive and the UVLO is suitable for 6V operation. Gate drivers with low impedance and high peak current are recommended for fast switching speed. GaN Systems E-HEMTs have significantly lower  $Q_G$  when compared to equally sized  $R_{DS(on)}$  MOSFETs, so high speed can be reached with smaller and lower cost gate drivers.

### GS61008P Bottom-side cooled 100 V E-mode GaN transistor Datasheet

Many non-isolated half bridge MOSFET drivers are not compatible with 6 V gate drive for GaN enhancement mode HEMT due to their high under-voltage lockout threshold. Also, a simple bootstrap method for high side gate drive will not be able to provide tight tolerance on the gate voltage. Therefore, special care should be taken when you select and use the half bridge drivers. Alternatively, isolated drivers can be used for a high side device. Please see the gate driver application note (GN001) for more details.

#### **Parallel Operation**

Design wide tracks or polygons on the PCB to distribute the gate drive signals to multiple devices. Keep the drive loop length to each device as short and equal length as possible.

GaN enhancement mode HEMTs have a positive temperature coefficient on-state resistance which helps to balance the current. However, special care should be taken in the driver circuit and PCB layout since the device switches at very fast speed. It is recommended to have a symmetric PCB layout and equal gate drive loop length (star connection if possible) on all parallel devices to ensure balanced dynamic current sharing. Adding a small gate resistor (1-2  $\Omega$ ) on each gate is strongly recommended to minimize the gate parasitic oscillation.

#### **Source Sensing**

The device has a dedicated source sense pin. The GaNPX® packaging utilizes no wire bonds so the source connection is very low inductance. The dedicated source sense pin will further enhance performance by eliminating the common source inductance if a dedicated gate drive signal kelvin connection is created. This can be achieved connecting the gate drive signal from the driver to the gate pad and returning from the source sense pad to the driver ground reference.

#### **Thermal**

The substrate is internally connected to the thermal pad on the bottom-side of the package. The source pad must be electrically connected to the thermal pad for optimal performance. The transistor is designed to be cooled using the printed circuit board. The Drain pad is not as thermally conductive as the thermal pad. However, adding more copper under this pad will improve thermal performance by reducing the package temperature.

#### **Thermal Modeling**

RC thermal models are available to support detailed thermal simulation using SPICE. The thermal models are created using the Cauer model, an RC network model that reflects the real physical property and packaging structure of our devices. This thermal model can be extended to the system level by adding extra  $R_{\theta}$  and  $C_{\theta}$  to simulate the Thermal Interface Material (TIM) or Heatsink.

#### RC thermal model:





#### RC breakdown of Reic

| R <sub>e</sub> (°C/W)   | C <sub>θ</sub> (W⋅s/°C)   |
|-------------------------|---------------------------|
| $R_{\theta 1} = 0.017$  | $C_{\theta 1} = 7.0E-05$  |
| $R_{\theta 2} = 0.253$  | $C_{\theta 2} = 6.7E-04$  |
| $R_{\theta 3} = 0.264$  | $C_{\theta 3} = 5.9E-03$  |
| R <sub>04</sub> = 0.016 | C <sub>04</sub> = 1.8E-03 |

For more detail, please refer to Application Note GN007 "Modeling Thermal Behavior of GaN Systems' GaNPX® Using RC Thermal SPICE Models" available at <a href="https://www.gansystems.com">www.gansystems.com</a>

#### **Reverse Conduction**

GaN Systems enhancement mode HEMTs do not need an intrinsic body diode and there is zero reverse recovery charge. The devices are naturally capable of reverse conduction and exhibit different characteristics depending on the gate voltage. Anti-parallel diodes are not required for GaN Systems transistors as is the case for IGBTs to achieve reverse conduction performance.

On-state condition ( $V_{GS} = +6$  V): The reverse conduction characteristics of a GaN Systems enhancement mode HEMT in the on-state is similar to that of a silicon MOSFET, with the I-V curve symmetrical about the origin and it exhibits a channel resistance,  $R_{DS(on)}$ , similar to forward conduction operation.

Off-state condition ( $V_{GS} \le 0$  V): The reverse characteristics in the off-state are different from silicon MOSFETs as the GaN device has no body diode. In the reverse direction, the device starts to conduct when the gate voltage, with respect to the drain,  $V_{GD}$ , exceeds the gate threshold voltage. At this point the device exhibits a channel resistance. This condition can be modeled as a "body diode" with slightly higher  $V_F$  and no reverse recovery charge.

If negative gate voltage is used in the off-state, the source-drain voltage must be higher than  $V_{GS(th)}+V_{GS(off)}$  in order to turn the device on. Therefore, a negative gate voltage will add to the reverse voltage drop " $V_F$ " and hence increase the reverse conduction loss.

#### **Blocking Voltage**

The blocking voltage rating,  $V_{(BL)DSS_i}$  is defined by the drain leakage current. The hard (unrecoverable) breakdown voltage is approximately 30 % higher than the rated  $V_{(BL)DSS_i}$ . As a general practice, the maximum drain voltage should be de-rated in a similar manner as IGBTs or silicon MOSFETs. All GaN E-HEMTs do not avalanche and thus do not have an avalanche breakdown rating. The maximum drain-to-source rating is 100 V and does not change with negative gate voltage. GaN Systems tests devices in production with a 120 V Drain-to-source voltage pulse to insure blocking voltage margin.



### GS61008P Bottom-side cooled 100 V E-mode GaN transistor Datasheet

#### **Packaging and Soldering**

The package material is high temperature epoxy-based PCB material which is similar to FR4 but has a higher temperature rating, thus allowing the device to be specified to 150 °C. The device can handle at least 3 reflow cycles.

It is recommended to use the reflow profile in IPC/JEDEC J-STD-020 REV D.1 (March 2008)

The basic temperature profiles for Pb-free (Sn-Ag-Cu) assembly are:

- Preheat/Soak: 60 120 seconds.  $T_{min} = 150$  °C,  $T_{max} = 200$  °C.
- Reflow: Ramp up rate 3 °C/sec, max. Peak temperature is 260 °C and time within 5 °C of peak temperature is 30 seconds.
- Cool down: Ramp down rate 6 °C/sec max.

Using "No-Clean" soldering paste and operating at high temperatures may cause a reactivation of the "Non-Clean" flux residues. In extreme conditions, unwanted conduction paths may be created. Therefore, when the product operates at greater than 100 °C it is recommended to also clean the "No-Clean" paste residues.



# Recommended PCB Footprint



#### Pad sizes

|   | m         | m          | Inches    |            |  |
|---|-----------|------------|-----------|------------|--|
|   | X (width) | Y (height) | X (width) | Y (height) |  |
| Α | 6.70      | 0.50       | 0.264     | 0.020      |  |
| В | 0.50      | 0.50       | 0.020     | 0.020      |  |
| C | 6.20      | 2.04       | 0.244     | 0.080      |  |

#### **Dimensions**

| mm   | Inches                       |
|------|------------------------------|
| 1.97 | 0.078                        |
| 0.60 | 0.024                        |
| 3.45 | 0.136                        |
| 0.77 | 0.030                        |
| 0.43 | 0.017                        |
|      | 1.97<br>0.60<br>3.45<br>0.77 |

PCB pad openings

Package outline

NOTE: Thermal pad (Pad 5) must be connected to Source (Pad 4)  $\,$ 



### **Package Dimensions**



## **Part Marking**





# Tape and Reel Information



#### Dimensions (mm) 13 inch reel 7 inch reel Min Max Min Max Di 328.0 332.0 Di 178.0 181.5 Wo 22.4 Wo 22.4 Wi 16.4 18.4 Wi 16.3 18.4 Hu 98.5 Hu 60.0 104.0 62.0 Hh 16.4 17.4 Hh 16.2 17.8 Sw 1.5 2.5 Sw 1.5 2.5 Ηd 12.8 13.5 12.8 Hd 13.4



Note: Wo and Wi measured at hub



#### Dimensions (mm) Nominal Tolerance 8.00 +/- 0.1 16.00 + 0.3 / - 0.1 w Ко 1.20 +/- 0.1 Αo 4.80 +/- 0.1 7.85 Во +/- 0.1 Sp 4.00 +/- 0.02 1.50 + 0.1 / - 0.0 Sd +/- 0.1 St 1.75 7.50 +/- 0.1 SB 2.00 +/- 0.1