165-Bump BGA Commercial Temp Industrial Temp # 72Mb SigmaDDR<sup>TM</sup>-II+ Burst of 2 SRAM 633 MHz-500 MHz 1.8 V V<sub>DD</sub> 1.8 V or 1.5 V I/O #### **Features** - 2.5 Clock Latency - Simultaneous Read and Write SigmaDDR<sup>TM</sup> Interface - · JEDEC-standard pinout and package - Double Data Rate interface - Byte Write controls sampled at data-in time - Burst of 2 Read and Write - On-Die Termination (ODT) on Data (D), Byte Write ( $\overline{BW}$ ), and Clock (K, $\overline{K}$ ) inputs - $\bullet$ 1.8 V +100/–100 mV core power supply - 1.5 V or 1.8 V HSTL Interface - Pipelined read operation - Fully coherent read and write pipelines - ZQ pin for programmable output drive strength - Data Valid Pin (QVLD) Support - IEEE 1149.1 JTAG-compliant Boundary Scan - RoHS-compliant 165-bump BGA package # SigmaDDR-II™ Family Overview The GS8662T20/38CGD are built in compliance with the SigmaDDR-II+ SRAM pinout standard for Common I/O synchronous SRAMs. They are 75,497,472-bit (72Mb) SRAMs. The GS8662T20/38CGD SigmaDDR-II+ SRAMs are just one element in a family of low power, low voltage HSTL I/O SRAMs designed to operate at the speeds needed to implement economical high performance networking systems. # **Clocking and Addressing Schemes** The GS8662T20/38CGD SigmaDDR-II+ SRAMs are synchronous devices. They employ two input register clock inputs, K and $\overline{K}$ . K and $\overline{K}$ are independent single-ended clock inputs, not differential inputs to a single differential clock input buffer. Each internal read and write operation in a SigmaDDR-II+ B2 RAM is two times wider than the device I/O bus. An input data bus de-multiplexer is used to accumulate incoming data before it is simultaneously written to the memory array. An output data multiplexer is used to capture the data produced from a single memory array read and then route it to the appropriate output drivers as needed. Therefore, the address field of a SigmaDDR-II+ B2 RAM is always one address pin less than the advertised index depth (e.g., the 4M x 18 has an 2M addressable index). # **Parameter Synopsis** | | -633 | -550 | -500 | |-------|---------|---------|---------| | tKHKH | 1.58 ns | 1.81 ns | 2.0 ns | | tKHQV | 0.45 ns | 0.45 ns | 0.45 ns | # 2M x 36 SigmaDDR-II+ SRAM—Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|------------------|--------------------|------------------|-----------------|-----------------|-----------------|------------------|------------------|------------------|------| | Α | CQ | NC/SA<br>(144Mb) | SA | R/W | BW2 | ĸ | BW1 | LD | SA | SA | CQ | | В | NC | DQ27 | DQ18 | SA | BW3 | К | BW0 | SA | NC/SA<br>(288Mb) | NC | DQ8 | | С | NC | NC | DQ28 | V <sub>SS</sub> | SA | NC | SA | V <sub>SS</sub> | NC | DQ17 | DQ7 | | D | NC | DQ29 | DQ19 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | NC | DQ16 | | E | NC | NC | DQ20 | V <sub>DDQ</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC | DQ15 | DQ6 | | F | NC | DQ30 | DQ21 | V <sub>DDQ</sub> | $V_{DD}$ | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | NC | DQ5 | | G | NC | DQ31 | DQ22 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | NC | DQ14 | | Н | Doff | V <sub>REF</sub> | $V_{\mathrm{DDQ}}$ | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>REF</sub> | ZQ | | J | NC | NC | DQ32 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | DQ13 | DQ4 | | K | NC | NC | DQ23 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | DQ12 | DQ3 | | L | NC | DQ33 | DQ24 | V <sub>DDQ</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC | NC | DQ2 | | M | NC | NC | DQ34 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | DQ11 | DQ1 | | N | NC | DQ35 | DQ25 | V <sub>SS</sub> | SA | SA | SA | V <sub>SS</sub> | NC | NC | DQ10 | | P | NC | NC | DQ26 | SA | SA | QVLD | SA | SA | NC | DQ9 | DQ0 | | R | TDO | тск | SA | SA | SA | ODT | SA | SA | SA | TMS | TDI | 11 x 15 Bump BGA—13 x 15 mm Body—1 mm Bump Pitch # Note: BW0 controls writes to DQ0:DQ8; BW1 controls writes to DQ9:DQ17; BW2 controls writes to DQ18:DQ26; BW3 controls writes to DQ27:DQ35 # 4M x 18 SigmaDDR-II+ SRAM—Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|------------------|------------------|------------------|------------------|-----------------|------------------|------------------|------------------|------------------|-----| | Α | CQ | SA | SA | R/W | BW1 | ĸ | NC/SA<br>(144Mb) | LD | SA | SA | CQ | | В | NC | DQ9 | NC | SA | NC/SA<br>(288Mb) | К | BW0 | SA | NC | NC | DQ8 | | С | NC | NC | NC | V <sub>SS</sub> | SA | NC | SA | V <sub>SS</sub> | NC | DQ7 | NC | | D | NC | NC | DQ10 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | NC | NC | | E | NC | NC | DQ11 | V <sub>DDQ</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC | NC | DQ6 | | F | NC | DQ12 | NC | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | NC | DQ5 | | G | NC | NC | DQ13 | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | NC | NC | | Н | Doff | V <sub>REF</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>REF</sub> | ZQ | | J | NC | NC | NC | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | DQ4 | NC | | K | NC | NC | DQ14 | $V_{DDQ}$ | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC | NC | DQ3 | | L | NC | DQ15 | NC | V <sub>DDQ</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC | NC | DQ2 | | M | NC | NC | NC | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | DQ1 | NC | | N | NC | NC | DQ16 | V <sub>SS</sub> | SA | SA | SA | V <sub>SS</sub> | NC | NC | NC | | Р | NC | NC | DQ17 | SA | SA | QVLD | SA | SA | NC | NC | DQ0 | | R | TDO | тск | SA | SA | SA | ODT | SA | SA | SA | TMS | TDI | 11 x 15 Bump BGA—13 x 15 mm Body—1 mm Bump Pitch # Note: BW0 controls writes to DQ0:DQ8; BW1 controls writes to DQ9:DQ17 # **Pin Description Table** | Symbol | Description | Туре | Comments | |------------------|---------------------------------|--------------|--------------------------| | SA | Synchronous Address Inputs | Input | <del>-</del> | | R/W | Synchronous Read/Write | Input | High: Read<br>Low: Write | | BW0-BW3 | Synchronous Byte Writes | Input | Active Low | | LD | Synchronous Load Pin | Input | Active Low | | K | Input Clock | Input | Active High | | K | Input Clock | Input | Active Low | | TMS | Test Mode Select | Input | _ | | TDI | Test Data Input | Input | <del>-</del> | | TCK | Test Clock Input | Input | <del>-</del> | | TDO | Test Data Output | Output | <del>-</del> | | V <sub>REF</sub> | HSTL Input Reference Voltage | Input | <del>-</del> | | ZQ | Output Impedance Matching Input | Input | _ | | MCL | Must Connect Low | _ | <del>-</del> | | DQ | Data I/O | Input/Output | Three State | | Doff | Disable PLL when low | Input | Active Low | | CQ | Output Echo Clock | Output | _ | | CQ | Output Echo Clock | Output | _ | | V <sub>DD</sub> | Power Supply | Supply | 1.8 V Nominal | | V <sub>DDQ</sub> | Isolated Output Buffer Supply | Supply | 1.8 V or 1.5 V Nominal | | V <sub>SS</sub> | Power Supply: Ground | Supply | _ | | QVLD | Q Valid Output | Output | _ | | ODT | On-Die Termination | Input | Active High | | NC | No Connect | _ | | - 1. NC = Not Connected to die or any other pin - 2. When ZQ pin is directly connected to V<sub>DDQ</sub>, output impedance is set to minimum value. It should not be directly connected to ground or left unconnected. # **Background** Common I/O SRAMs, from a system architecture point of view, are attractive in read dominated or block transfer applications. Therefore, the SigmaDDR-II+ SRAM interface and truth table are optimized for burst reads and writes. Common I/O SRAMs are unpopular in applications where alternating reads and writes are needed because bus turnaround delays can cut high speed Common I/O SRAM data bandwidth in half. # **Burst Operations** Read and write operations are "Burst" operations. In every case where a read or write command is accepted by the SRAM, it will respond by issuing or accepting two beats of data, executing a data transfer on subsequent rising edges of K and $\overline{K}$ , as illustrated in the timing diagrams. This means that it is possible to load new addresses every K clock cycle. Addresses can be loaded less often, if intervening deselect cycles are inserted. # **Deselect Cycles** Chip Deselect commands are pipelined to the same degree as read commands. This means that if a deselect command is applied to the SRAM on the next cycle after a read command captured by the SRAM, the device will complete the two beat read data transfer and then execute the deselect command, returning the output drivers to High-Z. A high on the LD pin prevents the RAM from loading read or write command inputs and puts the RAM into deselect mode as soon as it completes all outstanding burst transfer operations. # SigmaDDR-II+ Burst of 2 SRAM Read Cycles The SRAM executes pipelined reads. The status of the Address, $\overline{LD}$ and $R/\overline{W}$ pins are evaluated on the rising edge of K. The read command ( $\overline{LD}$ low and $R/\overline{W}$ high) is clocked into the SRAM by a rising edge of K. # SigmaDDR-II+ Burst of 2 SRAM Write Cycles The status of the Address, $\overline{LD}$ and $R/\overline{W}$ pins are evaluated on the rising edge of K. The SRAM executes "late write" data transfers. Data in is due at the device inputs on the rising edge of K following the rising edge of K clock used to clock in the write command $(\overline{LD})$ and $R/\overline{W}$ low) and the write address. To complete the remaining beat of the burst of two write transfer, the SRAM captures data in on the next rising edge of $\overline{K}$ , for a total of two transfers per address load. # **Special Functions** #### **Byte Write Control** Byte Write Enable pins are sampled at the same time that Data In is sampled. A high on the Byte Write Enable pin associated with a particular byte (e.g., BW0 controls D0–D8 inputs) will inhibit the storage of that particular byte, leaving whatever data may be stored at the current address at that byte location undisturbed. Any or all of the Byte Write Enable pins may be driven High or Low during the data in sample times in a write sequence. Each write enable command and write address loaded into the RAM provides the base address for a 2-beat data transfer. The x18 version of the RAM, for example, may write 36 bits in association with each address loaded. Any 9-bit byte may be masked in any write sequence. # **Resulting Write Operation** | Byte 1<br>D0-D8 | Byte 2<br>D9–D17 | Byte 3<br>D0–D8 | Byte 4<br>D9–D17 | |-----------------|------------------|-----------------|------------------| | Written | Unchanged | Unchanged | Written | | Bea | at 1 | Bea | at 2 | # **Example x18 RAM Write Sequence using Byte Write Enables** | Data In Sample Time | BW0 | BW1 | D0-D8 | D9-D17 | |---------------------|-----|-----|------------|------------| | Beat 1 | 0 | 1 | Data In | Don't Care | | Beat 2 | 1 | 0 | Don't Care | Data In | # **FLXDrive-II Output Driver Impedance Control** HSTL I/O SigmaDDR-II+ SRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected to $V_{SS}$ via an external resistor, RQ, to allow the SRAM to monitor and adjust its output driver impedance. The value of RQ must be 5X the value of the desired RAM output impedance. The allowable range of RQ to guarantee impedance matching continuously is between $175\Omega$ and $350\Omega$ . Periodic readjustment of the output driver impedance is necessary as the impedance is affected by drifts in supply voltage and temperature. The SRAM's output impedance circuitry compensates for drifts in supply voltage and temperature. A clock cycle counter periodically triggers an impedance evaluation, resets and counts again. Each impedance evaluation may move the output driver impedance level one step at a time towards the optimum level. The output driver is implemented with discrete binary weighted impedance steps. # **Input Termination Impedance Control** These SigmaDDR-II+ SRAMs are supplied with programmable input termination on Data (DQ), Byte Write $(\overline{BW})$ , and Clock $(K, \overline{K})$ input receivers. Input termination can be enabled or disabled via the ODT pin (6R). When the ODT pin is tied Low (or left floating—the pin has a small pull-down resistor), input termination is disabled. When the ODT pin is tied High, input termination is enabled. Termination impedance is programmed via the same RQ resistor (connected between the ZQ pin and $V_{SS}$ ) used to program output driver impedance, and is nominally RQ\*0.6 Thevenin-equivalent when RQ is between $175\Omega$ and $250\Omega$ . Periodic readjustment of the termination impedance occurs to compensate for drifts in supply voltage and temperature, in the same manner as for driver impedance (see above). - 1. When ODT = 1, Byte Write (\overline{BW}), and Clock (K, \overline{K}) input termination is always enabled. Ideally, \overline{BW}, K, \overline{K} inputs should always be driven High or Low. If the inputs are tri-stated, the input termination will pull the signal to VDDQ/2 (i.e., to the switch point of the diff-amp receiver), which could cause the receiver to enter a meta-stable state, resulting in the receiver consuming more power than it normally would. This could result in the device's operating currents being higher. - 2. When ODT = 1, DQ input termination is enabled during Write and NOP operations, and disabled during Read operations. Specifically, DQ input termination is disabled 0.5 cycles before the SRAM enables its DQ drivers and starts driving valid Read Data, and remains disabled until 0.5 cycles after the SRAM stops driving valid Read Data and disables its DQ drivers; DQ input termination is enabled at all other times. Consequently, the SRAM Controller should disable its DQ input termination, enable its DQ drivers, and drive DQ inputs (High or Low) during Write and NOP operations. And, it should enable its DQ input termination and disable its DQ drivers during Read operations. Care should be taken during Write or NOP -> Read transitions, and during Read -> NOP transitions, to minimize the time during which one device (SRAM or SRAM Controller) has enabled its DQ input termination while the other device has not yet enabled its DQ driver. Otherwise, the input termination will pull the signal to V<sub>DDQ</sub>/2 (i.e., to the switch point of the diff-amp receiver), which could cause the receiver to enter a metastable state, resulting in the receiver consuming more power than it normally would. This could result in the device's operating currents being higher. # Common I/O SigmaDDR-II+ Burst of 2 SRAM Truth Table | K <sub>n</sub> | LD | LD R/ | LD R/W | DQ | | Operation | |----------------|----|-------|--------------------|--------------------|----------|-----------| | \\n\ | | | N/VV | A + 0 | A+1 | Operation | | <b>↑</b> | 1 | X | Hi-Z / * | Hi-Z / * | Deselect | | | <b>↑</b> | 0 | 0 | D@K <sub>n+1</sub> | D@K <sub>n+1</sub> | Write | | | <b>↑</b> | 0 | 1 | Q@K <sub>n+2</sub> | Q@K <sub>n+3</sub> | Read | | #### Notes: - 1. "1" = input "high"; "0" = input "low"; "V" = input "valid"; "X" = input "don't care". - 2. D1 and D2 indicate the first and second pieces of Write Data transferred during Write operations. - 3. Q1 and Q2 indicate the first and second pieces of Read Data transferred during Read operations. - 4. When On-Die Termination is disabled (ODT = 0), DQ drivers are disabled (i.e., DQ pins are tri-stated) for one cycle in response to NOP and Write commands, 2.5 cycles after the command is sampled. - 5. When On-Die Termination is enabled (ODT = 1), DQ drivers are disabled for one cycle in response to NOP and Write commands, 2.5 cycles after the command is sampled. The state of the DQ pins during that time (denoted by "\*" in the table above) is determined by the state of the DQ input termination. See the Input Termination Impedance Control section for more information. # **Burst of 2 Byte Write Clock Truth Table** | BW | BW | Current Operation | D | D | |------------------------------|------------------------------------------|------------------------------------------------------|------------------------------|-----------------------------------| | K ↑<br>(t <sub>n + 1</sub> ) | <del>K</del> ↑<br>(t <sub>n + 1½</sub> ) | K↑<br>(t <sub>n</sub> ) | K ↑<br>(t <sub>n + 1</sub> ) | <b>K</b> ↑ (t <sub>n + 1½</sub> ) | | Т | Т | Write Dx stored if BWn = 0 in both data transfers | D1 | D2 | | Т | F | Write Dx stored if BWn = 0 in 1st data transfer only | D1 | Х | | F | Т | Write Dx stored if BWn = 0 in 2nd data transfer only | Х | D2 | | F | F | Write Abort<br>No Dx stored in either data transfer | Х | Х | #### Notes: - 1. "1" = input "high"; "0" = input "low"; "X" = input "don't care"; "T" = input "true"; "F" = input "false". - 2. If one or more BWn = 0, then BW = "T", else BW = "F". Rev: 1.01 9/2019 7/24 © 2019, GSI Technology # x36 Byte Write Enable (BWn) Truth Table | BW0 | BW1 | BW2 | BW3 | D0-D8 | D9-D17 | D18-D26 | D27-D35 | |-----|-----|-----|-----|------------|------------|------------|------------| | 1 | 1 | 1 | 1 | Don't Care | Don't Care | Don't Care | Don't Care | | 0 | 1 | 1 | 1 | Data In | Don't Care | Don't Care | Don't Care | | 1 | 0 | 1 | 1 | Don't Care | Data In | Don't Care | Don't Care | | 0 | 0 | 1 | 1 | Data In | Data In | Don't Care | Don't Care | | 1 | 1 | 0 | 1 | Don't Care | Don't Care | Data In | Don't Care | | 0 | 1 | 0 | 1 | Data In | Don't Care | Data In | Don't Care | | 1 | 0 | 0 | 1 | Don't Care | Data In | Data In | Don't Care | | 0 | 0 | 0 | 1 | Data In | Data In | Data In | Don't Care | | 1 | 1 | 1 | 0 | Don't Care | Don't Care | Don't Care | Data In | | 0 | 1 | 1 | 0 | Data In | Don't Care | Don't Care | Data In | | 1 | 0 | 1 | 0 | Don't Care | Data In | Don't Care | Data In | | 0 | 0 | 1 | 0 | Data In | Data In | Don't Care | Data In | | 1 | 1 | 0 | 0 | Don't Care | Don't Care | Data In | Data In | | 0 | 1 | 0 | 0 | Data In | Don't Care | Data In | Data In | | 1 | 0 | 0 | 0 | Don't Care | Data In | Data In | Data In | | 0 | 0 | 0 | 0 | Data In | Data In | Data In | Data In | # x18 Byte Write Enable (BWn) Truth Table | BW0 | BW1 | D0-D8 | D9-D17 | |-----|-----|------------|------------| | 1 | 1 | Don't Care | Don't Care | | 0 | 1 | Data In | Don't Care | | 1 | 0 | Don't Care | Data In | | 0 | 0 | Data In | Data In | # **Absolute Maximum Ratings** (All voltages reference to V<sub>SS</sub>) | Symbol | Description | Value | Unit | |------------------|----------------------------------|------------------------------------------------------|-------| | V <sub>DD</sub> | Voltage on V <sub>DD</sub> Pins | -0.5 to 2.9 | V | | V <sub>DDQ</sub> | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub> | V | | V <sub>REF</sub> | Voltage in V <sub>REF</sub> Pins | –0.5 to V <sub>DDQ</sub> | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5$ to V <sub>DDQ</sub> +0.5 ( $\leq$ 2.9 V max.) | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5$ to V <sub>DDQ</sub> +0.5 ( $\leq$ 2.9 V max.) | V | | V <sub>TIN</sub> | Input Voltage (TCK, TMS, TDI) | $-0.5$ to V <sub>DDQ</sub> +0.5 ( $\leq 2.9$ V max.) | V | | I <sub>IN</sub> | Input Current on Any Pin | +/–100 | mA dc | | I <sub>OUT</sub> | Output Current on Any I/O Pin | +/–100 | mA dc | | T <sub>J</sub> | Maximum Junction Temperature | 125 | °C | | T <sub>STG</sub> | Storage Temperature | –55 to 125 | °C | #### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Recommended Operating Conditions, for an extended period of time, may affect reliability of this component. # **Recommended Operating Conditions** # **Power Supplies** | Parameter | Symbol | Min. | Тур. | Max. | Unit | |--------------------|------------------|----------------------------|------|----------------------------|------| | Supply Voltage | V <sub>DD</sub> | 1.7 | 1.8 | 1.9 | V | | I/O Supply Voltage | V <sub>DDQ</sub> | 1.4 | _ | V <sub>DD</sub> | V | | Reference Voltage | V <sub>REF</sub> | V <sub>DDQ</sub> /2 – 0.05 | _ | V <sub>DDQ</sub> /2 + 0.05 | V | #### Note:. The power supplies need to be powered up simultaneously or in the following sequence: $V_{DD}$ , $V_{DDQ}$ , $V_{REF}$ , followed by signal inputs. The power down sequence must be the reverse. $V_{DDQ}$ must not exceed $V_{DD}$ . For more information, read **AN1021 SigmaQuad** and **SigmaDDR Power-Up**. # **Operating Temperature** | Parameter | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------------------------|--------|------|------|------|------| | Junction Temperature<br>(Commercial Range Versions) | TJ | 0 | 25 | 85 | °C | | Junction Temperature<br>(Industrial Range Versions)* | TJ | -40 | 25 | 100 | °C | <sup>\*</sup> The part numbers of Industrial Temperature Range versions end with the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. # Thermal Impedance | Package | Test PCB<br>Substrate | θ JA (C°/W)<br>Airflow = 0 m/s | θ JA (C°/W)<br>Airflow = 1 m/s | θ JA (C°/W)<br>Airflow = 2 m/s | θ JB (C°/W) | θ JC (C°/W) | |---------|-----------------------|--------------------------------|--------------------------------|--------------------------------|-------------|-------------| | 165 BGA | 4-layer | 17.7 | 15.3 | 14.3 | 7.0 | 2.4 | #### Notes: - 1. Thermal Impedance data is based on a number of samples from multiple lots and should be viewed as a typical number. - 2. Please refer to JEDEC standard JESD51-6. - 3. The characteristics of the test fixture PCB influence reported thermal characteristics of the device. Be advised that a good thermal path to the PCB can result in cooling or heating of the RAM depending on PCB temperature. # **HSTL I/O DC Input Characteristics** | Parameter | Symbol | Min | Max | Units | Notes | |-------------------------|------------------|----------------------------|----------------------------|-------|-------| | Input Reference Voltage | V <sub>REF</sub> | V <sub>DDQ</sub> /2 – 0.05 | V <sub>DDQ</sub> /2 + 0.05 | V | _ | | Input High Voltage | V <sub>IH1</sub> | V <sub>REF</sub> + 0.1 | V <sub>DDQ</sub> + 0.3 | V | 1 | | Input Low Voltage | V <sub>IL1</sub> | -0.3 | V <sub>REF</sub> – 0.1 | V | 1 | | Input High Voltage | V <sub>IH2</sub> | 0.7 * V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.3 | V | 2,3 | | Input Low Voltage | V <sub>IL2</sub> | -0.3 | 0.3 * V <sub>DDQ</sub> | V | 2,3 | #### Notes: - 1. Parameters apply to K, K, SA, DQ, R/W, BW, LD during normal operation and JTAG boundary scan testing. - 2. Parameters apply to Doff, ODT during normal operation and JTAG boundary scan testing. - 3. Parameters apply to ZQ during JTAG boundary scan testing only. # **HSTL I/O AC Input Characteristics** | Parameter | Symbol | Min | Max | Units | Notes | |-------------------------|------------------|----------------------------|----------------------------|-------|-------| | Input Reference Voltage | V <sub>REF</sub> | V <sub>DDQ</sub> /2 – 0.08 | V <sub>DDQ</sub> /2 + 0.08 | V | _ | | Input High Voltage | V <sub>IH1</sub> | V <sub>REF</sub> + 0.2 | V <sub>DDQ</sub> + 0.5 | V | 1,2,3 | | Input Low Voltage | V <sub>IL1</sub> | -0.5 | V <sub>REF</sub> – 0.2 | V | 1,2,3 | | Input High Voltage | V <sub>IH2</sub> | V <sub>DDQ</sub> – 0.2 | V <sub>DDQ</sub> + 0.5 | V | 4,5 | | Input Low Voltage | V <sub>IL2</sub> | -0.5 | 0.2 | V | 4,5 | - V<sub>IH(MAX)</sub> and V<sub>IL(MIN)</sub> apply for pulse widths less than one-quarter of the cycle time. - 2. Input rise and fall times myust be a minimum of 1 V/ns, and within 10% of each other. - 3. Parameters apply to K, K, SA, DQ, R/W, BW, LD during normal operation and JTAG boundary scan testing. - 4. Parameters apply to Doff, ODT during normal operation and JTAG boundary scan testing. - 5. Parameters apply to ZQ during JTAG boundary scan testing only. # Capacitance $(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 1.8 \text{ V})$ | Parameter | Symbol | Test conditions | Тур. | Max. | Unit | |--------------------|------------------|------------------------|------|------|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | 5 | pF | | Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V | 6 | 7 | pF | | Clock Capacitance | C <sub>CLK</sub> | V <sub>IN</sub> = 0 V | 5 | 6 | pF | #### Note: This parameter is sample tested. # **AC Test Conditions** | Parameter | Conditions | |------------------------|---------------------| | Input high level | 1.25 V | | Input low level | 0.25 V | | Max. input slew rate | 2 V/ns | | Input reference level | 0.75 V | | Output reference level | V <sub>DDQ</sub> /2 | #### Note: Test conditions as specified with output loading as shown unless otherwise noted. # **AC Test Load Diagram** $$\begin{split} RQ &= 250~\Omega~(HSTL~I/O) \\ V_{REF} &= 0.75~V \end{split}$$ # **Input and Output Leakage Characteristics** | Parameter | Symbol | Test Conditions | Min. | Max | |------------------------------------------|---------------------|-------------------------------------------------------------|-------|--------| | Input Leakage Current (except mode pins) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to V <sub>DD</sub> | –2 uA | 2 uA | | Doff | I <sub>ILDOFF</sub> | V <sub>IN</sub> = 0 to V <sub>DD</sub> | –2 uA | 100 uA | | ODT | I <sub>ILODT</sub> | $V_{IN} = 0$ to $V_{DD}$ | –2 uA | 100 uA | | Output Leakage Current | I <sub>OL</sub> | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DDQ</sub> | –2 uA | 2 uA | # **HSTL I/O Output Driver DC Electrical Characteristics** | Parameter | Symbol | Min. | Max. | Units | Notes | |---------------------|------------------|----------------------------|----------------------------|-------|-------| | Output High Voltage | V <sub>OH1</sub> | V <sub>DDQ</sub> /2 – 0.12 | V <sub>DDQ</sub> /2 + 0.12 | V | 1, 3 | | Output Low Voltage | V <sub>OL1</sub> | V <sub>DDQ</sub> /2 – 0.12 | V <sub>DDQ</sub> /2 + 0.12 | V | 2, 3 | | Output High Voltage | V <sub>OH2</sub> | V <sub>DDQ</sub> - 0.2 | _ | V | 4, 5 | | Output Low Voltage | V <sub>OL2</sub> | _ | 0.2 | V | 4, 6 | - 1. $I_{OH} = (V_{DDQ}/2) / (RQ/5) + /-15\% @ V_{OH} = V_{DDQ}/2$ (for: $175\Omega \le RQ \le 275\Omega$ ). - 2. $I_{OL} = (V_{DDQ}/2) \ / \ (RQ/5) \ + / \ 15\% \ @ \ V_{OL} = V_{DDQ}/2 \ (for: \ 175\Omega \le RQ \le 275\Omega).$ - 3. Parameter tested with RQ = 250 $\Omega$ and $V_{DDQ}$ = 1.5 V - 4. $0\Omega \le RQ \le \infty\Omega$ - 5. $I_{OH} = -1.0 \text{ mA}$ - 6. $I_{OL} = 1.0 \text{ mA}$ # **Operating Currents** | | | | 9 | -633 | ιĊ | -550 | -500 | 00 | | s | |---------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|------------------|--------------------|------------------|--------------------|------|-------| | Parameter | Symbol | Test Conditions | 0°<br>to<br>70°C | -40°<br>to<br>85°C | 0°<br>to<br>70°C | -40°<br>to<br>85°C | 0°<br>to<br>70°C | -40°<br>to<br>85°C | Unit | estoM | | Operating Current (x36):<br>DDR | αα <sub>l</sub> | $V_{DD}$ = Max, $I_{OUT}$ = 0 mA<br>Cycle Time $\geq t_{KHKH}$ Min | 1040 mA | 1060 mA | 910 mA | 930 mA | 840 mA | 860 mA | mA | 2,3 | | Operating Current (x18):<br>DDR | αα <sub>l</sub> | $V_{DD}$ = Max, $I_{OUT}$ = 0 mA<br>Cycle Time $\geq t_{KHKH}$ Min | 880 mA | 900 mA | 780 mA | 800 mA | 720 mA | 740 mA | mA | 2, 3 | | Standby Current (NOP):<br>DDR | SB1 | Device deselected, $I^{OUT}=0 \ \text{mA, f}=\text{mAx,}$ All Inputs $\leq 0.2 \ \text{V or} \geq V_{DD}-0.2 \ \text{V}$ | 350 mA | 370 mA | 310 mA | 330 mA | 290 mA | 310 mA | mA | 2, 4 | | N-4 | | | | | | | | | | | Notes: Power measured with output pins floating. Operating current is calculated with 50% read cycles and 50% write cycles. Minimum cycle, I<sub>OUT</sub> = 0 mA ე ღ.4. Standby Current is only after all pending read and write burst operations are completed. # **AC Electrical Characteristics** | Parameter | Symbol | -6 | 333 | -5 | 50 | -5 | 00 | Units | Notes | |--------------------------------------|----------------------------------------------|-------|------|-------|------|-------|------|-------|-------| | raiailletei | Syllibol | Min | Max | Min | Max | Min | Max | ์ ร | 2 | | Clock | | | 1 | I | 1 | I | I | 1 | | | K, K Clock Cycle Time | tkhkh | 1.58 | 8.4 | 1.81 | 8.4 | 2.0 | 8.4 | ns | | | tK Variable | t <sub>KVar</sub> | - | 0.15 | _ | 0.15 | _ | 0.15 | ns | 4 | | K, K Clock High Pulse Width | t <sub>KHKL</sub> | 0.4 | _ | 0.4 | _ | 0.4 | _ | cycle | | | K, K Clock Low Pulse Width | t <sub>KLKH</sub> | 0.4 | _ | 0.4 | _ | 0.4 | _ | cycle | | | K to K High | t <sub>KHK</sub> H | 0.71 | _ | 0.77 | _ | 0.85 | _ | ns | | | K to K High | t <sub>K</sub> HKH | 0.71 | _ | 0.77 | _ | 0.85 | _ | ns | | | PLL Lock Time | t <sub>KLock</sub> | 20 | _ | 20 | _ | 20 | _ | μS | 5 | | K Static to PLL reset | t <sub>KReset</sub> | 30 | _ | 30 | _ | 30 | _ | ns | | | K, K Clock Initialization | t <sub>KInit</sub> | 20 | _ | 20 | _ | 20 | _ | μS | 6 | | Output Times | | | | | | | | 1 | | | K, K Clock High to Data Output Valid | t <sub>KHQV</sub> | _ | 0.45 | _ | 0.45 | _ | 0.45 | ns | | | K, K Clock High to Data Output Hold | t <sub>KHQX</sub> | -0.45 | _ | -0.45 | _ | -0.45 | _ | ns | | | K, K Clock High to Echo Clock Valid | t <sub>KHCQV</sub> | _ | 0.29 | _ | 0.29 | _ | 0.33 | ns | | | K, K Clock High to Echo Clock Hold | t <sub>KHCQX</sub> | -0.29 | _ | -0.29 | _ | -0.33 | _ | ns | | | CQ, CQ High Output Valid | t <sub>CQHQV</sub> | _ | 0.09 | _ | 0.15 | _ | 0.15 | ns | | | CQ, CQ High Output Hold | t <sub>CQHQX</sub> | -0.09 | _ | -0.15 | _ | -0.15 | _ | ns | | | CQ, CQ High to QLVD | t <sub>QVLD</sub> | -0.15 | 0.15 | -0.15 | 0.15 | -0.15 | 0.15 | ns | | | CQ Phase Distortion | tсан <del>са</del> н<br>t <del>са</del> нсан | 0.57 | _ | 0.65 | _ | 0.75 | _ | ns | | | K Clock High to Data Output High-Z | t <sub>KHQZ</sub> | _ | 0.45 | _ | 0.45 | _ | 0.45 | ns | | | K Clock High to Data Output Low-Z | t <sub>KHQX1</sub> | -0.45 | _ | -0.45 | _ | -0.45 | _ | ns | | | Setup Times | | | | | | | | | | | Address Input Setup Time | t <sub>AVKH</sub> | 0.23 | _ | 0.23 | _ | 0.25 | _ | ns | 1 | | Control Input Setup Time (RW, LD) | t <sub>IVKH</sub> | 0.23 | _ | 0.23 | _ | 0.25 | _ | ns | 2 | | Control Input Setup Time<br>(BWX) | tıvкн | 0.18 | _ | 0.18 | _ | 0.2 | _ | ns | 3 | | Data Input Setup Time | t <sub>DVKH</sub> | 0.18 | _ | 0.18 | _ | 0.2 | _ | ns | | | Hold Times | | | 1 | 1 | 1 | | | | | | Address Input Hold Time | t <sub>KHAX</sub> | 0.23 | _ | 0.23 | _ | 0.25 | _ | ns | 1 | | Control Input Hold Time (RW, LD) | t <sub>KHIX</sub> | 0.23 | _ | 0.23 | _ | 0.25 | _ | ns | 2 | | Control Input Hold Time<br>(BWX) | t <sub>KHIX</sub> | 0.18 | _ | 0.18 | _ | 0.2 | _ | ns | 3 | | Data Input Hold Time | t <sub>KHDX</sub> | 0.18 | _ | 0.18 | _ | 0.2 | _ | ns | | - 1. All Address inputs must meet the specified setup and hold times for all latching clock edges. - 2. Control signals are $\overline{RW}$ , $\overline{LD}$ . - 3. Control signals are $\overline{BW0}$ , $\overline{BW1}$ and $(\overline{BW2}$ , $\overline{BW3}$ for x36). - Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge. - 5. V<sub>DD</sub> slew rate must be less than 0.1 V DC per 50 ns for PLL lock retention. PLL lock time begins once V<sub>DD</sub> and input clock are stable. - 6. After device power-up, 20µs of stable input clocks (as specified by t<sub>KInit</sub>) must be supplied before reads and writes are issued. # **JTAG Port Operation** #### Overview The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with $V_{DD}$ . The JTAG output drivers are powered by $V_{DD}$ . #### Disabling the JTAG Port It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits. To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either $V_{DD}$ or $V_{SS}$ . TDO should be left unconnected. # **JTAG Pin Descriptions** | Pin | Pin Name | I/O | Description | |-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Test Clock | In | Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | TMS | Test Mode Select | In | The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level. | | TDI | Test Data In | In | The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Register (refer to the TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. | | TDO | Test Data Out | Out | Output that is active depending on the state of the TAP state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | # Note: This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up. # **JTAG Port Registers** #### Overview The various JTAG registers, refered to as Test Access Port or TAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers is a serial shift register that captures serial input data on the rising edge of TCK and pushes serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins. #### Instruction Register The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle, or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state. # **Bypass Register** The Bypass Register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAM's JTAG Port to another device in the scan chain with as little delay as possible. #### **Boundary Scan Register** The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register. # **JTAG TAP Block Diagram** # Identification (ID) Register The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. # **ID Register Contents** | | See BSDL Model # 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 | | | | | | | | | | | | | | ED | EC | hn<br>Ve<br>Cod | nd | | | | | Presence Register | | | | | | | | | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------------|----|----|----|----|----|-------------------|---|---|---|---|---|---|---|---|---| | Bit # | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Χ | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | # **Tap Controller Instruction Set** #### Overview There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load address, data or control signals into the RAM or to preload the I/O buffers. When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table. # JTAG Tap Controller State Diagram # **Instruction Descriptions** #### **BYPASS** When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. Rev: 1.01 9/2019 19/24 © 2019, GSI Technology #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all logic 0s. The EXTEST command does not block or override the RAM's input pins; therefore, the RAM's internal state is still determined by its input pins. Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the RAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state. Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the sate of all the RAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the RAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated. #### **IDCODE** The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state. #### **SAMPLE-Z** If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state. # **JTAG TAP Instruction Set Summary** | Instruction | Code | Description | | |----------------|------|------------------------------------------------------------------------------------------------------------------------------|------| | EXTEST | 000 | Places the Boundary Scan Register between TDI and TDO. | 1 | | IDCODE | 001 | Preloads ID Register and places it between TDI and TDO. | 1, 2 | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Forces all RAM output drivers to High-Z. | 1 | | GSI | 011 | GSI Private Instruction. | 1 | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. | 1 | | GSI | 101 | GSI Private Instruction. | 1 | | GSI | 110 | GSI Private Instruction. | 1 | | BYPASS | 111 | Places Bypass Register between TDI and TDO. | 1 | # Notes: - 1. Instruction codes expressed in binary, MSB on left, LSB on right. - 2. Default instruction automatically loaded at power-up and in test-logic-reset state. # JTAG Port Recommended Operating Conditions and DC Characteristics | Parameter | Symbol | Min. | Max. | Unit | Notes | |----------------------------------------|-------------------|-----------------------|-----------------------|------|-------| | Test Port Input Low Voltage | V <sub>ILJ</sub> | -0.3 | 0.3 * V <sub>DD</sub> | V | 1 | | Test Port Input High Voltage | V <sub>IHJ</sub> | 0.7 * V <sub>DD</sub> | V <sub>DD</sub> +0.3 | V | 1 | | TMS, TCK and TDI Input Leakage Current | I <sub>INHJ</sub> | -300 | 1 | uA | 2 | | TMS, TCK and TDI Input Leakage Current | I <sub>INLJ</sub> | -1 | 100 | uA | 3 | | TDO Output Leakage Current | I <sub>OLJ</sub> | -1 | 1 | uA | 4 | | Test Port Output High Voltage | V <sub>OHJ</sub> | V <sub>DD</sub> – 0.2 | _ | V | 5, 6 | | Test Port Output Low Voltage | V <sub>OLJ</sub> | _ | 0.2 | V | 5, 7 | | Test Port Output CMOS High | V <sub>OHJC</sub> | V <sub>DD</sub> – 0.1 | _ | V | 5, 8 | | Test Port Output CMOS Low | V <sub>OLJC</sub> | _ | 0.1 | ٧ | 5, 9 | - 1. Input Under/overshoot voltage must be $-1 \text{ V} < \text{Vi} < \text{V}_{DDn} + 1 \text{ V}$ not to exceed V maximum, with a pulse width not to exceed 20% tTKC. - $2. \quad V_{ILJ} \leq V_{IN} \leq V_{DDn}$ - $3. \quad 0 \ V \leq V_{IN} \leq V_{ILJn}$ - 4. Output Disable, $V_{OUT} = 0$ to $V_{DDn}$ - 5. The TDO output driver is served by the V<sub>DD</sub> supply. - 6. $I_{OHJ} = -2 \text{ mA}$ - 7. $I_{OLJ} = + 2 \text{ mA}$ - 8. $I_{OHJC} = -100 \text{ uA}$ - 9. $I_{OLJC} = +100 \text{ uA}$ # **JTAG Port AC Test Conditions** | Parameter | Conditions | | | |------------------------|-------------------------|--|--| | Input high level | V <sub>DD</sub> – 0.2 V | | | | Input low level | 0.2 V | | | | Input slew rate | 1 V/ns | | | | Input reference level | V <sub>DD</sub> /2 | | | | Output reference level | V <sub>DD</sub> /2 | | | # \* Distributed Test Jig Capacitance #### Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as shown unless otherwise noted. # **JTAG Port AC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |-----------------------|--------|-----|-----|------| | TCK Cycle Time | tTKC | 50 | _ | ns | | TCK Low to TDO Valid | tTKQ | _ | 20 | ns | | TCK High Pulse Width | tTKH | 20 | _ | ns | | TCK Low Pulse Width | tTKL | 20 | _ | ns | | TDI & TMS Set Up Time | tTS | 10 | _ | ns | | TDI & TMS Hold Time | tTH | 10 | _ | ns | # Package Dimensions—165-Bump FPBGA (Package D)