

**100-Pin TQFP & 165-Bump BGA Commercial Temp**

# **9Mb Pipelined and Flow Through Synchronous NBT SRAM**

**333 MHz–150 MHz 2.5 V or 3.3 V V<sub>DD</sub> 2.5 V or 3.3 V I/O**

### **Features**

- User-configurable Pipeline and Flow Through mode
- NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization
- Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT™ SRAMs
- IEEE 1149.1 JTAG-compatible Boundary Scan
- 2.5 V or 3.3 V + 10%/ $-10$ % core power supply
- 2.5 V or 3.3 V I/O supply
- LBO pin for Linear or Interleave Burst mode
- Pin-compatible with 2M, 4M, and 18M devices
- Byte write operation (9-bit Bytes)
- 3 chip enable signals for easy depth expansion
- ZZ pin for automatic power-down
- JEDEC-standard packages
- RoHS-compliant 100-lead TQFP and 165-bump BGA packages available

### **Functional Description**

The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D) is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles.

Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control  $(\overline{LBO})$  must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable, ZZ and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex offchip write pulse generation required by asynchronous SRAMs and simplifies input signal timing.

The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D) may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge-triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock.

The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D) is implemented with GSI's high performance CMOS technology and is available in a JEDEC-standard 100-pin TQFP package.



### **Parameter Synopsis**



**GS881Z18CT 100-Pin TQFP Pinout (Package T)**



#### **Note:**

Pins marked with NC can be tied to either  $V_{DD}$  or  $V_{SS}$ . These pins can also be left floating.







#### **Note:**

Pins marked with NC can be tied to either  $V_{DD}$  or  $V_{SS}$ . These pins can also be left floating.



**GS881Z36CT 100-Pin TQFP Pinout (Package T)**



#### **Note:**

Pins marked with NC can be tied to either  $V_{DD}$  or  $V_{SS}$ . These pins can also be left floating.



# **100-Pin TQFP Pin Descriptions**







**165 Bump BGA—x18 Commom I/O—Top View (Package D)**

11 x 15 Bump BGA—13 mm x 15 mm Body—1.0 mm Bump Pitch





**165 Bump BGA—x32 Common I/O—Top View (Package D)**

11 x 15 Bump BGA—13 mm x 15 mm Body—1.0 mm Bump Pitch





**165 Bump BGA—x36 Common I/O—Top View (Package D)**

11 x 15 Bump BGA—13 mm x 15 mm Body—1.0 mm Bump Pitch



# **GS881Z18/32/36D 165-Bump BGA Pin Description**





# **GS881Z18/32/36D 165-Bump BGA Pin Description**











# **Functional Details**

### **Clocking**

Deassertion of the Clock Enable (CKE) input blocks the Clock input from reaching the RAM's internal circuits. It may be used to suspend RAM operations. Failure to observe Clock Enable set-up or hold requirements will result in erratic operation.

### **Pipeline Mode Read and Write Operations**

All inputs (with the exception of Output Enable, Linear Burst Order and Sleep) are synchronized to rising clock edges. Single cycle read and write operations must be initiated with the Advance/Load pin (ADV) held low, in order to load the new address. Device activation is accomplished by asserting all three of the Chip Enable inputs  $(E_1, E_2$  and  $\overline{E}_3$ ). Deassertion of any one of the Enable inputs will deactivate the device.



Read operation is initiated when the following conditions are satisfied at the rising edge of clock: CKE is asserted low, all three chip enables ( $\overline{E}_1$ , E<sub>2</sub>, and  $\overline{E}_3$ ) are active, the write enable input signals  $\overline{W}$  is deasserted high, and ADV is asserted low. The address presented to the address inputs is latched in to address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the next rising edge of clock the read data is allowed to propagate through the output register and onto the output pins.

Write operation occurs when the RAM is selected, CKE is active and the write input is sampled low at the rising edge of clock. The Byte Write Enable inputs ( $\overline{B}_A$ ,  $\overline{B}_B$ ,  $\overline{B}_C$  &  $\overline{B}_D$ ) determine which bytes will be written. All or none may be activated. A write cycle with no Byte Write inputs active is a no-op cycle. The pipelined NBT SRAM provides double late write functionality, matching the write command versus data pipeline length (2 cycles) to the read command versus data pipeline length (2 cycles). At the first rising edge of clock, Enable, Write, Byte Write(s), and Address are registered. The Data In associated with that address is required at the third rising edge of clock.

### **Flow Through Mode Read and Write Operations**

Operation of the RAM in Flow Through mode is very similar to operations in Pipeline mode. Activation of a read cycle and the use of the Burst Address Counter is identical. In Flow Through mode the device may begin driving out new data immediately after new address are clocked into the RAM, rather than holding new data until the following (second) clock edge. Therefore, in Flow Through mode the read pipeline is one cycle shorter than in Pipeline mode.

Write operations are initiated in the same way, but differ in that the write pipeline is one cycle shorter as well, preserving the ability to turn the bus from reads to writes without inserting any dead cycles. While the pipelined NBT RAMs implement a double late write protocol, in Flow Through mode a single late write protocol mode is observed. Therefore, in Flow Through mode, address and control are registered on the first rising edge of clock and data in is required at the data input pins at the second rising edge of clock.



# **Synchronous Truth Table**



**Notes:**

1. Continue Burst cycles, whether read or write, use the same control inputs. A Deselect continue cycle can only be entered into if a Deselect cycle is executed first.

2. Dummy Read and Write abort can be considered NOPs because the SRAM performs no operation. A Write abort occurs when the  $\overline{W}$  pin is sampled low but no Byte Write pins are active so no write operation is performed.

3. G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during write cycles.

4. If CKE High occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE High occurs during a write cycle, the bus will remain in High Z.

5.  $X =$  Don't Care; H = Logic High; L = Logic Low;  $\overline{Bx}$  = High = All Byte Write signals are high;  $\overline{Bx}$  = Low = One or more Byte/Write signals are Low

6. All inputs, except  $\overline{G}$  and ZZ must meet setup and hold times of rising clock edge.

7. Wait states can be inserted by setting  $\overline{CKE}$  high.

8. This device contains circuitry that ensures all outputs are in High Z during power-up.

9. A 2-bit burst counter is incorporated.

10. The address counter is incriminated for all Burst continue cycles.







**Current State and Next State Definition for Pipelined and Flow Through Read/Write Control State Diagram**



# **Pipeline Mode Data I/O State Diagram**



**Current State and Next State Definition for Pipeline Mode Data I/O State Diagram**



# **Flow Through Mode Data I/O State Diagram**



**Current State and Next State Definition for: Pipeline and Flow through Read Write Control State Diagram**



### **Burst Cycles**

Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into Load mode.

### **Burst Order**

The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is low, a linear burst sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables below for details.

### **Mode Pin Functions**



**Note:**

There is a pull-up device on the FT pin and a pull-down device on the ZZ pin, so this input pin can be unconnected and the chip will operate in the default states as specified in the above tables.

#### **Burst Counter Sequences**

### **Linear Burst Sequence**



**Note:** 

The burst counter wraps to initial state on the 5th clock.

### **Interleaved Burst Sequence**



**Note:** 

The burst counter wraps to initial state on the 5th clock.



### **Sleep Mode**

During normal operation, ZZ must be pulled low, either by the user or by it's internal pull down resistor. When ZZ is pulled high, the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM operates normally after ZZ recovery time.

Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to  $I_{SB}$ 2. The duration of Sleep mode is dictated by the length of time the ZZ is in a high state. After entering Sleep mode, all inputs except ZZ become disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode. When the ZZ pin is driven high,  $I_{SR}2$  is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands may be applied while the SRAM is recovering from Sleep mode.

 **Sleep Mode Timing Diagram**



#### **Designing for Compatibility**

The GSI NBT SRAMs offer users a configurable selection between Flow Through mode and Pipelinemode via the  $\overline{FT}$  signal found on Pin 14. Not all vendors offer this option, however most mark Pin 14 as  $V_{DD}$  or  $V_{DDQ}$  on pipelined parts and  $V_{SS}$  on flow through parts. GSI NBT SRAMs are fully compatible with these sockets.





# **Absolute Maximum Ratings**

(All voltages reference to  $V_{SS}$ )



**Notes:** 

1. Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component.

2. Both  $V_{I/O1}$  and  $V_{I/O2}$  must be met.

# **Power Supply Voltage Ranges**



**Note:**

 $V_{DDQ}$  must be less than or equal to  $V_{DD}$  + 0.3 V at all times.



# **V<sub>DD3</sub>** Range Logic Levels



**Notes:**

- 1.  $V_{IH}$  (max) must be met for any instantaneous value of  $V_{DD}$ .
- 2.  $V_{IH(1/0)1}$  (max) must be met for any instantaneous value of  $V_{DD}$ .
- 3.  $V_{\text{IH(1/0)2}}$  (max) must be met for any instantaneous value of  $V_{\text{DDQ}}$ .
- 4. V<sub>DD</sub> needs to power-up before or at the same time as V<sub>DDQ</sub> to make sure V<sub>IH</sub> (max) is not exceeded.

# **V<sub>DD2</sub> Range Logic Levels**



**Notes:**

- 1.  $V_{IH}$  (max) must be met for any instantaneous value of  $V_{DD}$ .
- 2.  $V_{H(1/0)1}$  (max) must be met for any instantaneous value of  $V_{DD}$ .
- 3.  $V_{IH(1/0)2}$  (max) must be met for any instantaneous value of  $V_{DDQ}$ .
- 4. V<sub>DD</sub> needs to power-up before or at the same time as V<sub>DDQ</sub> to make sure V<sub>IH</sub> (max) is not exceeded.

# **Recommended Operating Temperatures**



**Note:**

Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device.



# **Thermal Impedance**



### **Notes:**

1. Thermal Impedance data is based on a number of samples from multiple lots and should be viewed as a typical number.

2. Please refer to JEDEC standard JESD51-6.

3. The characteristics of the test fixture PCB influence reported thermal characteristics of the device. Be advised that a good thermal path to the PCB can result in cooling or heating of the RAM depending on PCB temperature.



**Undershoot Measurement and Timing Overshoot Measurement and Timing**



### **Note:**

Input Under/overshoot voltage must be  $-2$  V > Vi < V<sub>DDn</sub>+2 V not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tKC.

### **Capacitance**

 $(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 2.5 \text{ V})$ 



**Note:** 

These parameters are sample tested.



# **AC Test Conditions**



#### **Notes:**

- 1. Include scope and jig capacitance.
- 2. Test conditions as specified with output loading as shown in **Fig. 1** unless otherwise noted.
- 3. Device is deselected as defined by the Truth Table.



\* Distributed Test Jig Capacitance

### **DC Electrical Characteristics**





# **Operating Currents**



**Notes:** 

1.  $I_{DD}$  and  $I_{DDQ}$  apply to any combination of  $V_{DD3}$ ,  $V_{DD2}$ ,  $V_{DDQ3}$ , and  $V_{DDQ2}$  operation.

2. All parameters listed are worst case scenario.



# **AC Electrical Characteristics**



#### **Notes:**

2. ZZ is an asynchronous signal. However, in order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above.

<sup>1.</sup> These parameters are sampled and are not 100% tested.



 **Pipeline Mode Timing (NBT)**





 **Flow Through Mode Timing (NBT)**



\*Note:  $\overline{E}$  = High(False) if  $\overline{E1}$  = 1 or E2 = 0 or  $\overline{E3}$  = 1



## **JTAG Port Operation**

### **Overview**

The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with  $V_{DD}$ . The JTAG output drivers are powered by  $V_{DDO}$ .

### **Disabling the JTAG Port**

It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits.To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either  $V_{DD}$  or  $V_{SS}$ . TDO should be left unconnected.

# **JTAG Pin Descriptions**



### **Note:**

This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up.

# **JTAG Port Registers**

### **Overview**

The various JTAG registers, refered to as Test Access Port orTAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers is a serial shift register that captures serial input data on the rising edge of TCK and pushes serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins.

### **Instruction Register**

The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle, or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state.

### **Bypass Register**

The Bypass Register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAM's JTAG Port to another device in the scan chain with as little delay as possible.



### **Boundary Scan Register**

The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register.

### **JTAG TAP Block Diagram**



\* For the value of M, see the BSDL file, which is available at by contacting us at apps@gsitechnology.com.

#### **Identification (ID) Register**

The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.



# **ID Register Contents**



### **Tap Controller Instruction Set**

### **Overview**

There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load address, data or control signals into the RAM or to preload the I/O buffers.

When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table.



# **JTAG Tap Controller State Diagram**



#### **Instruction Descriptions**

#### **BYPASS**

When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path.

#### **SAMPLE/PRELOAD**

SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins.

#### **EXTEST**

EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all logic 0s. The EXTEST command does not block or override the RAM's input pins; therefore, the RAM's internal state is still determined by its input pins.



Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the RAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state.

Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the sate of all the RAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the RAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated.

### **IDCODE**

The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.

### **SAMPLE-Z**

If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state.

#### **RFU**

These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.



# **JTAG TAP Instruction Set Summary**

**Notes:**

1. Instruction codes expressed in binary, MSB on left, LSB on right.

2. Default instruction automatically loaded at power-up and in test-logic-reset state.





# **JTAG Port Recommended Operating Conditions and DC Characteristics (2.5/3.3 V Version)**

**Notes:**

1. Input Under/overshoot voltage must be  $-2$  V < Vi < V<sub>DDn</sub> +2 V not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tTKC.

- 2.  $V_{\text{ILJ}} \leq V_{\text{IN}} \leq V_{\text{DDn}}$
- 3.  $0 V \leq V_{IN} \leq V_{ILJn}$
- 4. Output Disable,  $V_{OUT} = 0$  to  $V_{DDn}$
- 5. The TDO output driver is served by the  $V_{DDQ}$  supply.
- 6.  $I_{OH1} = -4 \text{ mA}$
- 7.  $I_{OLJ} = + 4 \text{ mA}$
- 8.  $I_{OHIC} = -100 \text{ uA}$
- 9.  $I_{OLJC}$  = +100 uA

# **JTAG Port AC Test Conditions**



**Notes:**

1. Include scope and jig capacitance.

2. Test conditions as shown unless otherwise noted.



\* Distributed Test Jig Capacitance



# **JTAG Port Timing Diagram**



## **JTAG Port AC Electrical Characteristics**



**Boundary Scan (BSDL Files)**

For information regarding the Boundary Scan Chain, or to obtain BSDL files for this part, please contact our Applications Engineering Department at: apps@gsitechnology.com.



# **GS881Z18/32/36C(T/D)-xxx**

# **TQFP Package Drawing (Package T)**





#### **Notes:**

1. All dimensions are in millimeters (mm).

2. Package width and length do not include mold protrusion.





# **Package Dimensions—165-Bump FPBGA (Package D)**



# **Ordering Information—GSI NBT Synchronous SRAM**



#### **Notes:**

1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS881Z36CT-150T.

2. The speed column indicates the cycle frequency (MHz) of the device in Pipeline mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow through mode-selectable by the user .

- 3.  $T_A = C =$  Commercial Temperature Range.
- 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (www.gsitechnology.com) for a complete listing of current offerings.



# **Ordering Information—GSI NBT Synchronous SRAM**



**Notes:**

1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS881Z36CT-150T.

2. The speed column indicates the cycle frequency (MHz) of the device in Pipeline mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow through mode-selectable by the user .

3.  $T_A = C =$  Commercial Temperature Range.

4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (www.gsitechnology.com) for a complete listing of current offerings.