# **GW1NR** series of FPGA Products # **Data Sheet** DS117-3.0E, 9/25/2023 # Copyright © 2023 Guangdong Gowin Semiconductor Corporation. All Rights Reserved. GOWINEE, Gowin, LittleBee, and GOWINSEMI are trademarks of Guangdong Gowin Semiconductor Corporation and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders. No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI. ## Disclaimer GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata. ## **Revision History** | Date | Version | Description | | | | |------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 06/06/2018 | 1.6E | Initial version published. | | | | | 06/25/2018 | 1.7E | <ul> <li>The PLL structure view updated. The input clock is CLKIN.</li> <li>MG81 package content added.</li> <li>PSRAM description and electrical characteristics added.</li> </ul> | | | | | 08/01/2018 | 1.8E | The systemIO status for blank chips added. | | | | | 09/25/2018 | 1.9E | PSRAM description modified and PSRAM data width added. | | | | | 12/13/2018 | 2.0E | <ul> <li>The recommended working conditions updated.</li> <li>The package and the memory table added.</li> <li>The device of GW1NR-4B added.</li> <li>The step delay of IODELAY changed from 25ps to 30ps</li> <li>The part name updated.</li> </ul> | | | | | 01/09/2019 | 2.1E | <ul> <li>Oscillator frequency updated.</li> <li>QN88 of GW1NR-4 embedded with PSRAM added.</li> <li>Reference manuals of SDRAM and PSRAM updated.</li> </ul> | | | | | 07/09/2019 | 2.2E | <ul> <li>The supply voltage of UV devices updated.</li> <li>Both LV devices and UV devices have same static supply current.</li> <li>"Environment temperature" in Table 4-1 changed to "Junction temperature".</li> <li>The GW1NR-9 MG100 pacakge added.</li> </ul> | | | | | 08/23/2019 | 2.3E | PSRAM capacity and data width updated. | | | | | 11/18/2019 | 2.4E | <ul> <li>Number of Max. I/O updated.</li> <li>LQ144 package size updated.</li> <li>GW1NR-9 static current parameters added.</li> <li>IODELAY description added.</li> </ul> | | | | | 03/04/2020 | 2.5E | Description of User Flash updated. | | | | | 04/16/2020 | 2.6E | <ul><li>GW1NR-9 added.</li><li>CFU view updated.</li></ul> | | | | | 05/18/2020 | 2.6.1E | The GW1NR-9 MG100PF package added. | | | | | 06/12/2020 | 2.6.2E | <ul> <li>GW1NR-9C revised to GW1NR-9.</li> <li>Figures of part naming updated.</li> <li>One note for MG100PF added in 1.3 Package Information.</li> </ul> | | | | | 07/10/2020 | 2.7E | <ul> <li>GW1NR-1 added.</li> <li>MIPI transmission rate for the GW1NR-9 device added.</li> <li>A note to "Package Mark Example" added.</li> </ul> | | | | | 07/28/2020 | 2.8E | The GW1NR-9 MG100PD package added. | | | | | 09/28/2020 | 2.8.1E | <ul><li>GW1NR-9 MG100PA, MG100PT, and MG100PS added.</li><li>GW1NR-9 MG100PD removed.</li></ul> | | | | | 02/04/2021 | 2.9E | The new device of GW1NR-2 added. | | | | | 06/02/2021 | 2.9.1E | The description of configuration modes supported by GW1NR-2 MG49P added. | | | | | 08/20/2021 | 2.9.2E | HCLK distribution views added and user Flash description updated. | | | | | 10/26/2021 | 2.9.3E | GW1NR-1 EQ144G, EQ100G, QN32G, and QN48G added. | | | | | 01/20/2022 | 2.9.4E | <ul> <li>GW1NR-2 C5/I4 devices added.</li> <li>Static current and Programming current improved.</li> <li>I/O Logic Input and output view updated and port</li> </ul> | | | | | Date | Version | Description | | | | |------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | <ul><li>description added.</li><li>GW1NR-1 QN48X, LQ100G, and QN32X added.</li><li>GW1NR-1 QN48G and QN32G removed.</li></ul> | | | | | 03/18/2022 | 2.9.5E | The static current of GW1NR-1 device updated. | | | | | 11/11/2022 | 2.9.6E | <ul> <li>Table 3-11 Recommended I/O Operating Conditions updated.</li> <li>The maximum value of the differential input threshold V<sub>THD</sub> updated.</li> <li>Note about DC current limit added.</li> <li>Architecture overviews of GW1NR series of FPGA products updated.</li> <li>Table 3-2 Recommended Operating Conditions updated.</li> <li>Table 3-3 Power Supply Ramp Rates updated.</li> <li>Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions updated.</li> <li>Description of configuration Flash added.</li> <li>Note about byte-enable added.</li> </ul> | | | | | 01/12/2023 | 2.9.7E | <ul> <li>Note for Table 2-4 Memory Size Configuration modified.</li> <li>Table 3-1 Absolute Max. Ratings updated.</li> <li>Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions updated.</li> </ul> | | | | | 02/23/2023 | 2.9.8E | <ul> <li>Information on Slew Rate removed.</li> <li>Table 3-23 User Flash Timing Parameters<sup>[1], [4], [5]</sup> updated.</li> <li>Description added to 2.6 User Flash (GW1NR-1) and 2.7 User Flash (GW1NR-2/4/9).</li> <li>Description of true LVDS design modified.</li> </ul> | | | | | 09/25/2023 | 3.0E | <ul> <li>Editorial updates.</li> <li>Note about the default state of GPIOs modified.</li> <li>Note for Table 2-4 Memory Size Configuration modified.</li> <li>Table 3-2 Recommended Operating Conditions updated.</li> <li>Table 3-9 Static Current updated.</li> <li>The reference documentation for the PSRAM IP updated.</li> <li>Note about the default state of GPIOs modified.</li> <li>2.5.2 Memory Configuration Modes added.</li> <li>The I/O logic output diagram and the I/O logic input diagram combined into Figure 2-10 I/O Logic Input and Output.</li> <li>Description of MIPI input/output updated.</li> <li>Description of Flash resources updated.</li> <li>Table 2-8 List of GW1NR series of FPGA Products that Support MIPI IO Mode added.</li> <li>Table 1-3 Device-Package Combinations, Maximum User I/Os, and True LVDS Pairs and its notes updated.</li> <li>Note for Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions modified.</li> <li>Table 3-23 User Flash Timing Parameters<sup>[1], [4], [5]</sup> updated.</li> <li>Figure 4-3 Package Marking Examples updated.</li> <li>Section 2.5.7Power up Conditions removed.</li> </ul> | | | | | Date | Version | Description | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Note added to Table 2-1 Output I/O Standards and<br/>Configuration Options and Table 3-12 Single-ended I/O<br/>DC Characteristics.</li> </ul> | ## **Contents** | Contents | | |--------------------------------------------------|-----| | List of Figures | iii | | List of Tables | iv | | 1 General Description | 1 | | 1.1 Features | 1 | | 1.2 Product Resources | 3 | | 1.3 Package Information | 4 | | 2 Architecture | 6 | | 2.1 Architecture Overview | 6 | | 2.2 Memory | 9 | | 2.3 Configurable Function Units | 12 | | 2.4 Input/Output Blocks | 14 | | 2.5 Block SRAM | 25 | | 2.6 User Flash (GW1NR-1) | 32 | | 2.7 User Flash (GW1NR-2/4/9) | 32 | | 2.8 Digital Signal Processing | 33 | | 2.9 MIPI D-PHY | 35 | | 2.10 Clocks | 36 | | 2.11 Long Wires | | | 2.12 Global Set/Reset | | | 2.13 Programming & Configuration | | | 2.14 On-chip Oscillator | | | 3 AC/DC Characteristics | | | 3.1 Operating Conditions | | | 3.2 ESD performance | 44 | | 3.3 DC Characteristics | | | 3.4 Switching Characteristics | | | 3.5 User Flash Characteristics | | | 3.6 Configuration Interface Timing Specification | | | 4 Ordering Information | | | 4.1 Part Naming | 65 | | | | | 4.2 Package Markings | 67 | |-----------------------------------|----| | 5 About This Guide | 68 | | 5.1 Purpose | 68 | | 5.2 Related Documents | 68 | | 5.3 Terminology and Abbreviations | 69 | | 5.4 Support and Feedback | 70 | DS117-3.0E ii # **List of Figures** | Figure 2-1 Architecture Overview of GW INR-1 | ხ | |----------------------------------------------------------------------------------------|----| | Figure 2-2 Architecture Overview of GW1NR-4 | 7 | | Figure 2-3 Architecture Overview of GW1NR-9 | 7 | | Figure 2-4 Architecture Overview of GW1NR-2 | 8 | | Figure 2-5 CFU Structure View | 13 | | Figure 2-6 IOB Structure View | 14 | | Figure 2-7 I/O Bank Distribution View of GW1NR-1/4/9 | 15 | | Figure 2-8 I/O Bank Distribution View of GW1NR-2 | 15 | | Figure 2-9 True LVDS Design | 22 | | Figure 2-10 I/O Logic Input and Output | 22 | | Figure 2-11 IODELAY Diagram | 23 | | Figure 2-12 I/O Register Diagram | 24 | | Figure 2-13 IEM Diagram | 24 | | Figure 2-14 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode | 29 | | Figure 2-15 Independent Clock Mode | 30 | | Figure 2-16 Read/Write Clock Mode | 31 | | Figure 2-17 Single Port Clock Mode | 31 | | Figure 2-18 GW1NR-1 HCLK Distribution | 37 | | Figure 2-19 GW1NR-2 HCLK Distribution | 37 | | Figure 2-20 GW1NR-4 HCLK Distribution | 38 | | Figure 2-21 GW1NR-9 HCLK Distribution | 38 | | Figure 3-1 Read Timing | 63 | | Figure 3-2 Program Timing | 64 | | Figure 3-3 Erase Timing | 64 | | Figure 4-1 Part Naming Examples for GW1NR Devices - ES | 65 | | Figure 4-2 Part Naming Examples for GW1NR Devices - Production | 66 | | Figure 4-3 Package Marking Examples | 67 | DS117-3.0E iii ## **List of Tables** | Table 1-1 Product Resources | 3 | |----------------------------------------------------------------------------------|----| | Table 1-2 Package-Memory Combinations | 4 | | Table 1-3 Device-Package Combinations, Maximum User I/Os, and True LVDS Pairs | 5 | | Table 2-1 Output I/O Standards and Configuration Options | 16 | | Table 2-2 Input I/O Standards and Configuration Options | 19 | | Table 2-3 Port Description | 23 | | Table 2-4 Memory Size Configuration | 26 | | Table 2-5 Dual Port Mixed Read/Write Data Width Configuration <sup>[1],[2]</sup> | 27 | | Table 2-6 Semi-dual Port Mixed Read/Write Data Width Configuration | 28 | | Table 2-7 Clock Modes in Different BSRAM Modes | 30 | | Table 2-8 List of GW1NR series of FPGA Products that Support MIPI IO Mode | 35 | | Table 2-9 Output Frequency Options of the On-chip Oscillator of GW1NR-1 | 40 | | Table 2-10 Output Frequency Options of the On-chip Oscillator of GW1NR-4 | 41 | | Table 2-11 Output Frequency Options of the On-chip Oscillator of GW1NR-2/9 | 41 | | Table 3-1 Absolute Max. Ratings | 42 | | Table 3-2 Recommended Operating Conditions | 43 | | Table 3-3 Power Supply Ramp Rates | 43 | | Table 3-4 Hot Socketing Specifications | 44 | | Table 3-5 POR Parameters | 44 | | Table 3-6 GW1NR ESD - HBM | 44 | | Table 3-7 GW1NR ESD - CDM | 45 | | Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions | 46 | | Table 3-9 Static Current | 48 | | Table 3-10 Programming Current | 48 | | Table 3-11 Recommended I/O Operating Conditions | 50 | | Table 3-12 Single-ended I/O DC Characteristics | 52 | | Table 3-13 Differential I/O DC Characteristics | 54 | | Table 3-14 CFU Timing Parameters | 55 | | Table 3-15 BSRAM Timing Parameters | 55 | | Table 3-16 DSP Timing Parameters | 55 | | Table 3-17 Gearbox Timing Parameters | 56 | | Table 3-18 Single-ended IO Fmax | 57 | | Table 3-19 External Switching Characteristics | 57 | |------------------------------------------------------------------|----| | Table 3-20 On-chip Oscillator Parameters | 58 | | Table 3-21 PLL Parameters | 59 | | Table 3-22 User Flash DC Characteristics <sup>[1],[4]</sup> | 61 | | Table 3-23 User Flash Timing Parameters <sup>[1], [4], [5]</sup> | 62 | | Table 5-1 Terminology and Abbreviations | 69 | DS117-3.0E v 1 General Description 1.1 Features # 1 General Description The GW1NR series of FPGA products are the first generation products in the LittleBee® family. The GW1NR devices are system-in-package chips with memory chips integrated into them based on the GW1N devices, featuring low power, instant-on, low-cost, non-volatility, high-security, small sizes, various packages, and flexible usage, and can be widely used in communication, industrial control, consumer, video surveillance, etc. GOWINSEMI provides a new generation of FPGA hardware development environment that supports FPGA synthesis, placement & routing, bitstream generation and download, etc. ## 1.1 Features - Lower power consumption - 55nm embedded flash technology - LV: Supports 1.2V core voltage - UV: Supports unique power supplies for Vcc/ Vccx/ Vccio - Supports dynamically turning on/off the clock - User Flash (GW1NR-1) - NOR Flash - 100,000 write cycles - Greater than 10 years of data retention at +85°C - Selectable input/output data widths of 8/16/32 bits - Page size: 256 bytes - Standby current: 3µA - Page write time: 8.2ms - User Flash (GW1NR-2/4/9) - NOR Flash - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Data width: 32 bits - Capacity in GW1NR-2: 96K bits - Capacity in GW1NR-4: 256K bits - Capacity in GW1NR-9: 608K bits - Page Erase Capability: 2,048 bytes per page - Word Program Time: ≤16µs - Page Erase Time: ≤120 ms - Configuration Flash (GW1NR-1) DS117-3.0E 1(70) 1 General Description 1.1 Features - NOR Flash - 100,000 write cycles - Greater than 10 years of data retention at +85°C - Configuration Flash (GW1NR-2/4/9) - NOR Flash - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Integrates SDRAM/PSRAM/NOR Flash memory chips - Hard MIPI D-PHY RX core(GW1NR-2) - Supports MIPI DSI and MIPI CSI-2 RX - Available on Bank6 - MIPI data rate up to 2Gbps per lane - Supports up to 4 data lanes and 1 clock lane - GPIOs support MIPI D-PHY RX/TX(GW1NR-2/9) - Supports MIPI CSI-2 and DSI RX/TX with a data rate of up to 1.2Gbps per lane ## Note! The GPIOs of the GW1NR series of FPGA products support MIPI transmission by using the MIPI IO mode, see Table 2-8 for more details. - Multiple I/O standards - LVCMOS33/25/18/15/12; LVTTL33, SSTL33/25/18 I, SSTL33/25/18 II, SSTL15; HSTL18 I, HSTL18 II, HSTL15 I; PCI, LVDS25, RSDS, LVDS25E, BLVDSE - MLVDSE, LVPECLE, RSDSE - Input hysteresis options - Drive strength options - Individual Bus Keeper, Pull-up/Pull-down, and Open Drain options - Hot socketing - High-performance DSP blocks(GW1NR-4/9) - High-performance digital signal processing - Supports 9 x 9,18 x 18,36 x 36 bit multipliers and 54-bit accumulators - Supports cascading of multipliers - Supports pipeline mode and bypass mode - Pre-addition operation for the filter function - Supports barrel shifters - Abundant basic logic cells - 4-input LUTs (LUT4s) - Supports shift registers and shadow SRAMs - Block SRAMs with multiple modes - Supports Dual Port mode, Single Port mode, and Semi-Dual Port mode - Supports byte-enable - Flexible PLLs - Frequency adjustment (multiplication and division) and phase adjustment - Supports global clocks - Built-in Flash programming - Instant-on - Supports security bit operation - Supports AUTO BOOT and DUAL BOOT DS117-3.0E 2(70) 1 General Description 1.2 Product Resources ## Configuration - JTAG configuration - Supports JTAG background upgrade Supports up to seven GowinCONFIG configuration modes: AUTOBOOT, SSPI, MSPI, CPU, SERIAL, DUAL BOOT, I2C Slave ## 1.2 Product Resources **Table 1-1 Product Resources** | Device | GW1NR-1 | GW1NR-2 | GW1NR-4 | GW1NR-9 | |---------------------------------------|---------|--------------------------------------------|--------------------------|----------------------------------------------------------------------------| | LUT4s | 1,152 | 2,304 | 4,608 | 8,640 | | Flip-Flops (FFs) | 864 | 2,304<br>(FF+Latch,<br>where FF:<br>2,016) | 3,456 | 6,480 | | Shadow SRAM(SSRAM)<br>Capacity (bits) | 0 | 18,432 | 0 | 17,280 | | Block SRAM(BSRAM)<br>Capacity(bits) | 72K | 72K | 180K | 468K | | Number of BSRAMs | 4 | 4 | 10 | 26 | | User Flash(bits) | 96K | 96K | 256K | 608K | | SDR SDRAM (bits) | _ | _ | 64M | 64M | | PSRAM (bits) | - | 64M(MG49P)<br>32M(MG49PG) | 32M(QN88P)<br>64M(MG81P) | 64M(QN88P/LQ144P/M<br>G100PT/MG100PS)<br>128M(MG100P/MG100P<br>F/ MG100PA) | | NOR Flash (bits) | 4M | 4M(MG49G/<br>MG49PG) | _ | _ | | Multipliers(18 x 18<br>Multipliers) | 0 | 0 | 16 | 20 | | PLLs | 1 | 1 | 2 | 2 | | I/O Banks | 4 | 7 | 4 | 4 | | Maximum GPIOs | 120 | 126 | 218 | 276 | | Core Voltage (LV Version) | 1.2V | 1.2V | 1.2V | 1.2V | | Core Voltage (UV Version) | _ | 1.8V/2.5V/3.3V | 2.5V/3.3V | | DS117-3.0E 3(70) 1 General Description 1.3 Package Information # 1.3 Package Information **Table 1-2 Package-Memory Combinations** | Package | Device | Memory Type | Capacity | Width | |---------------------------------------------|-----------|-------------|----------|---------| | QN88 | GW1NR-4 | SDR SDRAM | 64M | 16 bits | | QINOO | GW1NR-9 | SDR SDRAM | 64M | 16 bits | | QN88P | GW1NR-4 | PSRAM | 32M | 8 bits | | QINOOP | GW1NR-9 | PSRAM | 64M | 16 bits | | MG81P | GW1NR-4 | PSRAM | 64M | 16 bits | | MG100P | GW1NR-9 | PSRAM | 128M | 32 bits | | MG100PF | GW1NR-9 | PSRAM | 128M | 32 bits | | MG100PA | GW1NR-9 | PSRAM | 128M | 32 bits | | MG100PT | GW1NR-9 | PSRAM | 64M | 16 bits | | MG100PS | GW1NR-9 | PSRAM | 64M | 16 bits | | LQ144P | GW1NR-9 | PSRAM | 64M | 16 bits | | FN32G<br>EQ144G<br>QN32X<br>QN48X<br>LQ100G | GW1NR-1 | NOR FLASH | 4M | 1 bit | | MG49P | GW1NR-2 | PSRAM | 64M | 16 bits | | MG49G | GW1NR-2 | NOR FLASH | 4M | 1 bit | | MC40DC | GW1NR-2 | PSRAM | 32M | 8 bits | | MG49PG | GVV INK-2 | NOR FLASH | 4M | 1 bit | DS117-3.0E 4(70) 1 General Description 1.3 Package Information Table 1-3 Device-Package Combinations, Maximum User I/Os, and True LVDS Pairs | Package | Pitch (mm) | Size (mm) | GW1NR-1 | GW1NR-2 <sup>[2]</sup> | GW1NR-4 | GW1NR-9 | |------------------------|------------|-----------|---------|------------------------|---------|---------| | QN88 | 0.4 | 10 x 10 | _ | | 71(11) | 71(19) | | QN88P | 0.4 | 10 x 10 | _ | | 71(11) | 71(17) | | MG49P | 0.5 | 3.8 x 3.8 | _ | 30(8) | _ | _ | | MG49PG | 0.5 | 3.8 x 3.8 | _ | 30(8) | _ | _ | | MG49G | 0.5 | 3.8 x 3.8 | _ | 30(8) | _ | _ | | MG81P | 0.5 | 4.5 x 4.5 | _ | | 68(10) | _ | | MG100P | 0.5 | 5 x 5 | _ | | _ | 87(16) | | MG100PF <sup>[1]</sup> | 0.5 | 5 x 5 | _ | | _ | 87(16) | | MG100PA | 0.5 | 5 x 5 | _ | | _ | 87(17) | | MG100PT | 0.5 | 5 x 5 | _ | | _ | 87(17) | | MG100PS | 0.5 | 5 x 5 | _ | | _ | 87(17) | | LQ144P | 0.5 | 20 x 20 | _ | | _ | 121(20) | | EQ144G | 0.5 | 20 x 20 | 112 | _ | _ | _ | | FN32G | 0.4 | 4 x 4 | 26 | _ | _ | _ | | QN32X | 0.5 | 5 x 5 | 22 | _ | _ | _ | | QN48X | 0.5 | 7 x 7 | 39 | _ | _ | _ | | LQ100G | 0.5 | 14 x 14 | 79 | _ | _ | _ | ### Note! - [1] The pinout of balls C1/C2/D2/F1/F9/A7/A6 of MG100PF has been adjusted based on MG100P. - [2] GW1NR-2 in the MG49P/MG49PG/MG49G packages only supports the I<sup>2</sup>C configuration mode and AUTO BOOT configuration mode. When I<sup>2</sup>C mode is supported, the SDA and SCL pins need to be externally pulled up. - The package types in this manual are referred to by abbreviations, see <u>4.1Part</u> Naming for more information. - For more information, see <u>UG804, GW1NR-1 Pinout</u>, <u>UG805, GW1NR-2 Pinout</u>, <u>UG116, GW1NR-4 Pinout</u>, and <u>UG803, GW1NR-9 Pinout</u>. - JTAGSEL\_N and JTAG pins cannot be used as GPIOs simultaneously. However, when mode [2:0] = 001, the JTAGSEL\_N pin is always a GPIO, in other words the JTAGSEL\_N pin and the four JTAG pins (TCK, TMS, TDI, TDO) can be used as GPIOs simultaneously. See <u>UG119</u>, <u>GW1NR series of FPGA Products Package and Pinout for more details</u>. DS117-3.0E 5(70) 2 Architecture 2.1 Architecture Overview # 2 Architecture ## 2.1 Architecture Overview Figure 2-1 Architecture Overview of GW1NR-1 DS117-3.0E 6(70) 2 Architecture 2.1 Architecture Overview Figure 2-2 Architecture Overview of GW1NR-4 Figure 2-3 Architecture Overview of GW1NR-9 DS117-3.0E 7(70) 2 Architecture 2.1 Architecture Overview Figure 2-4 Architecture Overview of GW1NR-2 As shown in Figure 2-1 to Figure 2-4, the GW1NR device is a system-in-package(SIP) chip that combines the GW1N device and a memory chip. For the features of the memory chips, please refer to 2.2 Memory. As shown in Figure 2-4, the GW1NR-2 device is further embedded with a hard MIPI PHY RX core compared with other GW1NR devices. See Table 1-1 for more information on the resources provided. The core of the GW1NR device is an array of logic cells surrounded by IO blocks. Besides, BSRAMs, DSP blocks, PLLs, an on-chip oscillator, and Flash resources allowing for instant-on are provided. See Table 1-1 for more information on the resources provided. The Configurable Function Unit (CFU) and the Configurable Logic Unit (CLU) are the two kinds of basic logic blocks that form the core of Gowin FPGAs. Devices with different capacities have different numbers of rows and columns of CFUs/CLUs. The CFU can be configured into LUT4 mode, ALU mode, and memory mode. See <u>2.3 Configurable Function Units</u> for more information. The I/O resources in the GW1NR series of FPGA products are arranged around the periphery of the devices in groups referred to as banks. Some of the I/O resources are connected to the memory chip for data storage, and some of the I/O resources are bonded out. The I/O resources support multiple I/O standards and can be used for regular mode, SDR mode, and generic DDR mode. See <u>2.4 Input/Output Blocks</u> for more information. BSRAMs are embedded as a row in the GW1NR series of FPGA products. Each BSRAM has a capacity of 18Kbits and supports multiple configuration modes and operation modes. See <u>2.5 Block SRAM</u> for more information. DS117-3.0E 8(70) 2 Architecture 2.2 Memory The GW1NR series of FPGA products are embedded with Flash resources, including configuration Flash resources and user Flash resources. Configuration Flash resources are used for internal Flash programming, see 2.13 Programming & Configuration for more information. User Flash resources are used for user storage, see 2.6 User Flash (GW1NR-1) and 2.7 User Flash (GW1NR-2/4/9) for more information. The GW1NR series of FPGA products provide DSP blocks. Each DSP block contains two macros, and each macro contains two pre-adders, two 18 x 18 bit multipliers, and one three-input ALU. See <u>2.8 Digital Signal Processing</u> for more information. #### Note! GW1NR-1 and GW1NR-2 do not support DSP resources currently. The GW1NR series of FPGA products have embedded PLL resources. The PLLs can provide synthesizable clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be realized by configuring the parameters. These FPGAs have an embedded programmable on-chip clock oscillator that supports clock frequencies ranging from 2.5 MHz to 105MHz, providing clocking resources for the MSPI mode. It provides an MSPI clock source for the MSPI configuration mode with a tolerance of ±5%. See 2.10 Clocks and 2.14 On-chip Oscillator for more information. The GW1NR-2 device contains a hard MIPI D-PHY RX core, see <u>2.9.1</u> Hard MIPI D-PHY RX core(GW1NR-2) for more information. There are also abundant Configurable Routing Units (CRUs) that interconnect all the resources within the FPGA. For example, routing resources distributed in CFUs and IOBs interconnect resources in them. Routing resources can be automatically generated by the Gowin software. In addition, the GW1NR series of FPGA products also provide abundant dedicated clock resources, long wires (LWs), global set/reset (GSR) resources, programming options, etc. See 2.10 Clocks, 2.11 Long Wires, 2.12 Global Set/Reset for more information. ## 2.2 Memory The GW1NR series of FPGA products in different packages have different capacities and types of memory. Please refer to <u>1.3 Package Information</u> for more information. ## 2.2.1 SDR SDRAM ## **Features** Access time: 4.5ns/5.4ns Clock frequencies: 200/166/143MHz Data width: 16bits Synchronous Operation Internal pipelined architecture DS117-3.0E 9(70) 2 Architecture 2.2 Memory - Four internal banks (1M x 16 bits x 4 banks) - Programmable mode - Column address strobe latency: 2 or 3 - Burst lengths: 1, 2, 4, 8, or full page - Burst type: sequential mode or interleaved mode - Burst-Read-Single-Write - Burst stop function - Byte masking function - Auto refresh and self refresh - 4,096 refresh cycles/64 ms - 3.3V±0.3V power supply<sup>[1]</sup> - LVTTL Interface #### Note! [1] For more information about the power supply, please refer to Table 3-1 Absolute Max. Ratings. ### Overview The SDRAM integrated in the GW1NR series of FPGA Products is a high-speed CMOS synchronous DRAM with a capacity of 64M bits. The SDRAM consists of four banks with each bank containing 1M x16 bits. Each bank is organized as 4096 rows x 256 columns x 16 bits. Burst accesses are supported. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an Activate command, which is then followed by a Read or Write command. The SDRAM provides read or write burst lengths of 1, 2, 4, 8, or full page, with a burst termination option. An auto pre-charge function may be enabled to provide a self-timed row pre-charge that is initiated at the end of the burst sequence. Both the auto-refresh and self-refresh functions are easy to use. Besides, by using a programmable mode register, the system can choose the most suitable modes to maximize its performance. The supply voltage for the SDRAM interface is 3.3V, and the I/O Bank voltage that connects to the SDRAM needs to be 3.3V. For more details, please refer to Table 3-2. The IP Core Generator integrated in the Gowin Software supports a SDR SDRAM controller IP that can interface to both embedded and external SDRAMs. This controller IP can be used for the SDRAM power-up initialization, activation, auto-refresh, etc. For more information, please refer to IPUG279, Gowin SDRAM Controller User Guide. DS117-3.0E 10(70) 2 Architecture 2.2 Memory ## **2.2.2 PSRAM** The features immediately below apply to the MG81P, QN88P, LQ144P, MG100P, MG100PF, MG100PT, and MG100PS packages. ### **Features** - Clock frequency: 166 MHz - 32Mb storage space each - Double Data Rate - Data width: 8 bits - Read-write data strobe (RWDS) - Temperature compensated refresh - Partial array self-refresh (PASR) - Hybrid sleep mode - Deep power down(DPD) - Drive strengths: 35, 50, 100, and 200 Ohm - Burst access - Burst lengths: 16/32/64/128 - Status/control registers - 1.8V power supply<sup>[1]</sup> The features immediately below apply to the MG100PA, MG49P, and MG49PG packages. ## **Features** - Clock rate up to 233MHz, 466MB/s read/write throughput - 32Mb storage space each - Partial array self-refresh (PASR) - Data Masking (DM) for write operations - Write burst lengths: maximum 1024 bytes, minimum 2 bytes ### Note! [1] For more information on the power supply, see <u>UG805</u>, <u>GW1NR-2 Pinout</u>, <u>UG116</u>, <u>GW1NR-4 Pinout</u>, <u>UG803</u>, <u>GW1NR-9 Pinout</u>. The supply voltage for the PSRAM interface is 1.8V, and the I/O Bank voltage that connects to the PSRAM needs to be 1.8V. For more details, please refer to Table 3-2. The IP Core Generator integrated in the Gowin Software supports a PSRAM controller IP that can interface to both embedded and external PSRAMs. This controller IP can be used for the PSRAM power-up initialization, read calibration, etc. For more information, please refer to IPUG767, Gowin UHS PSRAM Memory Interface & 2CH IP User Guide and IPUG943, Gowin PSRAM Memory Interface HS & HS 2CH IP User DS117-3.0E 11(70) ## Guide. ## 2.2.3 NOR Flash ### **Features** - 4M bits of storage, 256 bytes per page - Supports SPI - Clock frequency - Dual output data transfer up to 160Mbits/s ~ 100MHz (3.0V~3.6V) - Dual output data transfer up to 120Mbits/s ~ 70MHz (2.1V~3.0V) - Dual output data transfer up to 80Mbits/s ~ 50MHz (1.65V~2.1V) - Software/Hardware Write Protection: - Entire/partial write protection via software settings - Top/bottom block protection - Minimum 100,000 program/erase cycles - Fast program/erase operations: Page program time: 1.6ms Sector erase time: 150ms - Block erase time: 0.5s/0.8s - Chip erase time: 6s/3s Flexible Architecture: Sector: 4K bytes Block: 32/64K bytes - Lower power consumption: - Stand-by current: 0.1uA - Power down current: 0.1uA - Security Features - 128-bit unique ID for each device - Data retention: 20 years Gowin provides a universal SPI NOR Flash Interface IP allowing for interconnection with the SPI NOR Flash chip. For more information, see IPUG945, Gowin SPI Nor Flash Interface IP User Guide. ## 2.3 Configurable Function Units ## 2.3.1 Introduction Configurable Function Units (CFUs) and/or Configurable Logic Units (CLUs) are the basic cells for the core of GOWINSEMI FPGA Products. Each basic cell consists of four Configurable Logic Sections (CLSs) and DS117-3.0E 12(70) their routing resource Configurable Routing Units (CRUs). Each of the three CLSs contains two 4-input LUTs and two registers, and the other one only contains two 4-input LUTs, as shown in Figure 2-5. The CLSs in the CLUs cannot be configured as SRAMs, but can be configured as basic LUTs, ALUs, and ROMs. The CLSs in the CFUs can be configured as basic LUTs, ALUs, SRAMs, and ROMs according to application scenarios. Figure 2-5 CFU Structure View ## Note! The SREGs need special patch support. Please contact Gowin's technical support or local office for this patch. For more information on the CFUs, see <u>UG288, Gowin Configurable</u> Function Unit (CFU) User Guide. DS117-3.0E 13(70) ## 2.4 Input/Output Blocks ## 2.4.1 Introduction The Input/Output Block (IOB) in the GW1NR series of FPGA products consists a buffer pair, IO logic, and corresponding routing units. As shown in Figure 2-6, each IOB connects to two pins (marked as A and B), which can be used as a differential pair or as two single-ended inputs/outputs. Figure 2-6 IOB Structure View The features of the IOB include: - V<sub>CCIO</sub> supplied with Each bank - LVCMOS, PCI, LVTTL, LVDS, SSTL, HSTL, etc. - Input hysteresis options - Drive strength options - Individual Bus Keeper, Pull-up/Pull-down, and Open Drain options - Hot socketing - IO logic supports basic mode, SDR mode, DDR mode, etc. For more information on the IOBs, see <u>UG289</u>, <u>Gowin Programmable IO User Guide</u>. DS117-3.0E 14(70) ## 2.4.2 I/O Standards There are four banks in the GW1NR-1/4/9 devices, as shown in Figure 2-7. There are seven banks in the GW1NR-2 device, as shown in Figure 2-10. Each bank has its own I/O power supply $V_{\rm CCIO}$ . To support SSTL, HSTL, etc., Each bank also has one independent voltage source ( $V_{\rm REF}$ ) as the reference voltage. You can choose to use the internal $V_{\rm REF}$ (0.5 x $V_{\rm CCIO}$ ) or the external $V_{\rm REF}$ input via any IO from the bank. Figure 2-7 I/O Bank Distribution View of GW1NR-1/4/9 Figure 2-8 I/O Bank Distribution View of GW1NR-2 The GW1NR series of FPGA products support LV version and UV version. The LV version devices support 1.2V V<sub>CC</sub> for low power consumption. V<sub>CCIO</sub> can be set to 1.2V, 1.5V, 1.8V, 2.5V, or 3.3V as needed. The UV version devices support 1.8V, 2.5V, and 3.3V V<sub>CC</sub>, and a linear voltage regulator is integrated to facilitate a single power supply. Vccx supports 1.8V, 2.5V, or 3.3V. The GPIOs of the GW1NR series of FPGA products support MIPI IO mode, see Table 2-8 for more details. Note! DS117-3.0E 15(70) During configuration, all GPIOs of the device are high-impedance with internal weak pull-ups. After the configuration is complete, the I/O states are controlled by user programs and constraints. The states of configuration-related I/Os differ depending on the configuration mode. For the recommended operating conditions of different devices, please refer to 3.1 Operating Conditions. For the V<sub>CCIO</sub> requirements of different I/O standards see Table 2-1 and Table 2-2. Table 2-1 Output I/O Standards and Configuration Options | I/O Type (output) | Single-ended/Di<br>fferential | Bank Vccio(V) | Drive Strength (mA) | Typical Applications | |-------------------------|-------------------------------|---------------|---------------------|---------------------------------------------------------| | MIPI <sup>[1]</sup> | Differential<br>(TLVDS) | 1.2 | 8 | Mobile Industry Processor Interface | | LVDS25 <sup>[2]</sup> | Differential<br>(TLVDS) | 2.5/3.3 | 3.5/2.5/2/1.25 | High-speed point-to-point data transmission | | RSDS <sup>[2]</sup> | Differential<br>(TLVDS) | 2.5/3.3 | 2 | High-speed point-to-point data transmission | | MINILVDS <sup>[2]</sup> | Differential<br>(TLVDS) | 2.5/3.3 | 2 | LCD timing driver interface and column driver interface | | PPLVDS <sup>[2]</sup> | Differential<br>(TLVDS) | 2.5/3.3 | 3.5 | LCD row/column driver | | LVDS25E | Differential | 2.5 | 8 | High-speed<br>point-to-point data<br>transmission | | BLVDS25E | Differential | 2.5 | 16 | Multi-point<br>high-speed data<br>transmission | | MLVDS25E | Differential | 2.5 | 16 | LCD timing driver interface and column driver interface | | RSDS25E | Differential | 2.5 | 8 | High-speed<br>point-to-point data<br>transmission | | LVPECL33E | Differential | 3.3 | 16 | Universal interface | | HSTL18D_I | Differential | 1.8 | 8 | Memory interface | | HSTL18D_II | Differential | 1.8 | 8 | Memory interface | | HSTL15D_I | Differential | 1.5 | 8 | Memory interface | DS117-3.0E 16(70) | I/O Type (output) | Single-ended/Di<br>fferential | Bank Vccio(V) | Drive Strength (mA) | Typical Applications | |-------------------|-------------------------------|---------------|-----------------------------|----------------------| | SSTL15D | Differential | 1.5 | 8 | Memory interface | | SSTL18D_I | Differential | 1.8 | 8 | Memory interface | | SSTL18D_II | Differential | 1.8 | 8 | Memory interface | | SSTL25D_I | Differential | 2.5 | 8 | Memory interface | | SSTL25D_II | Differential | 2.5 | 8 | Memory interface | | SSTL33D_I | Differential | 3.3 | 8 | Memory interface | | SSTL33D_II | Differential | 3.3 | 8 | Memory interface | | LVCMOS12D | Differential | 1.2 | 6/2 | Universal interface | | LVCMOS15D | Differential | 1.5 | 8/4 | Universal interface | | LVCMOS18D | Differential | 1.8 | 8/12/4 | Universal interface | | LVCMOS25D | Differential | 2.5 | 8/16/12/4 | Universal interface | | LVCMOS33D | Differential | 3.3 | 8/16/12/4 | Universal interface | | HSTL15_I | Single-ended | 1.5 | 8 | Memory interface | | HSTL18_I | Single-ended | 1.8 | 8 | Memory interface | | HSTL18_II | Single-ended | 1.8 | 8 | Memory interface | | SSTL15 | Single-ended | 1.5 | 8 | Memory interface | | SSTL18_I | Single-ended | 1.8 | 8 | Memory interface | | SSTL18_II | Single-ended | 1.8 | 8 | Memory interface | | SSTL25_I | Single-ended | 2.5 | 8 | Memory interface | | SSTL25_II | Single-ended | 2.5 | 8 | Memory interface | | SSTL33_I | Single-ended | 3.3 | 8 | Memory interface | | SSTL33_II | Single-ended | 3.3 | 8 | Memory interface | | LVCMOS12 | Single-ended | 1.2 | 4,8 | Universal interface | | LVCMOS15 | Single-ended | 1.5 | 4,8 | Universal interface | | LVCMOS18 | Single-ended | 1.8 | 4,8,12 | Universal interface | | LVCMOS25 | Single-ended | 2.5 | 4,8,12,16 | Universal interface | | LVCMOS33/ | Single-ended | 3.3 | 4,8,12,16,24 <sup>[3]</sup> | Universal interface | DS117-3.0E 17(70) | I/O Type (output) | Single-ended/Di<br>fferential | Bank Vccio(V) | Drive Strength (mA) | Typical Applications | |-------------------|-------------------------------|---------------|---------------------|------------------------| | LVTTL33 | | | | | | PCI33 | Single-ended | 3.3 | N/A | PC and embedded system | ## Note! - [1] Bank0/Bank3/Bank4/Bank5 of GW1NR-2 and Bank2 of GW1NR-9 support MIPI I/O output. - [2] GW1NR-1 does not support this I/O type. - [3] GW1NR-2 does not support 24mA. DS117-3.0E 18(70) Table 2-2 Input I/O Standards and Configuration Options | I/O Type(input) | Single-ended/Diff<br>erential | Bank Vccio(V) | Supports Hysteresis<br>Options? | Needs<br>V <sub>REF</sub> ? | |---------------------|-------------------------------|---------------------|---------------------------------|-----------------------------| | MIPI <sup>[1]</sup> | Differential<br>(TLVDS) | 1.2 | No | No | | LVDS25 | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | RSDS | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | MINILVDS | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | PPLVDS | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | LVDS25E | Differential | 2.5/3.3 | No | No | | BLVDS25E | Differential | 2.5/3.3 | No | No | | MLVDS25E | Differential | 2.5/3.3 | No | No | | RSDS25E | Differential | 2.5/3.3 | No | No | | LVPECL33E | Differential | 3.3 | No | No | | HSTL18D_I | Differential | 1.8/2.5/3.3 | No | No | | HSTL18D_II | Differential | 1.8/2.5/3.3 | No | No | | HSTL15D_I | Differential | 1.5/1.8/2.5/3.3 | No | No | | SSTL15D | Differential | 1.5/1.8/2.5/3.3 | No | No | | SSTL18D_I | Differential | 1.8/2.5/3.3 | No | No | | SSTL18D_II | Differential | 1.8/2.5/3.3 | No | No | | SSTL25D_I | Differential | 2.5/3.3 | No | No | | SSTL25D_II | Differential | 2.5/3.3 | No | No | | SSTL33D_I | Differential | 3.3 | No | No | | SSTL33D_II | Differential | 3.3 | No | No | | LVCMOS12D | Differential | 1.2/1.5/1.8/2.5/3.3 | No | No | | LVCMOS15D | Differential | 1.5/1.8/2.5/3.3 | No | No | | LVCMOS18D | Differential | 1.8/2.5/3.3 | No | No | DS117-3.0E 19(70) | I/O Type(input) | Single-ended/Diff<br>erential | Bank Vccio(V) | Supports Hysteresis Options? | Needs<br>V <sub>REF</sub> ? | |----------------------|-------------------------------|------------------------------------------|------------------------------|-----------------------------| | LVCMOS25D | Differential | 2.5/3.3 | No | No | | LVCMOS33D | Differential | 3.3 | No | No | | HSTL15_I | Single-ended | 1.5 or<br>1.5/1.8/2.5/3.3 <sup>[2]</sup> | No | Yes | | HSTL18_I | Single-ended | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | HSTL18_II | Single-ended | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | SSTL15 | Single-ended | 1.5 or<br>1.5/1.8/2.5/3.3 <sup>[2]</sup> | No | Yes | | SSTL18_I | Single-ended | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | SSTL18_II | Single-ended | 1.8 or 1.8/2.5/3.3 <sup>[3]</sup> | No | Yes | | SSTL25_I | Single-ended | 2.5 or 2.5/3.3 <sup>[4]</sup> | No | Yes | | SSTL25_II | Single-ended | 2.5 or 2.5/3.3 <sup>[4]</sup> | No | Yes | | SSTL33_I | Single-ended | 3.3 | No | Yes | | SSTL33_II | Single-ended | 3.3 | No | Yes | | LVCMOS12 | Single-ended | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS15 | Single-ended | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS18 | Single-ended | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS25 | Single-ended | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | LVCMOS33/<br>LVTTL33 | Single-ended | 1.2/1.5/1.8/2.5/3.3 | Yes | No | | PCI33 | Single-ended | 3.3 | Yes | No | | LVCMOS33OD25 | Single-ended | 2.5 | No | No | | LVCMOS33OD18 | Single-ended | 1.8 | No | No | | LVCMOS33OD15 | Single-ended | 1.5 | No | No | | LVCMOS25OD18 | Single-ended | 1.8 | No | No | | LVCMOS25OD15 | Single-ended | 1.5 | No | No | | LVCMOS18OD15 | Single-ended | 1.5 | No | No | DS117-3.0E 20(70) | I/O Type(input) | Single-ended/Diff erential | Bank Vccio(V) | Supports Hysteresis Options? | Needs<br>V <sub>REF</sub> ? | |-----------------|----------------------------|---------------|------------------------------|-----------------------------| | LVCMOS15OD12 | Single-ended | 1.2 | No | No | | LVCMOS25UD33 | Single-ended | 3.3 | No | No | | LVCMOS18UD25 | Single-ended | 2.5 | No | No | | LVCMOS18UD33 | Single-ended | 3.3 | No | No | | LVCMOS15UD18 | Single-ended | 1.8 | No | No | | LVCMOS15UD25 | Single-ended | 2.5 | No | No | | LVCMOS15UD33 | Single-ended | 3.3 | No | No | | LVCMOS12UD15 | Single-ended | 1.5 | No | No | | LVCMOS12UD18 | Single-ended | 1.8 | No | No | | LVCMOS12UD25 | Single-ended | 2.5 | No | No | | LVCMOS12UD33 | Single-ended | 3.3 | No | No | #### Note! - [1] Bank2 of GW1NR-2, Bank6 (Hard core) of GW1NR-2, and Bank0 of GW1NR-9 support MIPI I/O input. - [2] When V<sub>REF</sub> is INTERNAL, V<sub>CCIO</sub> of this I/O type is 1.5V; when V<sub>REF</sub> is VREF1\_LOAD, V<sub>CCIO</sub> of this I/O type is 1.5V/1.8V/2.5V/3.3V. - [3] When V<sub>REF</sub> is INTERNAL, V<sub>CCIO</sub> of this I/O type is 1.8V; when V<sub>REF</sub> is VREF1 LOAD, V<sub>CCIO</sub> of this I/O type is 1.8V/2.5V/3.3V. - [4] When V<sub>REF</sub> is INTERNAL, V<sub>CCIO</sub> of this I/O type is 2.5V; when V<sub>REF</sub> is VREF1 LOAD, V<sub>CCIO</sub> of this I/O type is 2.5V/3.3V. ## 2.4.3 True LVDS Design BANK1/2/3 of the GW1NR series of FPGA products (except GW1NR-1) support true LVDS output. In addition, BANK0/1/2/3 support LVDS25E, MLVDS25E, BLVDS25E, etc. For more information about true LVDS, see <u>UG805</u>, <u>GW1NR-2 Pinout</u>, <u>UG116</u>, <u>GW1NR-4 Pinout</u>, <u>UG803</u>, <u>GW1NR-9 Pinout</u>. True LVDS input needs a $100\Omega$ termination resistor, see Figure 2-9 for the reference design. Specific banks of the GW1NR series of FPGA products(Automotive) support programmable on-chip $100\Omega$ input differential termination resistors, see <u>UG289</u>, <u>Gowin Programmable IO User Guide</u>. DS117-3.0E 21(70) Figure 2-9 True LVDS Design For information about termination for LVDS25E, MLVDS25E, and BLVDS25E, please refer to <u>UG289</u>, <u>Gowin Programmable IO User Guide</u>. ## 2.4.4 I/O Logic Figure 2-10 shows the I/O logic input and output of the GW1NR series of FPGA products. Figure 2-10 I/O Logic Input and Output DS117-3.0E 22(70) **Table 2-3 Port Description** | Port | I/O | Description | | |----------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CI <sup>[1]</sup> | Input | GCLK input signal. For the number of GCLK input signals, please refer to UG804, GW1NR-1 Pinout, UG805, GW1NR-2 Pinout, UG116, GW1NR-4 Pinout, and UG803, GW1NR-9 Pinout. | | | DI | Input | IO port low-speed input signal input into the fabric directly. | | | Q | Output | IREG output signal in the SDR module. | | | Q <sub>0</sub> -Q <sub>n-1</sub> | Output | IDES output signal in the DDR module. | | #### Note! When CI is used as GCLK input, DI, Q, and Q0-Qn-1 cannot be used as I/O input and output. Descriptions of the I/O logic modules of the GW1NR series of FPGA products are presented below. ### **IODELAY** See Figure 2-11 for an overview of the IODELAY module. Each I/O of the GW1NR series of FPGA products has an IODELAY module, providing a total of 128(0~127) steps of delay, with one step of delay time being about 30 ps. Figure 2-11 IODELAY Diagram There are two ways to control the delay: - Static control. - Dynamic control: can be used with the IEM module to adjust the dynamic sampling window. The IODELAY module cannot be used for both input and output at the same time. ## I/O Register See Figure 2-12 for the I/O register in the GW1NR series of FPGA products. Each I/O provides one input register (IREG), one output register (OREG), and one tristate register (TRIREG). DS117-3.0E 23(70) Figure 2-12 I/O Register Diagram ### Note! - CE can be programmed as either active low (0: enable) or active high (1: enable). - CLK can be programmed as either rising edge triggering or falling edge triggering. - SR can be programmed as either synchronous/asynchronous SET/RESET or disabled. - The register can be programmed as a register or a latch. ## **IEM** The IEM(Input Edge Monitor) module is used to sample data edges and is used in generic DDR mode, as shown in Figure 2-13. Figure 2-13 IEM Diagram ## Deserializer(DES) and Clock Domain Transfer This series of FPGA products provide a simple deserializer(DES) for input I/O logic to support advanced I/O protocols. ### **SER** This series of FPGA products provide a simple serializer(SER) for output I/O logic to support advanced I/O protocols. ## 2.4.5 I/O Logic Modes The I/O Logic of the GW1NR series of FPGA products supports several operation modes. In each operation mode, the I/O (or I/O differential pair) can be configured as output, input, INOUT or tristate output (output signal with tristate control). The pins of GW1NR-1(except IOL6(A, B,C....J) and IOR6(A,B,C....J)) support IO logic. The pins of GW1NR-4(except IOL10(A, B,C....J) and IOR10(A,B,C....J)) support IO logic. The pins of GW1NR-2(except IOT2(A, B), IOT3A) support IO logic. All pins of GW1NR-9 support I/O logic. DS117-3.0E 24(70) 2 Architecture 2.5 Block SRAM ## 2.5 Block SRAM ## 2.5.1 Introduction The GW1NR series of FPGA products provide abundant block SRAM resources. These memory resources are distributed as blocks throughout the FPGA array in the form of rows. Therefore, they are called block static random access memories (BSRAMs). The capacity of each BSRAM can be up to 18,432 bits (18K bits). There are four operation modes: Single Port mode, Dual Port mode, Semi-Dual Port mode, and ROM mode. An abundance of BSRAM resources provide a guarantee for the user's high-performance design. The features of BSRAMs include: - Up to 18,432 bits per BSRAM - Clock frequency up to 190MHz - Supports Single Port mode - Supports Dual Port mode - Supports Semi-Dual Port mode - Provides parity bits - Supports ROM Mode - Data widths from 1 to 36 bits - Mixed clock mode - Mixed data width mode - Byte Enable function for double-byte and above data - Normal read and write mode - Read-before-write mode - Write-through mode For more information on the BSRAMs, see <u>UG285, Gowin BSRAM & SSRAM User Guide</u>. ## 2.5.2 Memory Configuration Modes BSRAMs in the GW1NR series of FPGA products support various data widths, see Table 2-4. DS117-3.0E 25(70) 2 Architecture 2.5 Block SRAM **Table 2-4 Memory Size Configuration** | Single Port<br>Mode | Dual Port Mode <sup>[1]</sup> | Semi-Dual Port<br>Mode | ROM Mode | |---------------------|-------------------------------|------------------------|----------| | 16K x 1 | 16K x 1 | 16K x 1 | 16K x 1 | | 8K x 2 | 8K x 2 | 8K x 2 | 8K x 2 | | 4K x 4 | 4K x 4 | 4K x 4 | 4K x 4 | | 2K x 8 | 2K x 8 | 2K x 8 | 2K x 8 | | 1K x 16 | 1K x 16 | 1K x 16 | 1K x 16 | | 512 x 32 | - | 512 x 32 | 512 x 32 | | 2K x 9 | 2K x 9 | 2K x 9 | 2K x 9 | | 1K x 18 | 1K x 18 | 1K x 18 | 1K x 18 | | 512 x 36 | - | 512 x 36 | 512 x 36 | #### Note! [1] For the GW1NR-9 devices, only the C version supports dual port mode. ## Single Port Mode The single port mode supports 2 read modes (Bypass mode and Pipeline mode) and 3 write modes (Normal mode, Write-Through mode, and Read-before-Write mode). In single port mode, writing to or reading from one port at one clock edge is supported. During the write operation, the written data will be transferred to the output of the BSRAM. When the output register is bypassed, the new data will show up at the same write clock rising edge. For more information on single port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide. ## **Dual Port Mode** The dual port mode supports 2 read modes (Bypass mode and Pipeline mode) and 2 write modes (Normal mode and Write-Through mode). The applicable operations are as follows: - Two independent read operations - Two independent write operations - An independent read operation and an independent write operation ## Note! It is not recommended to perform simultaneous read access from one port and write access from the other port to the same memory address. For more information on dual port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide. DS117-3.0E 26(70) #### Semi-Dual Port Mode The semi-dual port mode supports 2 read modes (Bypass mode and Pipeline mode) and 1 write mode (Normal mode). Semi-dual port mode supports simultaneous read and write operations in the form of writing to port A and reading from port B. #### Note! It is not recommended to perform simultaneous read access from one port and write access from the other port to the same memory address. For more information on semi-dual port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide. #### **ROM Mode** BSRAMs can be configured as ROMs. The ROM can be initialized during the device configuration stage, and the ROM data needs to be provided in the initialization file. Initialization is completed during the device power-on process. Each BSRAM can be configured as one 16Kbits ROM. For more information on ROM mode, please refer to <u>UG285</u>, <u>Gowin BSRAM & SSRAM User Guide</u>. # 2.5.3 Mixed Data Width Configuration The BSRAMs in the GW1NR series of FPGA products support mixed data width operations. In dual port mode and semi-dual port mode, the data widths for read and write can be different, see Table 2-5 and Table 2-6. Table 2-5 Dual Port Mixed Read/Write Data Width Configuration<sup>[1],[2]</sup> | Read | Write Port | | | | | | | |---------|------------|--------|--------|--------|---------|--------|---------| | Port | 16K x 1 | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 2K x 9 | 1K x 18 | | 16K x 1 | * | * | * | * | * | | | | 8K x 2 | * | * | * | * | * | | | | 4K x 4 | * | * | * | * | * | | | | 2K x 8 | * | * | * | * | * | | | | 1K x 16 | * | * | * | * | * | | | | 2K x 9 | | | | | | * | * | | 1K x 18 | | | | | | * | * | #### Note! - [1] For the GW1NR-9 devices, only the C version supports dual port mode. - [2] "\*" denotes the modes supported. DS117-3.0E 27(70) Table 2-6 Semi-dual Port Mixed Read/Write Data Width Configuration | Read | Write Port | | | | | | | | | |---------|------------|--------|--------|--------|---------|----------|--------|---------|----------| | Port | 16K x 1 | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 512 x 32 | 2K x 9 | 1K x 18 | 512 x 36 | | 16K x 1 | * | * | * | * | * | * | | | | | 8K x 2 | * | * | * | * | * | * | | | | | 4K x 4 | * | * | * | * | * | * | | | | | 2K x 8 | * | * | * | * | * | * | | | | | 1K x 16 | * | * | * | * | * | * | | | | | 512x32 | * | * | * | * | * | * | | | | | 2K x 9 | | | | | | | * | * | * | | 1K x 18 | | | | | | | * | * | * | #### Note! #### 2.5.4 Byte-enable BSRAMs support the byte-enable function. For data longer than a byte, the additional bits can be blocked, allowing only the selected portion to be written into the memory. The blocked bits will be retained for future operation. Read/write enable ports (WREA, WREB) and byte-enable parameter options can be used to control the BSRAM write operation. #### Note! For the GW1NR series, only GW1NR-2, GW1NR-2B, GW1NR-2C, and GW1NR-4D support the byte-enable function. # 2.5.5 Parity Bit There are parity bits in BSRAMs. The 9th bit in each byte can be used as a parity bit to check the correctness of data transmission. It can also be used for data storage. # 2.5.6 Synchronous Operation - All the input registers of BSRAMs support synchronous write. - The output registers can be used as pipeline registers to improve design performance. - The output registers are bypass-able. # 2.5.7 BSRAM Operation Modes The BSRAM supports five different operations, including two read modes (Bypass mode and Pipeline mode) and three write modes (Normal mode, Write-Through mode, and Read-before-Write mode). DS117-3.0E 28(70) <sup>&</sup>quot;\*" denotes the modes supported. #### Read Mode The following two read modes are supported. #### PIPELINE MODE When a synchronous write cycles into a memory array with pipeline registers enabled, the data can be read from pipeline registers in the next clock cycle. The data bus can be up to 36 bits in this mode. #### **BYPASS MODE** When a synchronous write cycles into a memory array with pipeline registers bypassed, the outputs are registered at the memory array. Figure 2-14 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode #### Write Mode #### **NORMAL MODE** In this mode, when you write data to one port, the output data of this port does not change. The written data will not appear at the read port. DS117-3.0E 29(70) #### WRITE-THROUGH MODE In this mode, when you write data to one port, the written data will appear at the output of this port. #### **READ-BEFORE-WRITE MODE** In this mode, when you write data to one port, the written data will be stored in the memory according to the address, and the original data in this address will appear at the output of this port. #### 2.5.8 Clock Mode Table 2-7 lists the clock modes in different BSRAM modes: Table 2-7 Clock Modes in Different BSRAM Modes | Clock Mode | Dual Port Mode | Semi-Dual Port Mode | Single Port Mode | |---------------------------|----------------|---------------------|------------------| | Independent<br>Clock Mode | Yes | No | No | | Read/Write<br>Clock Mode | Yes | Yes | No | | Single Port Clock<br>Mode | No | No | Yes | #### **Independent Clock Mode** Figure 2-15 shows the independent clock operation in dual port mode with one clock at each port. CLKA controls all the registers at Port A; CLKB controls all the registers at Port B. Figure 2-15 Independent Clock Mode #### Read/Write Clock Mode Figure 2-16 shows the read/write clock operation in semi-dual port mode with one clock at each port. The write clock (CLKA) controls data inputs, write addresses and read/write enable signals of Port A. The read clock (CLKB) controls data outputs, read addresses, and read enable signals of Port B. DS117-3.0E 30(70) Figure 2-16 Read/Write Clock Mode #### **Single Port Clock Mode** Figure 2-17 shows the clock operation in single port mode. Figure 2-17 Single Port Clock Mode DS117-3.0E 31(70) # 2.6 User Flash (GW1NR-1) GW1NR-1 provides a User Flash with 12K bytes (48 pages x 256 bytes). The key features include: - NOR Flash - 100,000 write cycles - Greater than 10 years of data retention at +85°C - Selectable input/output data widths of 8/16/32 bits - Page size: 256 bytesStandby current: 3µA - Page write time: 8.2ms For more information about the User Flash, please refer to <u>UG295</u>, <u>Gowin User Flash User Guide</u>. For the correspondence between User Flash primitives and devices supported, please refer to Table 3-1 Devices Supported of <u>UG295</u>, <u>Gowin User Flash User Guide</u>. # 2.7 User Flash (GW1NR-2/4/9) The capacity of the User Flash in GW1NR-2 is 96Kbits. The capacity of the User Flash in GW1NR-4 is 256Kbits. The capacity of the User Flash in GW1NR-9 is 608Kbits. The User Flash consists of row memories and column memories. One row memory consists of 64 column memories. The capacity of one column memory is 32 bits, and the capacity of one row memory is 64\*32=2048 bits. Page erase is supported, and the capacity of one page is 2048 bytes, that is, one page contains 8 rows. The key features include: - NOR Flash - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Data width: 32 bits - Capacity in GW1NR-2: 48 rows x 64 columns x 32 = 96K bits - Capacity in GW1NR-4: 128 rows x 64 columns x 32 = 256K bits - Capacity in GW1NR-9: 304 rows x 64 columns x 32 = 608K bits - Page erase capability: 2,048 bytes per page - Fast Page Erase/Word Program Operation - Clock frequency: 40 MHz - Word Program Time: ≤16µs - Page Erase Time: ≤120 ms - Current DS117-3.0E 32(70) - Read current/duration: 2.19mA/25ns (Vcc) & 0.5mA/25ns (Vccx)(MAX) - Program/erase operation: 12/12mA(MAX) For more information about the User Flash, please refer to <u>UG295</u>, <u>Gowin User Flash User Guide</u>. For the correspondence between User Flash primitives and devices supported, please refer to Table 3-1 Devices Supported of <u>UG295</u>, <u>Gowin User Flash User Guide</u>. # 2.8 Digital Signal Processing #### 2.8.1 Introduction GW1NR devices provide abundant DSP resources. Gowin's DSP solutions can address high-performance digital signal processing needs such as FIR and FFT designs. The DSP resources have the advantages of stable timing performance, high resource utilization, and low power consumption. The DSP resources offer the following functions: - Multipliers with three widths: 9-bit, 18-bit, 36-bit - 54-bit ALU - Multipliers cascading to support wider data widths - Barrel shifters - Adaptive filtering through signal feedback - Computing with options to round to a positive number or a prime number - Supports pipeline mode and bypass mode. For more information on the DSP resources, see <u>UG287, Gowin</u> Digital Signal Processing (DSP) User Guide. #### 2.8.2 Macro The DSP blocks are distributed throughout the FPGA array in the form of rows. Each DSP block contains two macros, and each macro contains two pre-adders, two 18 x 18 bit multipliers, and one three-input ALU. #### Pre-adder Each DSP macro contains two pre-adders for implementing pre-addition, pre-subtraction, and shifting. The pre-adders are located at the first stage with two input ports: - Parallel 18-bit input B or SIB; - Parallel 18-bit input A or SIA. - Each input port supports pipeline mode and bypass mode. - Gowin's pre-adders can be used independently as function blocks, which support 9-bit and 18-bit width. DS117-3.0E 33(70) #### Multiplier The multipliers are located after the pre-adders. The multipliers can be configured as $9 \times 9$ , $18 \times 18$ , $36 \times 18$ , or $36 \times 36$ . Register mode and bypass mode are supported in both input and output ports. The configuration modes that a macro supports include: - One 18 x 36 multiplier - Two 18 x 18 multipliers - Four 9 x 9 multipliers Two macros can form one 36 x 36 multiplier. #### **Arithmetic Logic Unit** Each DSP macro contains one 54-bit ALU, which can further enhance multipliers' functions. Register mode and bypass mode are supported in both input and output ports. The functions include: - Addition/subtraction operations of multiplier output data/0, data A, and data B - Addition/subtraction operations of multiplier output data/0, data B, and carry C - Addition/subtraction operations of data A, data B, and carry C #### 2.8.3 DSP Operation Modes - Multiplier mode - Multiply accumulator mode - Multiply-add accumulator mode DS117-3.0E 34(70) 2 Architecture 2.9 MIPI D-PHY #### 2.9 MIPI D-PHY #### 2.9.1 Hard MIPI D-PHY RX core(GW1NR-2) GW1NR-2 provides a hard MIPI D-PHY RX core that supports the "MIPI Alliance Standard for D-PHY Specification(Version 2.1)". The dedicated D-PHY core supports MIPI DSI and CSI-2 mobile video interfaces for cameras and displays. The key features include: - Supports unidirectional high-speed (HS) mode at up to 8Gbps per quad(four data lanes) - Supports up to 4 data lanes and 1 clock lane - Supports bidirectional low-power (LP) mode at up to 10Mbps per lane - Supports built-in HS Sync, bit and lane alignment - Supports MIPI D-PHY RX 1:8 and 1:16 deserialization modes - Supports MIPI DSI and MIPI CSI-2 link layers - Available on Bank6 #### 2.9.2 GPIOs support MIPI D-PHY RX/TX The GPIOs support MIPI IO mode. MIPI D-PHY RX/TX implemented by using MIPI IO mode supports MIPI DSI and CSI-2 interfaces for cameras and displays in both transmit and receive modes. The support for MIPI IO mode in the GW1NR series of FPGA products is shown in the table below. Table 2-8 List of GW1NR series of FPGA Products that Support MIPI IO Mode | MIPI Input/Output | GW1NR-2 | GW1NR-9 | |-------------------|-------------------------------|-------------------------| | MIPI Input | Bank2(with dynamic ODT) | Bank0(with dynamic ODT) | | MIPI Output | Bank0/3/4/5(with dynamic ODT) | Bank2 | The key features include: - High Speed RX and TX at up to 4.8Gbps - Supports up to 4 data lanes and 1 clock lane - Supports multiple PHYs(if there are enough IOs available) - Supports bidirectional low-power (LP) mode - Supports MIPI DSI and MIPI CSI-2 link layers - Supports built-in HS Sync, bit and lane alignment - Supports MIPI D-PHY RX 1:8 and 1:16 deserialization modes - Supports multiple IO Types: ELVDS, TLVDS, SLVS200, LVDS, and MIPI D-PHY IO DS117-3.0E 35(70) 2 Architecture 2.10 Clocks For more information, see <u>IPUG948</u>, <u>Gowin MIPI D-PHY RX TX Advance IP User Guide</u>. #### 2.10 Clocks The clock resources and wiring are critical for high-performance applications in FPGA. The GW1NR series of FPGA products provide global clocks (GCLKs) which connect to all the registers directly. In addition, high-speed clocks (HCLKs), PLLs, etc. are provided. For more information on the GCLKs, HCLKs, PLLs, see <u>UG286</u>, Gowin Clock User Guide. #### 2.10.1 Global Clocks The Global Clock(GCLK) resources are distributed as quadrants in the GW1NR devices, with each quadrant providing eight GCLKs. The clock sources of GCLKs include dedicated clock input pins and CRUs, and better clock performance can be achieved by using the dedicated clock input pins. ## 2.10.2 Phase-locked Loop The PLL (Phase-locked Loop) is one kind of feedback control circuit. The frequency and phase of the internal oscillator signal are controlled by the external input reference clock. PLLs in the GW1NR series of FPGA products can provide synthesizable clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be achieved by configuring the parameters. ## 2.10.3 High-speed Clocks The high-speed clocks (HCLKs) can support high-performance data transmission of I/Os and are mainly suitable for source synchronous data transfer protocols, see Figure 2-18, Figure 2-19, Figure 2-20, and Figure 2-21. DS117-3.0E 36(70) 2 Architecture 2.10 Clocks Figure 2-18 GW1NR-1 HCLK Distribution Figure 2-19 GW1NR-2 HCLK Distribution DS117-3.0E 37(70) 2 Architecture 2.11 Long Wires I/O Bank0 I/O Bank1 I/O Bank2 I/O Bank2 I/O Bank HCLK Figure 2-20 GW1NR-4 HCLK Distribution Figure 2-21 GW1NR-9 HCLK Distribution # 2.11 Long Wires As a supplement to the CRU, the GW1NR series of FPGA products provide another kind of routing resource - the long wire, which can be used for clock, clock enable, set/reset, or other high fan out signals. # 2.12 Global Set/Reset The GW1NR series of FPGA products offer a dedicated global set/reset (GSR) network that connects directly to the device's internal logic and can be used as asynchronous/synchronous set or asynchronous/synchronous reset, with the registers in the CFUs and I/Os being able to be configured independently. DS117-3.0E 38(70) # 2.13 Programming & Configuration The GW1NR series of FPGA products support SRAM configuration and Flash programming. Flash programming includes on-chip Flash programming and off-chip Flash programming. The GW1NR series of FPGA products(Automotive) support DUAL BOOT, allowing you to back up data to the off-chip Flash as needed. Besides JTAG, the GW1NR series of FPGA products also support Gowin's own GowinCONFIG configuration mode: AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, and CPU. All the devices support JTAG mode and AUTO BOOT mode. For more information, please refer to UG290, Gowin FPGA Products Programming and Configuration User Guide. # 2.13.1 SRAM Configuration If SRAM configuration is used, the configuration data needs to be re-downloaded upon each power-up. #### 2.13.2 Flash programming The Flash programming data is stored in the on-chip Flash. Each time the device is powered up, the configuration data is transferred from the Flash to the SRAM. Configuration can be completed within a few milliseconds after power-up, which is why this kind of configuration is also known as "instant on". The GW1NR series of FPGA products support the feature of background upgrade. That is to say, you can program the on-chip Flash or off-chip Flash via the JTAG<sup>[1]</sup> interface without affecting the current working state. During programming, the device works according to the previous configuration. After the programming is completed, trigger RECONFIG\_N with a low level to complete the upgrade. This feature is suitable for the applications requiring long online time and irregular upgrades. #### Note! - [1] GW1NR-2 can support the I<sup>2</sup>C background upgrade by using the goConfig I2C IP. It is recommended to use the JTAG interface to implement the background upgrade. - [2] As a configuration pin, RECONFIG\_N is an input pin with internal weak pull-up, but as a GPIO, RECONFIG\_N can only be used for output. For more information, please refer to <u>UG290</u>, <u>Gowin FPGA Products Programming and Configuration User</u> <u>Guide</u>. In addition, the GW1NR series of FPGA products support off-chip Flash programming and DUAL BOOT. For more information, please refer to UG290, Gowin FPGA Products Programming and Configuration User Guide. DS117-3.0E 39(70) 2 Architecture 2.14 On-chip Oscillator # 2.14 On-chip Oscillator The GW1NR series of FPGA products have an embedded programmable on-chip clock oscillator which provides a clock source for the MSPI configuration mode. The on-chip oscillator also provides a clock resource for user designs. Up to 64 clock frequencies can be obtained by setting the parameters. The following formula is used to get the output clock frequency of the on-chip oscillator of GW1NR-1: fout=240MHz/Param. The following formula is used to get the output clock frequency of the on-chip oscillator of GW1NR-4: fout=210MHz/Param. GW1NR-2/9 Device The following formula is used to get the output clock frequency: fout=250MHz/Param. #### Note! "Param" should be even numbers from 2 to 128. Table 2-9, Table 2-10, and Table 2-11 list some frequencies provided by the on-chip oscillator. Table 2-9 Output Frequency Options of the On-chip Oscillator of GW1NR-1 | Mode | Frequency | Mode | Frequency | Mode | Frequency | |------|-----------------------|------|-----------|------|-----------------------| | 0 | 2.4MHz <sup>[1]</sup> | 8 | 7.5MHz | 16 | 15MHz | | 1 | 5.2MHz | 9 | 8MHz | 17 | 17MHz | | 2 | 5.5MHz | 10 | 8.6MHz | 18 | 20MHz | | 3 | 5.7MHz | 11 | 9MHz | 19 | 24MHz | | 4 | 6MHz | 12 | 10MHz | 20 | 20MHz | | 5 | 6.3MHz | 13 | 11MHz | 21 | 40MHz | | 6 | 6.7MHz | 14 | 12MHz | 22 | 60MHz | | 7 | 7MHz | 15 | 13MHz | 23 | 120MHz <sup>[2]</sup> | DS117-3.0E 40(70) 2 Architecture 2.14 On-chip Oscillator Table 2-10 Output Frequency Options of the On-chip Oscillator of GW1NR-4 | Mode | Frequency | Mode | Frequency | Mode | Frequency | |------|-----------------------|------|-----------|------|-----------------------| | 0 | 2.1MHz <sup>[1]</sup> | 8 | 6.6MHz | 16 | 13.1MHz | | 1 | 4.6MHz | 9 | 7MHz | 17 | 15MHz | | 2 | 4.8MHz | 10 | 7.5MHz | 18 | 17.5MHz | | 3 | 5MHz | 11 | 8.1MHz | 19 | 21MHz | | 4 | 5.3MHz | 12 | 8.8MHz | 20 | 26.3MHz | | 5 | 5.5MHz | 13 | 9.5MHz | 21 | 35MHz | | 6 | 5.8MHz | 14 | 10.5MHz | 22 | 52.5MHz | | 7 | 6.2MHz | 15 | 11.7MHz | 23 | 105MHz <sup>[2]</sup> | Table 2-11 Output Frequency Options of the On-chip Oscillator of GW1NR-2/9 | Mode | Frequency | Mode | Frequency | Mode | Frequency | |------|-----------------------|------|-----------|------|---------------------| | 0 | 2.5MHz <sup>[1]</sup> | 8 | 7.8MHz | 16 | 15.6MHz | | 1 | 5.4MHz | 9 | 8.3MHz | 17 | 17.9MHz | | 2 | 5.7MHz | 10 | 8.9MHz | 18 | 21MHz | | 3 | 6.0MHz | 11 | 9.6MHz | 19 | 25MHz | | 4 | 6.3MHz | 12 | 10.4MHz | 20 | 31.3MHz | | 5 | 6.6MHz | 13 | 11.4MHz | 21 | 41.7MHz | | 6 | 6.9MHz | 14 | 12.5MHz | 22 | 62.5MHz | | 7 | 7.4MHz | 15 | 13.9MHz | 23 | 125MHz <sup>2</sup> | #### Note! - [1] Default frequency. - [2] This is not suitable for the MSPI configuration mode. DS117-3.0E 41(70) # 3 AC/DC Characteristics #### Note! Please ensure that you use Gowin's devices within the recommended operating conditions and ranges. Data beyond the working conditions and ranges are for reference only. Gowin does not guarantee that all devices will operate normally beyond the operating conditions and ranges. # 3.1 Operating Conditions ### 3.1.1 Absolute Max. Ratings **Table 3-1 Absolute Max. Ratings** | Name | Description | Min. | Max. | |----------------------|------------------------------------|-------|--------| | | Core voltage(LV version) | -0.5V | 1.32V | | Vcc | Core voltage(UV version) | -0.5V | 3.75V | | Vccio | I/O bank voltage | -0.5V | 3.75V | | Vccx | Auxiliary voltage | -0.5V | 3.75V | | - | I/O voltage applied <sup>[1]</sup> | -0.5V | 3.75V | | Storage Temperature | Storage temperature | -65°C | +150°C | | Junction Temperature | Junction temperature | -40°C | +125℃ | #### Note! [1] Overshoot and undershoot of -2V to $(V_{IHMAX} + 2)V$ are allowed for a duration of <20 ns. DS117-3.0E 42(70) ## 3.1.2 Recommended Operating Conditions **Table 3-2 Recommended Operating Conditions** | Name | Description | Min. | Max. | |-------------------|---------------------------------------------|--------|-------| | Vcc | Core voltage(LV version) | 1.14V | 1.26V | | VCC | Core voltage(UV version) | 1.71V | 3.6V | | Vcciox | I/O bank voltage | 1.14V | 3.6V | | ., | Auxiliary voltage(GW1NR-2) | 1.71V | 3.6V | | Vccx | Auxiliary voltage(GW1NR-4/9) | 2.375V | 3.6V | | Т <sub>ЈСОМ</sub> | Junction temperature (commercial operation) | 0°C | +85°C | | TJIND | Junction temperature (industrial operation) | -40°C | +100℃ | #### Note! For more information on the power supplies, please refer to <u>UG804, GW1NR-1 Pinout</u>, <u>UG805, GW1NR-2 Pinout</u>, <u>UG116, GW1NR-4 Pinout</u>, and <u>UG803</u>, <u>GW1NR-9 Pinout</u>. # 3.1.3 Power Supply Ramp Rates **Table 3-3 Power Supply Ramp Rates** | Name | Description | Device | Min. | Тур. | Max. | |------------------------|-----------------------------------------------|-------------|----------|------|---------| | Power supply ram | Power supply ramp | GW1NR-1 | 1.2mV/µs | - | 40mV/μs | | VCC Kamp | Vcc Ramp rates for Vcc | GW1NR-2/4/9 | 0.6mV/μs | - | 6mV/µs | | V <sub>CCX</sub> Ramp | Power supply ramp rates for V <sub>CCX</sub> | GW1NR | 0.6mV/µs | - | 10mV/us | | V <sub>CCIO</sub> Ramp | Power supply ramp rates for V <sub>CCIO</sub> | GW1NR | 0.1mV/μs | - | 10mV/us | #### Note! - A monotonic ramp is required for all power supplies. - All power supplies need to be in the operating range as defined in Table 3-2 before configuration. Power supplies that are not in the operating range need to be adjusted to a faster ramp rate, or you have to delay configuration. DS117-3.0E 43(70) 3 AC/DC Characteristics 3.2 ESD performance # 3.1.4 Hot Socketing Specifications **Table 3-4 Hot Socketing Specifications** | Name | Description | Condition | I/O Type | Max. | |------|------------------------------|-------------------------------------------|---------------------|-------| | Інѕ | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | I/O | 150uA | | Інѕ | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | TDI,TDO,<br>TMS,TCK | 150uA | # 3.1.5 POR Specifications **Table 3-5 POR Parameters** | Name | Description | Name | Min. | Max. | |----------------|-----------------------------------|------------------|-------|-------| | POR<br>Voltage | | Vcc | 0.75V | 1V | | | Power on reset ramp up trip point | V <sub>CCX</sub> | 1.8V | 2V | | | | Vccio | 0.85V | 0.98V | # 3.2 ESD performance Table 3-6 GW1NR ESD - HBM | Device | GW1NR-1 | GW1NR-2 | GW1NR-4 | GW1NR-9 | |----------------------------------------------|------------|------------|------------|------------| | QN88 | - | - | HBM>1,000V | HBM>1,000V | | MG49P/MG49G/MG49PG | - | HBM>1,000V | | | | MG81 | - | - | HBM>1,000V | - | | MG100P/MG100PF/MG100PA<br>/ MG100PT/ MG100PS | - | - | - | HBM>1,000V | | LQ100G | HBM>1,000V | - | - | - | | LQ144 | - | - | - | HBM>1,000V | | FN32G | HBM>1,000V | - | - | - | | QN32X | HBM>1,000V | - | - | - | | EQ144G | HBM>1,000V | - | - | - | | QN48X | HBM>1,000V | - | - | - | DS117-3.0E 44(70) 3 AC/DC Characteristics 3.2 ESD performance #### Table 3-7 GW1NR ESD - CDM | Device | GW1NR-1 | GW1NR-2 | GW1NR-4 | GW1NR-9 | |----------------------------------------------|----------|----------|----------|----------| | QN88 | - | | CDM>500V | CDM>500V | | MG49P/MG49G/MG49PG | - | CDM>500V | - | - | | MG81 | - | - | CDM>500V | - | | MG100P/MG100PF/MG100PA<br>/ MG100PT/ MG100PS | - | - | - | CDM>500V | | LQ100G | CDM>500V | - | - | - | | LQ144 | - | - | - | CDM>500V | | QN32X | CDM>500V | - | - | - | | FN32G | CDM>500V | - | - | - | | EQ144G | CDM>500V | - | - | - | | QN48X | CDM>500V | | | | DS117-3.0E 45(70) # 3.3 DC Characteristics # 3.3.1 DC Electrical Characteristics over Recommended Operating Conditions Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions | Name | Description | Condition | Min. | Тур. | Max. | |-------------------|----------------------------------------|-------------------------------------------------------------------------------|----------|-------|-----------------------| | In Inc | Input or I/O | Vccio <vin<vih(max)< td=""><td>-</td><td>-</td><td>210μΑ</td></vin<vih(max)<> | - | - | 210μΑ | | IIL,IIH | leakage current | 0V <v<sub>IN<v<sub>CCIO</v<sub></v<sub> | - | - | 10μΑ | | I <sub>PU</sub> | I/O Active<br>Pull-up Current | 0 <v<sub>IN&lt;0.7V<sub>CCIO</sub></v<sub> | -30µA | - | -150µA | | IPD | I/O Active<br>Pull-down<br>Current | VIL(MAX) <vin<vccio< td=""><td>30μΑ</td><td>-</td><td>150µA</td></vin<vccio<> | 30μΑ | - | 150µA | | I <sub>BHLS</sub> | Bus Hold Low<br>Sustaining<br>Current | V <sub>IN</sub> =V <sub>IL</sub> (MAX) | 30μΑ | - | - | | Івннѕ | Bus Hold High<br>Sustaining<br>Current | V <sub>IN</sub> =0.7V <sub>CCIO</sub> | -30µA | - | - | | Івньо | Bus Hold Low<br>Overdrive<br>Current | 0≤Vin≤Vccio | - | - | 150µA | | Івнно | Bus Hold High<br>Overdrive<br>Current | 0≤V <sub>IN</sub> ≤V <sub>CCIO</sub> | - | - | -150µA | | Vвнт | Bus Hold Trip<br>Points | | VIL(MAX) | - | V <sub>IH</sub> (MIN) | | C1 | I/O Capacitance | | | 5pF | 8pF | | | | Vccio=3.3V, Hysteresis=L2H <sup>[1],[2]</sup> | - | 200mV | - | | | | V <sub>CCIO</sub> =2.5V, Hysteresis= L2H | - | 125mV | - | | | Lhustanasia fan | V <sub>CCIO</sub> =1.8V, Hysteresis= L2H | - | 60mV | - | | V <sub>HYST</sub> | Hysteresis for Schmitt Trigger | V <sub>CCIO</sub> =1.5V, Hysteresis= L2H | - | 40mV | - | | | inputs | V <sub>CCIO</sub> =1.2V, Hysteresis= L2H | - | 20mV | - | | | | Vccio=3.3V, Hysteresis= H2L <sup>[1],[2]</sup> | - | 200mV | - | | | | Vccio=2.5V, Hysteresis= H2L | - | 125mV | - | DS117-3.0E 46(70) | Name | Description | Condition | Min. | Тур. | Max. | |------|-------------|-------------------------------------------------|------|-------|------| | | | V <sub>CCIO</sub> =1.8V, Hysteresis= H2L | - | 60mV | - | | | | V <sub>CCIO</sub> =1.5V, Hysteresis= H2L | - | 40mV | - | | | | Vccio=1.2V, Hysteresis= H2L | - | 20mV | - | | | | Vccio=3.3V, Hysteresis= HIGH <sup>[1],[2]</sup> | - | 400mV | - | | | | V <sub>CCIO</sub> =2.5V, Hysteresis= HIGH | - | 250mV | - | | | | V <sub>CCIO</sub> =1.8V, Hysteresis= HIGH | - | 120mV | - | | | | V <sub>CCIO</sub> =1.5V, Hysteresis= HIGH | - | 80mV | - | | | | Vccio=1.2V, Hysteresis= HIGH | - | 40mV | - | #### Note! - [1] Hysteresis="NONE", "L2H", "H2L", "HIGH" indicates the Hysteresis options that can be set when setting I/O Constraints in the FloorPlanner tool of Gowin EDA, for more details, see <a href="SUG935">SUG935</a>, Gowin Design Physical Constraints User Guide. - [2] Enabling the L2H (low to high) option means raising V<sub>IH</sub> by V<sub>HYST</sub>; enabling the H2L (high to low) option means lowering V<sub>IL</sub> by V<sub>HYST</sub>; enabling the HIGH option means enabling both L2H and H2L options, i.e. V<sub>HYST</sub>(HIGH) = V<sub>HYST</sub>(L2H) + V<sub>HYST</sub>(H2L). The diagram is shown below. DS117-3.0E 47(70) #### 3.3.2 Static Current **Table 3-9 Static Current** | Device | Name | Description | Device<br>type | Typ.(mA) <sup>[1]</sup> | |------------|-------|-----------------------------------------------------|----------------|-------------------------| | GW1NR-1 | Icc | Vcc current (Vcc=1.2V) | LV | 1.8 <sup>[2]</sup> | | GW IIVIX-1 | Iccio | Vccio current (Vccio=2.5V) | LV | 0.8 | | | Icc | V <sub>CC</sub> current (V <sub>CC</sub> =1.2V) | LV | 1.5 | | GW1NR-2 | Iccx | Vccx current (Vccx=3.3V) | LV/UV | 0.6 | | | Iccio | V <sub>CCIO</sub> current (V <sub>CCIO</sub> =2.5V) | LV/UV | 1 | | | Icc | Vcc current (Vcc=1.2V) | LV | 2.8 | | GW1NR-4 | Iccx | V <sub>CCX</sub> current (V <sub>CCX</sub> =3.3V) | LV/UV | 1.15 | | | Iccio | Vccio current (Vccio=2.5V) | LV/UV | 0.55 | | | Icc | V <sub>CC</sub> current (V <sub>CC</sub> =1.2V) | LV | 3.5 | | GW1NR-9 | Iccx | Vccx current (Vccx=3.3V) | LV/UV | 5 | | | Iccio | V <sub>CCIO</sub> current (V <sub>CCIO</sub> =2.5V) | LV/UV | 2 | #### Note! - [1] The values in Table 3-9 are typical values for C6 devices at 25°C. - [2] For the GW1NR-1 device packaged with off-chip Flash, the Icc is 2.8mA. # 3.3.3 Programming Current **Table 3-10 Programming Current** | Device | Description | Device<br>type | Max.(mA) | |---------|--------------------------------------------------------------------------------|----------------|----------| | GW1NR-1 | Vcc current when programming the Flash (Vcc=1.2V) | LV version | 4.8 | | | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV version | 2.8 | | | Vcc current when programming the Flash (Vcc=1.2V) | LV version | 2.19 | | GW1NR-2 | V <sub>CCX</sub> current when programming the Flash (V <sub>CC</sub> =3.3V) | LV version | 12 | DS117-3.0E 48(70) | Device | Description | Device<br>type | Max.(mA) | |---------|--------------------------------------------------------------------------------|----------------|----------| | | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV version | 2 | | | V <sub>CC</sub> current when programming the Flash (V <sub>CC</sub> =1.2V) | LV version | 2.19 | | GW1NR-4 | V <sub>CCX</sub> current when programming the Flash (V <sub>CC</sub> =3.3V) | LV version | 12 | | | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV version | 2 | | | V <sub>CC</sub> current when programming the Flash (V <sub>CC</sub> =1.2V) | LV version | 2.19 | | GW1NR-9 | V <sub>CCX</sub> current when programming the Flash (V <sub>CC</sub> =3.3V) | LV version | 12 | | | V <sub>CCIO</sub> current when programming the Flash (V <sub>CCIO</sub> =2.5V) | LV version | 2 | #### Note! The current values in Table 3-10 are the maximum programming currents at room temperature under normal atmospheric pressure. DS117-3.0E 49(70) # 3.3.4 Recommended I/O Operating Conditions Table 3-11 Recommended I/O Operating Conditions | Nama | Output Vo | cio (V) | | Input V <sub>REF</sub> (V) | | | |-----------|-----------|---------|-------|----------------------------|------|-------| | Name | Min. | Тур. | Max. | Min. | Тур. | Max. | | LVTTL33 | 3.135 | 3.3 | 3.6 | - | - | - | | LVCMOS33 | 3.135 | 3.3 | 3.6 | - | - | - | | LVCMOS25 | 2.375 | 2.5 | 2.625 | - | - | - | | LVCMOS18 | 1.71 | 1.8 | 1.89 | - | - | - | | LVCMOS15 | 1.425 | 1.5 | 1.575 | - | - | - | | LVCMOS12 | 1.14 | 1.2 | 1.26 | - | - | - | | SSTL15 | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | SSTL18_I | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL18_II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL25_I | 2.375 | 2.5 | 2.645 | 1.15 | 1.25 | 1.35 | | SSTL25_II | 2.375 | 2.5 | 2.645 | 1.15 | 1.25 | 1.35 | | SSTL33_I | 3.135 | 3.3 | 3.6 | 1.3 | 1.5 | 1.7 | | SSTL33_II | 3.135 | 3.3 | 3.6 | 1.3 | 1.5 | 1 | | HSTL18_I | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | HSTL18_II | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | HSTL15 | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | PCI33 | 3.135 | 3.3 | 3.6 | - | - | - | | LVPECL33E | 3.135 | 3.3 | 3.6 | - | - | - | | MLVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | BLVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | RSDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | LVDS25E | 2.375 | 2.5 | 2.625 | - | | - | | SSTL15D | 1.425 | 1.5 | 1.575 | - | - | - | | SSTL18D_I | 1.71 | 1.8 | 1.89 | - | - | - | DS117-3.0E 50(70) | Name | Output Vccio (V) | | | Input V <sub>REF</sub> (V) | | | |------------|------------------|-------|-------|----------------------------|------|------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | SSTL18D_II | 1.71 | 1.8 | 1.89 | - | - | - | | SSTL25D_I | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL25D_II | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL33D_I | 3.135 | 3.3 | 3.6 | - | - | - | | SSTL33D_II | 3.135 | 3.3 | 3.6 | - | - | - | | HSTL15D | 1.425 | 1.575 | 1.89 | - | - | - | | HSTL18D_I | 1.71 | 1.8 | 1.89 | - | - | - | | HSTL18D_II | 1.71 | 1.8 | 1.89 | - | - | - | DS117-3.0E 51(70) # 3.3.5 Single-ended I/O DC Characteristics Table 3-12 Single-ended I/O DC Characteristics | Name | VIL | | ViH | | V <sub>OL</sub> | V <sub>OH</sub> | l <sub>OL</sub> [1] | l <sub>он<sup>[1]</sup></sub> | | | | | |----------|-------|-------------------------|-------------------------|------------|-----------------|-------------------------|---------------------|-------------------------------|------|------------|----|-----| | Name | Min | Max | Min | Max | (Max) | (Min) | (mA) | (mA) | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | | | 8 | -8 | | | | | | | LVCMOS33 | 0.21/ | 0.01/ | 2.01/ | 2 6)/ | 0.4V | V <sub>CCIO</sub> -0.4V | 12 | -12 | | | | | | LVTTL33 | -0.3V | 0.8V | 2.0V | 3.6V | | | 16 | -16 | | | | | | | | | | | | | 24 <sup>[2]</sup> | -24[2] | | | | | | | | | | | 0.2V | V <sub>CCIO</sub> -0.2V | 0.1 | -0.1 | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | | 0.4V | V 0 4V | 8 | -8 | | | | | | LVCMOS25 | -0.3V | -0.3V | -0.3V | -0.3V | -0.3V | 0.7V | 1.7V | 3.6V | 0.40 | Vccio-0.4V | 12 | -12 | | | | | | _ | | | | | | | 16 | -16 | | | | | | | 0.2V | Vccio-0.2V | 0.1 | -0.1 | | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | 0.4V | Vccio-0.4V | 8 | -8 | | | | | | LVCMOS18 | -0.3V | 0.35*Vccio | 0.35*Vccio | 0.65*Vccio | 3.6V | | | 12 | -12 | | | | | | | | | | 0.2V | Vccio-0.2V | 0.1 | -0.1 | | | | | | | | | | | 0.417 | \/ 0 4\/ | 4 | -4 | | | | | | LVCMOS15 | -0.3V | 0.35*V <sub>CCIO</sub> | 0.65*V <sub>CCIO</sub> | 3.6V | 0.4V | Vccio-0.4V | 8 | -8 | | | | | | | | | | | 0.2V | Vccio-0.2V | 0.1 | -0.1 | | | | | | | | | | | 0.417 | \/ 0 4\/ | 2 | -2 | | | | | | LVCMOS12 | -0.3V | 0.35*Vccio | 0.65*Vccio | 3.6V | 0.4V | Vccio-0.4V | 6 | -6 | | | | | | | | | _ | | 0.2V | Vccio-0.2V | 0.1 | -0.1 | | | | | | PCI33 | -0.3V | 0.3*Vccio | 0.5*Vccio | 3.6V | 0.1*Vccio | 0.9*V <sub>CCIO</sub> | 1.5 | -0.5 | | | | | | SSTL33_I | -0.3V | V <sub>REF</sub> -0.2V | V <sub>REF</sub> +0.2V | 3.6V | 0.7 | Vccio-1.1V | 8 | -8 | | | | | | SSTL25_I | -0.3V | V <sub>REF</sub> -0.18V | V <sub>REF</sub> +0.18V | 3.6V | 0.54V | Vccio-0.62V | 8 | -8 | | | | | DS117-3.0E 52(70) | Nama | VIL | | VIH | VIH | | Vон | I <sub>OL</sub> [1] | I <sub>OH</sub> [1] | |-----------|-------|--------------------------|--------------------------|------|-------|--------------------------|---------------------|---------------------| | Name | Min | Max | Min | Max | (Max) | (Min) | (mA) | (mA) | | SSTL25_II | -0.3V | V <sub>REF</sub> -0.18V | V <sub>REF</sub> +0.18V | 3.6V | NA | NA | NA | NA | | SSTL18_II | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125V | 3.6V | NA | NA | NA | NA | | SSTL18_I | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125V | 3.6V | 0.40V | Vccio-0.40V | 8 | -8 | | SSTL15 | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | V <sub>CCIO</sub> -0.40V | 8 | -8 | | HSTL18_I | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | V <sub>CCIO</sub> -0.40V | 8 | -8 | | HSTL18_II | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | NA | NA | NA | NA | | HSTL15_I | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | Vccio-0.40V | 8 | -8 | | HSTL15_II | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | NA | NA | NA | NA | #### Note! - [1] The total DC current limit(sourced and sunk current) of all IOs in the same bank: the total DC current of all IOs in the same bank shall not be greater than n\*8mA, where n represents the number of IOs bonded out from a bank. - [2] GW1NR-2 does not support 24mA. DS117-3.0E 53(70) # 3.3.6 Differential I/O DC Characteristics Table 3-13 Differential I/O DC Characteristics | Name | Description | Test conditions | Min. | Тур. | Max. | Unit | |------------------|------------------------------------------------------------|-----------------------------------------------------------------|-------|------|-------|------| | VINA, VINB | Input Voltage | | 0 | - | 2.15 | V | | Vсм | Input Common Mode Voltage | Half the Sum of the Two Inputs | 0.05 | - | 2.1 | V | | V <sub>THD</sub> | Differential Input Threshold | Difference<br>Between the Two<br>Inputs | ±100 | - | ±600 | mV | | I <sub>IN</sub> | Input Current | Power On or<br>Power Off | - | - | ±20 | μA | | Vон | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100Ω | - | - | 1.60 | V | | Vol | Output Low Voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100Ω | 0.9 | - | - | V | | Vod | Output Voltage Differential | (V <sub>OP</sub> - V <sub>OM</sub> ),<br>R <sub>T</sub> =100Ω | 250 | 350 | 450 | mV | | ΔV <sub>OD</sub> | Change in V <sub>OD</sub> Between High and Low | | - | - | 50 | mV | | Vos | Output Voltage Offset | (V <sub>OP</sub> + V <sub>OM</sub> )/2,<br>R <sub>T</sub> =100Ω | 1.125 | 1.20 | 1.375 | V | | ΔVos | Change in Vos Between High and Low | | - | - | 50 | mV | | Is | Short-circuit current | V <sub>OD</sub> = 0V output short-circuit | - | - | 15 | mA | DS117-3.0E 54(70) # 3.4 Switching Characteristics # 3.4.1 CFU Switching Characteristics **Table 3-14 CFU Timing Parameters** | Name | Description | Speed | Unit | | | |-----------------------|------------------------------|-------|-------|-------|--| | Name | Description | Min | Max | Offic | | | tlut4_cfu | LUT4 delay | - | 0.674 | ns | | | tlut5_cfu | LUT5 delay | - | 1.388 | ns | | | tlut6_cfu | LUT6 delay | - | 2.01 | ns | | | t <sub>LUT7_CFU</sub> | LUT7 delay | - | 2.632 | ns | | | tlut8_cfu | LUT8 delay | - | 3.254 | ns | | | tsr_cfu | Set/Reset to Register output | - | 1.86 | ns | | | tco_cfu | Clock to Register output | - | 0.76 | ns | | # 3.4.2 BSRAM Switching Characteristics **Table 3-15 BSRAM Timing Parameters** | Name | Description | | Speed Grade | | | |-------------|----------------------------------------|---|-------------|------|--| | | | | Max | Unit | | | tcoad_bsram | Clock to output from read address/data | - | 5.10 | ns | | | tcoor_bsram | Clock to output from output register | - | 0.56 | ns | | # 3.4.3 DSP Switching Characteristics **Table 3-16 DSP Timing Parameters** | Name | Description | | Speed Grade | | | |-----------------------|----------------------------------------|---|-------------|------|--| | | | | Max | Unit | | | t <sub>COIR_DSP</sub> | Clock to output from input register | - | 4.80 | ns | | | tcopr_dsp | Clock to output from pipeline register | - | 2.40 | ns | | | tcoor_dsp | Clock to output from output register | - | 0.84 | ns | | DS117-3.0E 55(70) # 3.4.4 Gearbox Switching Characteristics **Table 3-17 Gearbox Timing Parameters** | Device | Name | Description | Min. | Unit | |-----------|-----------------------|--------------------------------------------------|------|------| | | FMAXIDDR | 1:2 Gearbox maximum input serial rate | 600 | Mbps | | | FMAX <sub>IDES4</sub> | 1:4 Gearbox maximum input serial rate | 800 | Mbps | | GW1NR-1/4 | FMAXIDESx | 1:8/1:10 Gearbox maximum input serial rate | 1000 | Mbps | | GWINK-1/4 | FMAXoddr | 2:1 Gearbox maximum output serial rate | 600 | Mbps | | | FMAXoser4 | 4:1 Gearbox maximum output serial rate | 800 | Mbps | | | FMAXoserx | 8:1/10:1 Gearbox maximum output serial rate | 1000 | Mbps | | | FMAXIDDR | 1:2 Gearbox maximum input serial rate | 600 | Mbps | | | FMAX <sub>IDES4</sub> | 1:4 Gearbox maximum input serial rate | 800 | Mbps | | GW1NR-9 | FMAXIDESx | 1:8/1:10/1:16 Gearbox maximum input serial rate | 1200 | Mbps | | GWINK-9 | FMAXoddr | 2:1 Gearbox maximum output serial rate | 600 | Mbps | | | FMAXoser4 | 4:1 Gearbox maximum output serial rate | 800 | Mbps | | | FMAXoserx | 8:1/10:1/16:1 Gearbox maximum output serial rate | 1200 | Mbps | #### Note! - The LVDS IO speed can be up to 1Gbps, but note that for the 1:4 Gearbox and 1:2 Gearbox, the internal core may not be able to reach the corresponding speed. - Drive Strength=3.5 mA. DS117-3.0E 56(70) Table 3-18 Single-ended IO Fmax | Name | Fmax | | | | | |----------|----------------------|----------------------|--|--|--| | ivaille | Min.(MHz) | | | | | | | Drive Strength = 4mA | Drive Strength > 4mA | | | | | LVTTL33 | 150 | 300 | | | | | LVCMOS33 | 150 | 300 | | | | | LVCMOS25 | 150 | 300 | | | | | LVCMOS18 | 150 | 300 | | | | | LVCMOS15 | 150 | 200 | | | | | LVCMOS12 | 150 | 150 | | | | #### Note! Test load = 30pF. # 3.4.5 Clock and I/O Switching Characteristics **Table 3-19 External Switching Characteristics** | Nome | -4 | | -5 | | -6 | | l loit | | |-----------------------------|-----|-----|-----|-----|-----|-----|--------|--| | Name | Min | Max | Min | Max | Min | Max | Unit | | | HCLK Tree delay | 0.8 | 1.4 | 0.5 | 1.2 | TBD | TBD | ns | | | PCLK Tree<br>delay(GCLK0~5) | 1.4 | 2.6 | 1.0 | 2.2 | TBD | TBD | ns | | | PCLK Tree<br>delay(GCLK6~7) | 1.8 | 3.2 | 1.4 | 2.9 | TBD | TBD | ns | | | Pin-LUT-Pin Delay | 3.4 | 5 | 3 | 4.5 | TBD | TBD | ns | | DS117-3.0E 57(70) # 3.4.6 On-chip Oscillator Switching Characteristics **Table 3-20 On-chip Oscillator Parameters** | Name | Description | Min. | Тур. | Max. | | |----------------------|----------------------------------------|----------------------------|-----------|-----------|-----------| | f <sub>MAX</sub> On- | On-chip Oscillator<br>Output Frequency | GW1NR-4 | 99.75MHz | 105MHz | 110.25MHz | | | (0 ~ +85°C) | GW1NR-1/2/9 | 118.75MHz | 125MHz | 131.25MHz | | | On-chip Oscillator<br>Output Frequency | GW1NR-4 | 94.5MHz | 105MHz | 115.5MHz | | | (-40 ~ +100°C) | GW1NR-1/2/9 | 112.5MHz | 125MHz | 137.5MHz | | t <sub>DT</sub> | Output Clock Duty Cycle | | 43% | 50% | 57% | | toрліт | Output Clock Period | Output Clock Period Jitter | | 0.012UIPP | 0.02UIPP | DS117-3.0E 58(70) # 3.4.7 PLL Switching Characteristics **Table 3-21 PLL Parameters** | Device | Speed Grade | Name | Min. | Max. | |----------|-------------|--------|----------|---------| | | | CLKIN | 3MHz | 400MHz | | | 00/15 | PFD | 3MHz | 400MHz | | | C6/I5 | VCO | 400MHz | 1000MHz | | CWAND 4 | | CLKOUT | 3.125MHz | 500MHz | | GW1NR-4 | | CLKIN | 3MHz | 320MHz | | | OF !! A | PFD | 3MHz | 320MHz | | | C5/I4 | VCO | 320MHz | 800MHz | | | | CLKOUT | 2.5MHz | 400MHz | | | | CLKIN | 3MHz | 400MHz | | | C7/I6 | PFD | 3MHz | 400MHz | | | C6/I5 | VCO | 400MHz | 1200MHz | | GW1NR-9 | | CLKOUT | 3.125MHz | 600MHz | | GW INR-9 | C5/I4 | CLKIN | 3MHz | 320MHz | | | | PFD | 3MHz | 320MHz | | | | VCO | 320MHz | 960MHz | | | | CLKOUT | 2.5MHz | 480MHz | | | | CLKIN | 3MHz | 400MHz | | | CGUE | PFD | 3MHz | 400MHz | | | C6/I5 | VCO | 400MHz | 900MHz | | CWAND 4 | | CLKOUT | 3.125MHz | 450MHz | | GW1NR-1 | | CLKIN | 3MHz | 320MHz | | | C5/14 | PFD | 3MHz | 320MHz | | | C5/I4 | VCO | 320MHz | 720MHz | | | | CLKOUT | 2.5MHz | 360MHz | | GW1NR-2 | C7/I6 | CLKIN | 3MHz | 400MHz | DS117-3.0E 59(70) | Device | Speed Grade | Name | Min. | Max. | |--------|-------------|--------|-------------------------|--------| | | C6/I5 | PFD | 3MHz | 400MHz | | | | VCO | 400MHz | 800MHz | | | | CLKOUT | 3.125MHz <sup>[1]</sup> | 750MHz | | | | CLKIN | 3MHz | 320MHz | | | CE/IA | PFD | 3MHz | 320MHz | | | C5/I4 | VCO | 320MHz | 640MHz | | | | CLKOUT | 2.5MHz | 640MHz | #### Note! [1] The minimum output frequency of different channels may be different. The minimum output frequency of channel A is VCO/128, which is 3.125MHz/2.5MHz; The minimum frequency of the channel B/C/D needs to be determined based on whether they are cascaded, if they are not cascaded, it will be the same as channel A; if they are cascaded, it will need to be further divided by 128. DS117-3.0E 60(70) ### 3.5 User Flash Characteristics #### 3.5.1 DC Characteristics $(T_J = -40 \sim +100 ^{\circ}C, V_{CC} = 1.08 \sim 1.32 \text{V}, V_{CCX} = 1.62 \sim 3.63 \text{V}, V_{SS} = 0 \text{V})$ Table 3-22 User Flash DC Characteristics<sup>[1],[4]</sup> | Name | Parame | Max. | | - Unit | Wake-up | Condition | |-------------------------------------|---------------------|--------------------|------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ivaille | ter | Vcc <sup>[3]</sup> | Vccx | Offic | time | Condition | | Read mode(w/l<br>25ns) | | 2.19 | 0.5 | mA | NA | Minimum clock period, 100% duty cycle , VIN = "1/0" | | Write mode | Icc1 <sup>[2]</sup> | 0.1 | 12 | mA | NA | | | Erase mode | | 0.1 | 12 | mA | NA | | | Page erase<br>mode | | 0.1 | 12 | mA | NA | | | Static read<br>current<br>(25-50ns) | Icc2 | 980 | 25 | μΑ | NA | XE=YE=SE="1", between T=T <sub>acc</sub> and T=50ns, the I/O current is 0mA. After T=50ns, the internal timer turns off read mode, and the I/O current turns out to be the standby current. | | Standby mode | IsB | 5.2 | 20 | μA | 0 | Vss, Vccx, and Vcc | #### Note! - [1] These values are average DC currents and the peak currents will be higher than these average currents. - [2] I<sub>CC1</sub> calculation in different cycle time of T<sub>new</sub>. - T<sub>new</sub>< T<sub>acc</sub>: not allowed. - $T_{new} = T_{acc}$ : see the table above. - $T_{acc}$ < $T_{new}$ 50ns: Icc1 (new) = (Icc1 Icc2)( $T_{acc}$ / $T_{new}$ ) + Icc2 - $T_{\text{new}}$ >50ns: $I_{\text{CC1}}$ (new) = ( $I_{\text{CC1}}$ $I_{\text{CC2}}$ )( $T_{\text{acc}}$ / $T_{\text{new}}$ ) + 50ns\* $I_{\text{CC2}}$ / $T_{\text{new}}$ + $I_{\text{SB}}$ - t > 50ns: $I_{CC2} = I_{SB}$ - [3] V<sub>CC</sub> must be greater than 1.08V from time zero of the wake-up time. - [4] The leakage current of the Flash is included in the leakage current of the device, see Table 3-4. DS117-3.0E 61(70) # 3.5.2 Timing Parameters $(T_J = -40 \sim +100 ^{\circ}C, V_{CC} = 0.95 \sim 1.05 V, V_{CCX} = 1.7 \sim 3.45 V, V_{SS} = 0 V)$ Table 3-23 User Flash Timing Parameters<sup>[1], [4], [5]</sup> | User Mode | Parameter | Symbol | Min. | Max. | Unit | |--------------------|-----------------------|---------------------------------|------|------|------| | | WC1 | | - | 25 | ns | | | TC | | - | 22 | ns | | Access time | ВС | T <sub>acc</sub> <sup>[2]</sup> | - | 21 | ns | | | LT | | - | 21 | ns | | | WC | | - | 25 | ns | | Program/Erase time | to data storage setup | T <sub>nvs</sub> | 5 | - | μs | | Data storage ho | old time | T <sub>nvh</sub> | 5 | - | μs | | Data storage ho | old time(mass erase) | T <sub>nvh1</sub> | 100 | - | μs | | Data storage to | program setup time | T <sub>pgs</sub> | 10 | - | μs | | Program hold ti | me | T <sub>pgh</sub> | 20 | - | ns | | Program time | | T <sub>prog</sub> | 8 | 16 | μs | | Write prepare ti | me | T <sub>wpr</sub> | >0 | - | ns | | Write hold time | | T <sub>whd</sub> | >0 | - | ns | | Control to progr | am/erase setup time | T <sub>cps</sub> | -10 | - | ns | | SE to read cont | rol setup time | Tas | 0.1 | - | ns | | Positive pulse v | vidth of SE | T <sub>pws</sub> | 5 | - | ns | | Address/data s | etup time | T <sub>ads</sub> | 20 | - | ns | | Address/data h | old time | T <sub>adh</sub> | 20 | - | ns | | Data hold time | | T <sub>dh</sub> | 0.5 | - | ns | | | WC1 | Tah | 25 | - | ns | | | TC | | 22 | - | ns | | Address hold til | me BC | | 21 | - | ns | | | LT | | 21 | - | ns | | | WC | | 25 | - | ns | DS117-3.0E 62(70) | User Mode | Parameter | Symbol | Min. | Max. | Unit | |---------------------------------------|----------------------------|--------------------------------|------|------|------| | Negative pulse | width of SE | T <sub>nws</sub> | 2 | - | ns | | Recovery time | | T <sub>rcv</sub> | 10 | - | μs | | Data storage ti | ime | T <sub>hv</sub> <sup>[3]</sup> | - | 6 | ms | | Erase time | | T <sub>erase</sub> | 100 | 120 | ms | | Mass erase tin | ne | T <sub>me</sub> | 100 | 120 | ms | | Wake-up time of power-down to standby | | T <sub>wk_pd</sub> | 7 | - | μs | | Standby hold time | | T <sub>sbh</sub> | 100 | - | ns | | V <sub>CC</sub> setup time | | T <sub>ps</sub> | 0 | - | ns | | V <sub>CCX</sub> hold time | V <sub>CCX</sub> hold time | | 0 | - | ns | #### Note! - [1] The values are simulation data and are subject to change. - [2] After XADR, YADR, XE, and YE are valid, T<sub>acc</sub> starts at the rising edge of SE. DOUT will be kept before the next valid read operation starts. - [3] T<sub>hv</sub> is the cumulative time from the start of the write operation to the next data erase operation. The same address cannot be written twice before the next erase; the same memory cell cannot be written twice before the next erase. This limitation is for security reasons. - [4] All waveforms have a 1ns rising time and a 1ns falling time. - [5] Control signals(X, YADR, XE, and YE) need to be held for at least T<sub>acc</sub>, which starts at the rising edge of SE. # 3.5.3 Timing Diagrams Figure 3-1 Read Timing DS117-3.0E 63(70) XΕ **ERASE** **NVSTR** # 3.6 Configuration Interface Timing Specification The GW1NR series of FPGA products support seven GowinCONFIG modes: AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, and CPU. For more information, please refer to <u>UG290, Gowin FPGA Products</u> <u>Programming and Configuration User Guide</u>. Terase DS117-3.0E 64(70) 4 Ordering Information 4.1 Part Naming # **4**Ordering Information # 4.1 Part Naming #### Note! - For more information about the packages, please refer to <u>1.2 Product Resources</u> and <u>1.3 Package Information</u>. - The LittleBee<sup>®</sup> family devices and Arora family devices of the same speed grade have different speeds. - Both "C" and "I" are used in Gowin's part name marking for one device. GOWIN devices are screened using industrial standards, so the same device can be used for both industrial (I) and commercial (C) applications. The maximum temperature of the industrial grade is 100°C, and the maximum temperature of the commercial grade is 85°C. Therefore, if the chip meets speed grade 7 in commercial grade applications, its speed grade will be 6 in industrial grade applications. Figure 4-1 Part Naming Examples for GW1NR Devices - ES DS117-3.0E 65(70) 4 Ordering Information 4.1 Part Naming Figure 4-2 Part Naming Examples for GW1NR Devices - Production DS117-3.0E 66(70) 4 Ordering Information 4.2 Package Markings # 4.2 Package Markings Gowin's devices have markings on the their surfaces, as shown in Figure 4-3. Figure 4-3 Package Marking Examples #### Note! - [1] The first two lines in the right figure(s) above are both the "Part Number". - [2] The Date Code followed by an "X" is for X version devices. - [3] Whether the package marking bears the Gowin Logo or not depends on the package type, package size, and Part Number length. The above figure are only examples of the package markings. DS117-3.0E 67(70) 5About This Guide 5.1Purpose # 5 About This Guide # 5.1 Purpose This data sheet describes the features, resources, architecture, AC/DC characteristics, and ordering information of the GW1NR series of FPGA products, making it easier to understand and use Gowin's devices. # 5.2 Related Documents The latest documents are available at www.gowinsemi.com. - <u>UG290, Gowin FPGA Products Programming and Configuration</u> <u>User Guide</u> - <u>UG119, GW1NR series of FPGA Products Package and Pinout</u> Manual - UG116, GW1NR-4 Pinout - UG803, GW1NR-9 Pinout - UG805, GW1NR-2 Pinout # 5.3 Terminology and Abbreviations The terminology and abbreviations used in this manual are shown in Table 5-1. Table 5-1 Terminology and Abbreviations | Terminology and Abbreviations | Full Name | |-------------------------------|-------------------------------------| | ALU | Arithmetic Logic Unit | | BSRAM | Block Static Random Access Memory | | CFU | Configurable Function Unit | | CLS | Configurable Logic Section | | CRU | Configurable Routing Unit | | DCS | Dynamic Clock Selector | | DP | True Dual Port 16K BSRAM | | DQCE | Dynamic Quadrant Clock Enable | | DSP | Digital Signal Processing | | EQ | ELQFP | | FN | QFN | | FPGA | Field Programmable Gate Array | | GPIO | Gowin Programmable IO | | IOB | Input/Output Block | | LQ | LQFP | | LUT4 | 4-input Look-up Table | | LUT5 | 5-input Look-up Table | | LUT6 | 6-input Look-up Table | | LUT7 | 7-input Look-up Table | | LUT8 | 8-input Look-up Table | | MG | MBGA | | MIPI | Mobile Industry Processor Interface | | PLL | Phase-locked Loop | DS117-3.0E 69(70) | Terminology and Abbreviations | Full Name | |-------------------------------|------------------------------------| | PSRAM | Pseudo Static Random Access Memory | | QN | QFN | | REG | Register | | SDP | Semi Dual Port 16K BSRAM | | SDRAM | Synchronous Dynamic RAM | | SIP | System in Package | | SP | Single Port 16K BSRAM | | SSRAM | Shadow Static Random Access Memory | | TDM | Time Division Multiplexing | # 5.4 Support and Feedback Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly using the information provided below. Website: www.gowinsemi.com E-mail: <a href="mailto:support@gowinsemi.com">support@gowinsemi.com</a> DS117-3.0E 70(70)