



# HCPL-7723/0723 50-MBd 2-ns PWD High-Speed CMOS **Optocoupler**

## **Description**

Available in either 8-pin DIP or SO.8 package style respectively, the Broadcom® HCPL-7723 or HCPL-0723 optocoupler utilize the latest CMOS IC technology to achieve outstanding speed performance of minimum 50 MBd data rate and 2-ns maximum pulse width distortion.

Basic building blocks of HCPL-7723/0723 are a CMOS LED driver IC, a high speed LED and a CMOS detector IC. A CMOS logic input signal controls the LED driver IC, which supplies current to the LED. The detector IC incorporates an integrated photodiode, a high-speed transimpedance amplifier, and a voltage comparator with an output driver.

**CAUTION!** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation, which may be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments.

#### **Features**

- +5V CMOS compatibility
- High speed: 50 MBd min.
- 2-ns max. pulse width distortion
- 22-ns max. propagation delay
- 16 ns max. propagation delay skew
- 10 kV/µs min. common mode rejection
- -40 to 85°C temperature range
- Safety and regulatory approvals:
  - UL recognized:
    - 5000 V<sub>rms</sub> for 1 min. per UL1577 for HCPL-7723
    - 3750 V<sub>rms</sub> for 1 min. per UL1577 for HCPL-0723
  - CSA component acceptance notice #5
  - IEC/EN/DIN EN 60747-5-5
    - V<sub>iorm</sub> = 630 V<sub>peak</sub> for HCPL-7723 option 060
    - V<sub>iorm</sub> = 567 V<sub>peak</sub> for HCPL-0723 option 060

### **Applications**

- Digital fieldbus isolation: CC-Link, DeviceNet, Profibus, SDS, Isolated A/D or D/A conversion
- Multiplexed data transmission
- High-speed digital input/output
- Computer peripheral interface
- Microprocessor system interface

## **Functional Diagram**



- \* PIN 3 IS THE ANODE OF THE INTERNAL LED AND MUST BE LEFT UNCONNECTED FOR GUARANTEED DATASHEET PERFORMANCE. PIN 7 IS NOT CONNECTED INTERNALLY.
- \*\* A 0.01 to 0.1 μF BYPASS CAPACITOR MUST BE CONNECTED AS CLOSE AS POSSIBLE BETWEEN PINS 1 AND 4, AND 5 AND 8.

#### **Truth Table**

| V <sub>I</sub> Input | LED1 | V <sub>O</sub> Output |
|----------------------|------|-----------------------|
| Н                    | OFF  | Н                     |
| L                    | ON   | L                     |

## **Package Outline Drawings**

# HCPL-7723 8-Pin DIP Package





**DIMENSIONS IN MILLIMETERS (INCHES).** 

\*MARKING CODE LETTER FOR OPTION NUMBERS

"L" = OPTION 020

"V" = OPTION 060

OPTION NUMBERS 300 AND 500 NOT MARKED.

NOTE: FLOATING LEAD PROTRUSION IS 0.25 mm (10 mils) MAX.

## **HCPL-7723 Package with Gull Wing Surface Mount Option 300**



DIMENSIONS IN MILLIMETERS (INCHES).
LEAD COPLANARITY = 0.10 mm (0.004 INCHES).

NOTE: FLOATING LEAD PROTRUSION IS 0.15 mm (6 mils) MAX.

### **HCPL-0723 Small Outline SO-8 Package**



### **Device Selection Guide**

| 8-Pin DIP (300 mil) | Small Outline SO-8 |
|---------------------|--------------------|
| HCPL-7723           | HCPL-0723          |

## **Ordering Information**

HCPL-0723 and HCPL-7723 are UL Recognized with 3750 Vrms for 1 minute per UL1577.

|             | Opt               | tion                  |               |                  |              |                  | UL5000                       |                            |               |
|-------------|-------------------|-----------------------|---------------|------------------|--------------|------------------|------------------------------|----------------------------|---------------|
| Part Number | RoHS<br>Compliant | Non RoHS<br>Compliant | Package       | Surface<br>Mount | Gull<br>Wing | Tape and<br>Reel | Vrms /<br>1 Minute<br>Rating | IEC/EN/DIN<br>EN 60747-5-5 | Quantity      |
| HCPL-7723   | -000E             | no option             | 300 mil DIP-8 |                  |              |                  |                              |                            | 50 per tube   |
|             | -300E             | -300                  |               | Х                | X            |                  |                              |                            | 50 per tube   |
|             | -500E             | -500                  |               | Χ                | Х            | X                |                              |                            | 1000 per reel |
|             | -020E             | -020                  |               |                  |              |                  | Х                            |                            | 50 per tube   |
|             | -320E             | -320                  |               | Х                | Х            |                  | Х                            |                            | 50 per tube   |
|             | -520E             | -520                  |               | Х                | Х            | Х                | Χ                            |                            | 1000 per reel |
|             | -060E             | -060                  |               |                  |              |                  |                              | Х                          | 50 per tube   |
|             | -360E             | -360                  |               | Х                | Х            |                  |                              | Х                          | 50 per tube   |
|             | -560E             | -560                  |               | Х                | Х            | Х                |                              | Х                          | 1000 per reel |
| HCPL-0723   | -000E             | no option             | SO-8          | X                |              |                  |                              |                            | 100 per tube  |
|             | -500E             | -500                  |               | Х                |              | Х                |                              |                            | 1500 per reel |
|             | -060E             | -060                  |               | Х                |              |                  |                              | X                          | 100 per tube  |
|             | -560E             | -560                  |               | Х                |              | Х                |                              | Х                          | 1500 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

HCPL-7723-560E to order product of Gull Wing Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval and RoHS compliant.

#### Example 2:

HCPL-0723 to order product of Small Outline SO-8 package in Tube packaging and non RoHS compliant.

Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

**NOTE:** The notation #XXX is used for existing products, while (new) products launched since July 15, 2001 and RoHS compliant will use –XXXE.

### **Regulatory Information**

The HCPL-7723/0723 have been approved by the following organizations:

- UL Recognized under UL1577, component recognition program, File E55361.
- CSA Approval under CSA Component Acceptance Notice #5, File CA88324.
- IEC/EN/DIN EN 60747-5-5 Approved with Maximum Working Insulation Voltage:
  - V<sub>iorm</sub> = 567 V<sub>peak</sub> for HCPL-0723
  - V<sub>iorm</sub> = 630 V<sub>peak</sub> for HCPL-7723

### **Solder Reflow Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-Halide Flux should be used.

## **Insulation and Safety Related Specifications**

|                                                   |        | Value |      |      |                                                                                               |
|---------------------------------------------------|--------|-------|------|------|-----------------------------------------------------------------------------------------------|
| Parameter                                         | Symbol | 7723  | 0723 | Unit | Conditions                                                                                    |
| Minimum External Air Gap (Clearance)              | L(I01) | 7.1   | 4.9  | mm   | Measured from input terminals to output terminals, shortest distance through air.             |
| Minimum External Tracking (Creepage)              | L(I02) | 7.4   | 4.8  | mm   | Measured from input terminals to output terminals, shortest distance path along body.         |
| Minimum Internal Plastic Gap (Internal Clearance) |        | 0.08  | 0.08 | mm   | Insulation thickness between emitter and detector; also known as distance through insulation. |
| Tracking Resistance (Comparative Tracking Index)  | СТІ    | ≥175  | ≥175 | V    | DIN IEC 112/VDE 0303 Part 1.                                                                  |
| Isolation Group                                   |        | Illa  | Illa |      | Material Group (DIN VDE 0110, 1/89, Table 1).                                                 |

All Broadcom data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered. There are recommended techniques such as grooves and ribs, which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level.

## IEC/EN/DIN EN 60747-5-5 Insulation Characteristics (Option 060)

|                                                                                                                          |                        | Charac           | teristic         |                   |
|--------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|------------------|-------------------|
| Description                                                                                                              | Symbol                 | HCPL-7723        | HCPL-0723        | Unit              |
| Installation Classification per DIN VDE 0110/39, Table 1                                                                 |                        |                  |                  |                   |
| For Rated Mains Voltage ≤ 150V <sub>rms</sub>                                                                            |                        | I – IV           | I – IV           |                   |
| For Rated Mains Voltage ≤ 300V <sub>rms</sub>                                                                            |                        | I – III          | I – III          |                   |
| For Rated Mains Voltage ≤ 600V <sub>rms</sub>                                                                            |                        | I – IV           | I – III          |                   |
| Climatic Classification                                                                                                  |                        | 55/85/21         | 55/85/21         |                   |
| Pollution Degree (DIN VDE 0110/39)                                                                                       |                        | 2                | 2                |                   |
| Maximum Working Insulation Voltage                                                                                       | V <sub>IORM</sub>      | 630              | 567              | V <sub>peak</sub> |
| Input to Output Test Voltage, Method b <sup>a</sup>                                                                      | V <sub>PR</sub>        | 1181             | 1063             | $V_{peak}$        |
| V <sub>IORM</sub> x 1.875 = V <sub>PR</sub> , 100% Production Test with t <sub>m</sub> = 1s,<br>Partial Discharge < 5 pC |                        |                  |                  |                   |
| Input to Output Test Voltage, Method a <sup>a</sup>                                                                      | V <sub>PR</sub>        | 1008             | 907              | V <sub>peak</sub> |
| V <sub>IORM</sub> x 1.6 = V <sub>PR</sub> , Type and Sample Test, t <sub>m</sub> = 10s,<br>Partial Discharge < 5 pC      |                        |                  |                  |                   |
| Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 60s)                                             | V <sub>IOTM</sub>      | 8000             | 6000             | V <sub>peak</sub> |
| Safety-Limiting Values – Maximum Values Allowed in the Event of a Failure                                                |                        |                  |                  |                   |
| Case Temperature                                                                                                         | T <sub>S</sub>         | 175              | 150              | °C                |
| Input Current                                                                                                            | I <sub>S, INPUT</sub>  | 230              | 150              | mA                |
| Output Power                                                                                                             | P <sub>S, OUTPUT</sub> | 600              | 600              | mW                |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V                                                         | R <sub>S</sub>         | ≥10 <sup>9</sup> | ≥10 <sup>9</sup> | Ω                 |

a. Refer to the optocoupler section of the Isolation and Control Component Designer's Catalog, under Product Safety Regulations section IEC/EN/DIN EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles.

**NOTE:** These optocouplers are suitable for safe electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by means of protective circuits.

# **Absolute Maximum Ratings**

| Parameter                                  | Symbol                                         | Min.             | Max.                   | Unit |  |  |  |
|--------------------------------------------|------------------------------------------------|------------------|------------------------|------|--|--|--|
| Storage Temperature                        | T <sub>S</sub>                                 | <b>–</b> 55      | 125                    | °C   |  |  |  |
| Ambient Operating Temperature <sup>a</sup> | T <sub>A</sub>                                 | -40              | 85                     | °C   |  |  |  |
| Supply Voltages                            | $V_{DD1}, V_{DD2}$                             | 0                | 6.0                    | V    |  |  |  |
| Input Voltage                              | V <sub>I</sub>                                 | -0.5             | V <sub>DD1</sub> + 0.5 | V    |  |  |  |
| Output Voltage                             | V <sub>O</sub>                                 | -0.5             | V <sub>DD2</sub> + 0.5 | V    |  |  |  |
| Average Output Current                     | I <sub>O</sub>                                 | _                | 10                     | mA   |  |  |  |
| Lead Solder Temperature                    | 260°C for 10 sec., 1.6 mm below seating plane. |                  |                        |      |  |  |  |
| Solder Reflow Temperature Profile          |                                                | See Solder Reflo | w Profile section.     |      |  |  |  |

a. Absolute maximum ambient operating temperature means the device will not be damaged if operated under these conditions. It does not guarantee functionality

# **Recommended Operating Conditions**

| Parameter                        | Symbol                            | Min. | Max.      | Unit |
|----------------------------------|-----------------------------------|------|-----------|------|
| Ambient Operating Temperature    | T <sub>A</sub>                    | -40  | 85        | °C   |
| Supply Voltages                  | $V_{DD1}, V_{DD2}$                | 4.5  | 5.5       | V    |
| Logic High Input Voltage         | V <sub>IH</sub>                   | 2.0  | $V_{DD1}$ | V    |
| Logic Low Input Voltage          | V <sub>IL</sub>                   | 0.0  | 0.8       | V    |
| Input Signal Rise and Fall Times | t <sub>ir</sub> , t <sub>if</sub> | _    | 1.0       | ms   |

## **Electrical Specifications**

Test conditions that are not specified can be anywhere within the recommended operating range.

All typical specifications are at  $T_A$  = +25°C,  $V_{DD1}$  =  $V_{DD2}$  = +5V.

| Parameter                                    | Symbol            | Min. | Тур. | Max. | Unit | Test Conditions                                          |
|----------------------------------------------|-------------------|------|------|------|------|----------------------------------------------------------|
| Logic Low Input Supply Current <sup>a</sup>  | I <sub>DD1L</sub> | _    | 8.4  | 10   | mA   | V <sub>I</sub> = 0V; Figure 1                            |
| Logic High Input Supply Current <sup>a</sup> | I <sub>DD1H</sub> | _    | 0.6  | 3    | mA   | V <sub>I</sub> = V <sub>DD1</sub> ; Figure 2             |
| Output Supply Current                        | I <sub>DD2L</sub> | _    | 2.1  | 5    | mA   | Figure 3                                                 |
|                                              | I <sub>DD2H</sub> | _    | 2.0  | 5    | mA   | Figure 4                                                 |
| Input Current                                | I <sub>I</sub>    | -10  | _    | 10   | μA   |                                                          |
| Logic High Output Voltage                    | V <sub>OH</sub>   | 4.4  | 5.0  | _    | V    | $I_{O} = -20 \mu A, V_{I} = V_{IH}$                      |
|                                              |                   | 4.0  | 4.8  | _    | V    | $I_O = -4 \text{ mA}, V_I = V_{IH}$                      |
| Logic Low Output Voltage                     | V <sub>OL</sub>   | _    | 0    | 0.1  | V    | I <sub>O</sub> = 20 μA, V <sub>I</sub> = V <sub>IL</sub> |
|                                              |                   | _    | 0.5  | 1.0  | V    | $I_O = 4 \text{ mA}, V_I = V_{IL}$                       |

a. The LED is ON when  $V_I$  is low and OFF when  $V_I$  is high.

AV02-0643EN Broadcom

## **Switching Specifications**

Test conditions that are not specified can be anywhere within the recommended operating range.

All typical specifications are at  $T_A = +25$ °C,  $V_{DD1} = V_{DD2} = +5$ V.

| Parameter                                        | Symbol           | Min. | Тур. | Max. | Unit  | Test Conditions                                     |
|--------------------------------------------------|------------------|------|------|------|-------|-----------------------------------------------------|
| Propagation Delay Time to Logic Low              | t <sub>PHL</sub> | _    | 16   | 22   | ns    | C <sub>L</sub> = 15 pF CMOS Signal Levels; Figure 5 |
| Output <sup>a</sup>                              |                  |      |      |      |       |                                                     |
| Propagation Delay Time to Logic High             | t <sub>PLH</sub> | _    | 16   | 22   | ns    | C <sub>L</sub> = 15 pF CMOS Signal Levels; Figure 5 |
| Output <sup>a</sup>                              |                  |      |      |      |       |                                                     |
| Pulse Width                                      | PW               | 20   | _    | _    | ns    | C <sub>L</sub> = 15 pF CMOS Signal Levels           |
| Maximum Data Rate                                |                  | 50   | _    | _    | MBd   | C <sub>L</sub> = 15 pF CMOS Signal Levels           |
| Pulse Width Distortion <sup>b</sup>  tPHL - tPLH | [PWD]            | _    | 1    | 2    | ns    | C <sub>L</sub> = 15 pF CMOS Signal Levels; Figure 6 |
| Propagation Delay Skew <sup>c</sup>              | t <sub>PSK</sub> | _    |      | 16   | ns    | C <sub>L</sub> = 15 pF CMOS Signal Levels           |
| Output Rise Time (10% to 90%)                    | t <sub>R</sub>   | _    | 8    | _    | ns    | C <sub>L</sub> = 15 pF CMOS Signal Levels           |
| Output Fall Time (90% to 10%)                    | t <sub>F</sub>   | _    | 6    | _    | ns    | C <sub>L</sub> = 15 pF CMOS Signal Levels           |
| Common Mode Transient Immunity at                | CM <sub>H</sub>  | 10   | 15   | _    | kV/µs | V <sub>CM</sub> = 1000V, T <sub>A</sub> = 25°C,     |
| Logic High Output <sup>d</sup>                   |                  |      |      |      |       | $V_{I} = V_{DD1}, V_{O} > 0.8 V_{DD2}$              |
| Common Mode Transient Immunity at                | CM <sub>L</sub>  | 10   | 15   | _    | kV/µs | V <sub>CM</sub> = 1000V, T <sub>A</sub> = 25°C,     |
| Logic Low Output <sup>d</sup>                    |                  |      |      |      |       | $V_{I} = 0V, V_{O} < 0.8V$                          |

a. t<sub>PHL</sub> propagation delay is measured from the 50% level on the falling edge of the V<sub>I</sub> signal to the 50% level of the falling edge of the V<sub>O</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level on the rising edge of the V<sub>I</sub> signal to the 50% level of the rising edge of the V<sub>O</sub> signal.

b. PWD is defined as  $|t_{PHL} - t_{PLH}|$ . %PWD (percent pulse width distortion) is equal to the PWD divided by pulse width.

c. t<sub>PSK</sub> is equal to the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature within the recommended operating conditions.

d.  $CM_H$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_O > 0.8V_{DD2}$ .  $CM_L$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_O < 0.8V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges.

# **Package Characteristics**

All typical specifications are at  $T_A = 25$ °C.

| Parameter                            |            | Symbol           | Min. | Тур.             | Max. | Unit             | Test Conditions                            |  |
|--------------------------------------|------------|------------------|------|------------------|------|------------------|--------------------------------------------|--|
| Input-Output Momentary               | -7723      | V <sub>ISO</sub> | 3750 | _                | _    | V <sub>rms</sub> | RH ≤ 50%, t = 1 min, T <sub>A</sub> = 25°C |  |
| Withstand Voltage <sup>a, b, c</sup> | Option 020 |                  | 5000 | _                |      |                  |                                            |  |
|                                      | -0723      |                  | 3750 | _                | _    |                  |                                            |  |
| Input-Output Resistance <sup>a</sup> |            | R <sub>I-O</sub> | _    | 10 <sup>12</sup> | _    | Ω                | V <sub>I-O</sub> = 500 Vdc                 |  |
| Input-Output Capacitance             |            | C <sub>I-O</sub> | _    | 0.6              | _    | pF               | f = 1 MHz                                  |  |
| Input Capacitance <sup>d</sup>       |            | C <sub>I</sub>   | _    | 3.0              | _    | pF               |                                            |  |
| Input IC Junction-to-Case            | -7723      | $\theta_{jci}$   | _    | 145              | _    | °C/W             | Thermocouple located at center             |  |
| Thermal Resistance                   | -0723      |                  | _    | 160              | _    |                  | underside of package                       |  |
| Output IC Junction-to-Case           | -7723      | θ <sub>jco</sub> | _    | 145              | _    | °C/W             |                                            |  |
| Thermal Resistance                   | -0723      |                  | _    | 135              | _    |                  |                                            |  |
| Package Power Dissipation            |            | P <sub>PD</sub>  | _    | _                | 150  | mW               |                                            |  |

- a. Device considered a two-terminal device: pins 1, 2, 3, and 4 shorted together and pins 5, 6, 7, and 8 shorted together.
- b. In accordance with UL1577, each HCPL-0723 is proof tested by applying an insulation test voltage≥ 4500 V<sub>rms</sub> for 1 second (leakage detection current limit, I<sub>I-O</sub> ≤ 5 μA). Each HCPL-7723 is proof tested by applying an insulation test voltage ≥ 4500 V<sub>rms</sub> for 1 second (leakage detection current limit. I<sub>I-O</sub> ≤ 5 μA.)
- c. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or Broadcom Application Note 1074, Optocoupler Input-Output Endurance Voltage.
- d.  $C_I$  is the capacitance measured at pin 2  $(V_I)$ .

Figure 1: Typical Logic Low Input Supply Current vs. Temperature



Figure 3: Typical Logic Low Output Supply Current vs. Temperature



Figure 5: Typical Propagation Delay vs. Temperature



Figure 2: Typical Logic High Input Supply Current vs. Temperature



Figure 4: Typical Logic High Output Supply Current vs. Temperature



Figure 6: Typical Pulse Width Distortion vs. Temperature



# **Application Information**

### **Bypassing and PC Board Layout**

The HCPL-7723/0723 optocouplers are extremely easy to use. No external interface circuitry is required because the HCPL-7723/0723 use high-speed CMOS IC technology allowing CMOS logic to be connected directly to the inputs and outputs.

As shown in Figure 7, the only external components required for proper operation are two bypass capacitors. Capacitor values should be between  $0.01~\mu F$  and  $0.1~\mu F$ . Each capacitor should be placed as close as possible to the input and output power-supply pins of the optocoupler.

Figure 7: Functional Diagram



C1, C2 = 0.01  $\mu$ F TO 0.1  $\mu$ F