

# **High-Voltage Liquid Crystal Shutter Driver**

#### **Features**

- · Logic-selectable Output Voltage
- · 100 nF Drive Capability
- 90 V<sub>P-P</sub> Maximum Output Voltage
- 25 µs Response Time

#### **Applications**

· Liquid Crystal Shutter

#### **General Description**

The HV508 is a 45V liquid crystal shutter driver in an 8-lead SOIC surface-mount package. It is composed of two outputs that provide square waves of opposite phases. The liquid crystal shutter is connected between the two outputs. Its equivalent load can be modeled as a minimum of 1  $M\Omega$  resistor in parallel with a maximum of 0.1 uF capacitor.

The HV508 has three input supply voltages—HV $_{IN}$ , LV $_{IN}$  and V $_{DD}$ . The output amplitude is either LV $_{IN}$  or HV $_{IN}$ . A logic high on the HV $_{EN}$  input sets the output to operate from the HV $_{EN}$  input sets the output to operate from the HV $_{EN}$  input sets the output to operate from the LV $_{IN}$  supply. The output frequency is determined by the logic input frequency applied to the POL input.

#### Package Type



## **Functional Block Diagram**





#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings†**

| High-voltage Input, HV <sub>IN</sub>          | +60V   |
|-----------------------------------------------|--------|
| Low-voltage Input, LV <sub>IN</sub>           |        |
| Logic Supply voltage, V <sub>DD</sub>         |        |
| Operating Ambient Temperature, T <sub>A</sub> |        |
| Storage Temperature, T <sub>S</sub>           |        |
| Power Dissipation (Note 1):                   |        |
| 8-lead SOIC                                   | 700 mW |
|                                               |        |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: For operation above 25°C ambient, derate linearly at 6 mW/°C.

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                  | Sym.             | Min.                | Тур. | Max.                | Unit     | Conditions |
|----------------------------|------------------|---------------------|------|---------------------|----------|------------|
| Logic Supply Voltage       | $V_{DD}$         | 5                   | _    | 10                  | V        |            |
| Low-output Supply Voltage  | LV <sub>IN</sub> | 3                   | _    | 6                   | V        |            |
| High-output Supply Voltage | $H_{VIN}$        | 5                   | _    | 45                  | <b>V</b> |            |
| Logic Input Voltage Low    | $V_{IL}$         | 0                   | _    | 0.3 V <sub>DD</sub> | V        |            |
| Logic Input Voltage High   | V <sub>IH</sub>  | 0.7 V <sub>DD</sub> | _    | $V_{DD}$            | >        |            |
| Ambient Temperature        | T <sub>A</sub>   | <b>-</b> 5          | _    | +60                 | Ô        |            |

#### DC ELECTRICAL CHARACTERISTICS

| <b>Electrical Specifications:</b> Over operating supply voltages; $T_A = -5^{\circ}C$ to +60°C unless otherwise indicated. |                   |            |      |      |      |                                                                                                                                                                    |  |  |
|----------------------------------------------------------------------------------------------------------------------------|-------------------|------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                                                                                                                  | Sym.              | Min.       | Тур. | Max. | Unit | Conditions                                                                                                                                                         |  |  |
| HV <sub>IN</sub> Quiescent Current                                                                                         | I <sub>HVQ</sub>  | _          | _    | 10   | μA   |                                                                                                                                                                    |  |  |
| LV <sub>IN</sub> Quiescent Current                                                                                         | $I_{LVQ}$         | _          | _    | 10   | μA   |                                                                                                                                                                    |  |  |
| V <sub>DD</sub> Quiescent Current                                                                                          | $I_{DDQ}$         | _          | _    | 10   | μA   |                                                                                                                                                                    |  |  |
| HV <sub>IN</sub> Operating Current                                                                                         | I <sub>HV</sub>   | _          |      | 2.8  | mA   | POL = 100 Hz, HV <sub>EN</sub> = high,<br>$T_A$ = 25°C, Load = 1 M $\Omega$ in parallel<br>with 0.1 $\mu$ F between HV <sub>OUT</sub> 1 and<br>HV <sub>OUT</sub> 2 |  |  |
| LV <sub>IN</sub> Operating Current                                                                                         | I <sub>LV</sub>   | _          | _    | 380  | μΑ   | POL = 100 Hz, HV <sub>EN</sub> = low,<br>$T_A$ = 25°C, Load = 1 MΩ in parallel<br>with 0.1 μF between HV <sub>OUT</sub> 1 and<br>HV <sub>OUT</sub> 2               |  |  |
| Logic Input Current Low                                                                                                    | I <sub>IL</sub>   | <b>–</b> 5 |      | _    | μΑ   |                                                                                                                                                                    |  |  |
| Logic Input Current High                                                                                                   | I <sub>IH</sub>   | _          | _    | 5    | μA   |                                                                                                                                                                    |  |  |
| Output Capacitive Load                                                                                                     | C <sub>LOAD</sub> | 0          | _    | 0.25 | μF   | $C_{LOAD}$ in parallel with a 1 M $\Omega$ resistor (Note 1)                                                                                                       |  |  |

Note 1: The device can operate continuously in this range without damage. AC limits are not implemented.

#### **AC ELECTRICAL CHARACTERISTICS**

| Electrical Specifications: HV <sub>IN</sub>             | <b>Electrical Specifications:</b> $HV_{IN} = 45V$ , $LV_{IN} = 6V$ , $V_{DD} = 5V$ , and $T_A = -5^{\circ}C$ to $+60^{\circ}C$ . |      |      |      |      |                                                                                                                                               |  |  |  |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Parameter                                               | Sym.                                                                                                                             | Min. | Тур. | Max. | Unit | Conditions                                                                                                                                    |  |  |  |
| POL Input Frequency                                     | f <sub>POL</sub>                                                                                                                 | 0    | _    | 100  | Hz   |                                                                                                                                               |  |  |  |
| Turn-on Time when High-voltage is Enabled               | t <sub>HV(ON)</sub>                                                                                                              |      | _    | 16   | μs   | Load = 1 M $\Omega$ in parallel with 0.1 µF between HV <sub>OUT</sub> 1 and                                                                   |  |  |  |
| Turn-off Time when high-voltage is Enabled              | t <sub>HV(OFF)</sub>                                                                                                             |      | _    | 16   | μs   | $HV_{OUT}$ 2, $HV_{EN}$ = high, outputs rise to $HV_{IN}$ (See Fig.1 in <b>Timing Waveforms</b> .)                                            |  |  |  |
| Turn-on time when High-voltage is Disabled              | t <sub>LV(ON)</sub>                                                                                                              | _    | _    | 40   | μs   | Load = 1 MΩ in parallel with 0.1 $\mu$ F between HV <sub>OUT</sub> 1 and HV <sub>OUT</sub> 2,                                                 |  |  |  |
| Turn-off time when High-voltage is Disabled             | t <sub>LV(OFF)</sub>                                                                                                             | l    |      | 6    | μs   | HV <sub>EN</sub> = low, outputs rise to HV <sub>IN</sub> (See Fig.1 in <b>Timing Waveforms</b> .)                                             |  |  |  |
| Turn-on time from HV <sub>EN</sub> to HV <sub>OUT</sub> | t <sub>EN(ON)</sub>                                                                                                              | _    | _    | 25   | μs   | Load = 1 M $\Omega$ in parallel with 0.1 $\mu$ F between HV <sub>OUT</sub> 1 and HV <sub>OUT</sub> 2 (See Fig.2 in <b>Timing Waveforms</b> .) |  |  |  |

#### **TEMPERATURE SPECIFICATIONS**

| Parameter                     | Sym.           | Min. | Тур. | Max. | Unit | Conditions |  |  |  |
|-------------------------------|----------------|------|------|------|------|------------|--|--|--|
| TEMPERATURE RANGE             |                |      |      |      |      |            |  |  |  |
| Operating Ambient Temperature | T <sub>A</sub> | -5   | _    | +60  | °C   |            |  |  |  |
| Storage Temperature           | T <sub>S</sub> | -65  | _    | +150 | °C   |            |  |  |  |
| PACKAGE THERMAL RESISTANCE    |                |      |      |      |      |            |  |  |  |
| 8-lead SOIC                   | $\theta_{JA}$  | _    | 101  | _    | °C/W |            |  |  |  |

## **Timing Waveforms**



# **HV508**

#### 2.0 PIN DESCRIPTION

The details on the pins of HV508 are listed on Table 2-1. Refer to **Package Type** for the location of pins.

TABLE 2-1: PIN FUNCTION TABLE

| Pin Number | Pin Name | Description                   |
|------------|----------|-------------------------------|
| 1          | LVIN     | Low Voltage Supply            |
| 2          | POL      | Polarity                      |
| 3          | HVEN     | High Voltage Enable           |
| 4          | GND      | Ground                        |
| 5          | HVOUT2   | High Voltage Output Channel 2 |
| 6          | VDD      | Logic Voltage Supply          |
| 7          | HVIN     | High Voltage Supply           |
| 8          | HVOUT1   | High Voltage Output Channel 1 |

#### 3.0 FUNCTIONAL DESCRIPTION

Follow the steps in Table 3-1 to power up and power down the HV508.

TABLE 3-1: POWER-UP AND POWER-DOWN SEQUENCE

|      | Power-up                  | Power-down Power-down |                           |  |  |
|------|---------------------------|-----------------------|---------------------------|--|--|
| Step | Description               | Step                  | Description               |  |  |
| 1    | Connect ground.           | 1                     | Remove LV <sub>IN.</sub>  |  |  |
| 2    | Apply V <sub>DD</sub> .   | 2                     | Remove H <sub>VIN</sub> . |  |  |
| 3    | Connect logic Inputs.     | 2                     | Remove all logic inputs.  |  |  |
| 4    | Connect HV <sub>IN.</sub> | 3                     | Remove V <sub>DD</sub> .  |  |  |
| 5    | Connect LV <sub>IN.</sub> | 4                     | Disconnect ground.        |  |  |

TABLE 3-2: TRUTH FUNCTION TABLE

| HV <sub>EN</sub> | POL | HV <sub>OUT</sub> 1 | HV <sub>OUT</sub> 2 |
|------------------|-----|---------------------|---------------------|
| Н                | Н   | HV <sub>IN</sub>    | GND                 |
| Н                | L   | GND                 | HV <sub>IN</sub>    |
| L                | Н   | LV <sub>IN</sub>    | GND                 |
| L                | L   | GND                 | LV <sub>IN</sub>    |

#### 4.0 PACKAGE MARKING INFORMATION

#### 4.1 Packaging Information



Legend: XX...X Product Code or Customer-specific information
Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code
Pb-free JEDEC® designator for Matte Tin (Sn)
\* This package is Pb-free. The Pb-free JEDEC designator (e3)
can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or not include the corporate logo.

# 8-Lead SOIC (Narrow Body) Package Outline (LG/TG)

4.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

#### Note:

 This chamfer feature is optional. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Sym              | bol |     | Α     | A1   | A2    | b    | D     | E     | E1    | е           | h    | L    | L1          | L2          | θ          | θ1         |
|------------------|-----|-----|-------|------|-------|------|-------|-------|-------|-------------|------|------|-------------|-------------|------------|------------|
|                  | MIN | 1   | 1.35* | 0.10 | 1.25  | 0.31 | 4.80* | 5.80* | 3.80* |             | 0.25 | 0.40 |             |             | <b>0</b> o | <b>5</b> ° |
| Dimensio<br>(mm) | NON | 1   | - [   | -    | -     | -    | 4.90  | 6.00  | 3.90  | 1.27<br>BSC | -    | -    | 1.04<br>REF | 0.25<br>BSC | -          | -          |
| ()               | MAX | ( 1 | 1.75  | 0.25 | 1.65* | 0.51 | 5.00* | 6.20* | 4.00* | 500         | 0.50 | 1.27 | 1 ( _ 1     | Воо         | 8º         | 15°        |

JEDEC Registration MS-012, Variation AA, Issue E, Sept. 2005.

Drawings are not to scale.

<sup>\*</sup> This dimension is not specified in the JEDEC drawing.



NOTES:

#### APPENDIX A: REVISION HISTORY

#### Revision A (March 2017)

- Converted Supertex Doc# DSFP-HV508 to Microchip DS20005728A
- Removed "HVCMOS® Technology" throughout the data sheet
- · Changed part marking format
- Changed the quantity of the 8-lead SOIC LG package from 2500/Reel to 3300/Reel
- Made minor text changes throughout the document

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO.       | <u>XX</u>         |   | - х - х                                    | Example:      |                                                                          |
|----------------|-------------------|---|--------------------------------------------|---------------|--------------------------------------------------------------------------|
| Device         | Packag<br>Options |   | Environmental Media Type                   | a) HV508LG-G: | High-Voltage Liquid Crystal<br>Shutter Driver, 8-lead SOIC,<br>3300/Reel |
| Device:        | HV508             | = | High-Voltage Liquid Crystal Shutter Driver |               |                                                                          |
| Package:       | LG                | = | 8-lead SOIC                                |               |                                                                          |
| Environmental: | G                 | = | Lead (Pb)-free/RoHS-compliant Package      |               |                                                                          |
| Media Type:    | (blank)           | = | 3300/Reel for an LG Package                |               |                                                                          |
|                |                   |   |                                            |               |                                                                          |
|                |                   |   |                                            |               |                                                                          |
|                |                   |   |                                            |               |                                                                          |
|                |                   |   |                                            |               |                                                                          |
|                |                   |   |                                            |               |                                                                          |
|                |                   |   |                                            |               |                                                                          |
|                |                   |   |                                            |               |                                                                          |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1530-5