

# **HVLED805**

## Off-line LED driver with primary-sensing

## **Features**

- 800 V, avalanche rugged internal power MOSFET
- 5% accuracy on constant LED output current with primary control
- Optocoupler not needed
- Quasi-resonant (QR) zero voltage switching (ZVS) operation
- Internal HV start-up circuit
- Open or short LED string management
- Automatic self supply
- Input voltage feed-forward for mains independent cc regulation

## **Applications**

- AC-DC led driver applications
- LED retrofit lamps (i.e. E27, GU10)

### **Figure 1. Application diagram**



#### **Table 1. Device summary**





## **Contents**





## <span id="page-2-0"></span>**1 Description**

The HVLED805 is a high-voltage primary switcher intended for operating directly from the rectified mains with minimum external parts to provide an efficient, compact and cost effective solution for LED driving. It combines a high-performance low-voltage PWM controller chip and an 800V, avalanche-rugged power MOSFET, in the same package.

The PWM is a current-mode controller IC specifically designed for ZVS (zero voltage switching) fly-back LED drivers, with constant output current (CC) regulation using primarysensing feedback. This eliminates the need for the opto-coupler, the secondary voltage reference, as well as the current sense on the secondary side, still maintaining a good LED current accuracy. Moreover it guarantees a safe operation when short circuit of one or more LEDs occurs.

In addition, the device can also provide a constant output voltage regulation (CV): it makes the application able to work safely when the LED string opens due to a failure.

Quasi-resonant operation is achieved by means of a transformer demagnetization sensing input that triggers MOSFET's turn-on. This input serves also as both output voltage monitor, to perform CV regulation, and input voltage monitor, to achieve mains-independent CC regulation (line voltage feed forward).

The maximum switching frequency is top-limited below 166 kHz, so that at medium-light load a special function automatically lowers the operating frequency still maintaining the operation as close to ZVS as possible. At very light load, the device enters a controlled burst-mode operation that, along with the built-in high-voltage start-up circuit and the low operating current of the device, helps minimize the residual input consumption.

Although an auxiliary winding is required in the transformer to correctly perform CV/CC regulation, the chip is able to power itself directly from the rectified mains. This is useful especially during CC regulation, where the fly-back voltage generated by the winding drops.

In addition to these functions that optimize power handling under different operating conditions, the device offers protection features that considerably increase end-product's safety and reliability: auxiliary winding disconnection or brownout detection and shorted secondary rectifier or transformer's saturation detection. All of them are auto restart mode.



## <span id="page-3-0"></span>**2 Maximum ratings**





1. Limited by maximum temperature allowed.

#### **Table 3. Thermal data**





## <span id="page-4-0"></span>**3 Electrical characteristics**

 $T_J$  = -25 to 125 °C, Vcc=14 V; unless otherwise specified.







| Symbol                           | <b>Parameter</b>                              | <b>Test condition</b>                                          | Min.  | Typ.    | Max.  | <b>Unit</b> |
|----------------------------------|-----------------------------------------------|----------------------------------------------------------------|-------|---------|-------|-------------|
| <b>V<sub>DMGH</sub></b>          | Upper clamp voltage                           | $I_{DMG} = 1$ mA                                               | 3.0   | 3.3     | 3.6   | v           |
| <b>V<sub>DMGL</sub></b>          | Lower clamp voltage                           | $I_{DMG}$ = - 1 mA                                             | -90   | -60     | -30   | mV          |
| <b>V<sub>DMGA</sub></b>          | Arming voltage                                | positive-going edge                                            | 100   | 110     | 120   | mV          |
| <b>V</b> <sub>DMGT</sub>         | Triggering voltage                            | negative-going edge                                            | 50    | 60      | 70    | mV          |
| <b>I</b> DMGON                   | Min. source current during MOSFET ON-time     |                                                                | -25   | $-50$   | $-75$ | μA          |
| <b>T</b> BLANK                   | Trigger blanking time after MOSFET's turn-off | $V_{\text{COMP}} \geq 1.3V$<br>$V_{\text{COMP}} = 0.9V$        |       | 6<br>30 |       | μs          |
| Line feedforward                 |                                               |                                                                |       |         |       |             |
|                                  |                                               |                                                                |       |         |       |             |
| $R_{FF}$                         | Equivalent feedforward resistor               | $I_{DMG} = 1mA$                                                |       | 45      |       | Ω           |
| Transconductance error amplifier |                                               |                                                                |       |         |       |             |
| <b>V<sub>REF</sub></b>           | Voltage reference                             | $T_1 = 25 °C$ (1)                                              | 2.45  | 2.51    | 2.57  | v           |
|                                  |                                               | Tj = -25 to 125 $\degree$ C and<br>$Vcc = 12V$ to 23V $^{(1)}$ | 2.4   |         | 2.6   |             |
| gm                               | Transconductance                              | $\Delta I_{\text{COMP}} = \pm 10 \mu A$<br>$V_{COMP} = 1.65 V$ | 1.3   | 2.2     | 3.2   | mS          |
| Gv                               | Voltage gain                                  | Open loop                                                      |       | 73      |       | dB          |
| GB                               | Gain-bandwidth product                        |                                                                |       | 500     |       | kHz         |
| <b>ICOMP</b>                     | Source current                                | $V_{DMG}$ = 2.3V, $V_{COMP}$ = 1.65V                           | 70    | 100     |       | μA          |
|                                  | Sink current                                  | $V_{DMG}$ = 2.7V, $V_{COMP}$ = 1.65V                           | 400   | 750     |       | μA          |
| <b>V<sub>COMPH</sub></b>         | Upper COMP voltage                            | $V_{DMG} = 2.3V$                                               |       | 2.7     |       | $\vee$      |
| V <sub>COMPL</sub>               | Lower COMP voltage                            | $V_{\text{DMG}} = 2.7V$                                        |       | 0.7     |       | v           |
| V <sub>COMPBM</sub>              | Burst-mode threshold                          |                                                                |       | 1       |       | v           |
| Hys                              | Burst-mode hysteresis                         |                                                                |       | 65      |       | mV          |
| <b>Current reference</b>         |                                               |                                                                |       |         |       |             |
| <b>VILEDX</b>                    | Maximum value                                 | $V_{COMP} = V_{COMPL}$ <sup>(1)</sup>                          | 1.5   | 1.6     | 1.7   | V           |
| $V_{CLED}$                       | Current reference voltage                     |                                                                | 0.192 | 0.2     | 0.208 | V           |
| <b>Current sense</b>             |                                               |                                                                |       |         |       |             |
| $t_{LEB}$                        | Leading-edge blanking                         |                                                                | 200   | 250     | 300   | ns          |
| $td(H-L)$                        | Delay-to-output                               |                                                                |       | 300     |       | ns          |
| $\mathsf{V}_{\mathsf{CSx}}$      | Max. clamp value                              | $^{(1)}$ dVcs/dt = 200 mV/µs                                   | 0.7   | 0.75    | 0.8   | V           |
| $V_{CSdis}$                      | Hiccup-mode OCP level                         | (1)                                                            | 0.92  | 1       | 1.08  | V           |

**Table 4. Electrical characteristics (continued)**

1. Parameters tracking each other



## <span id="page-6-0"></span>**4 Pin connection**





*Note: The copper area for heat dissipation has to be designed under the drain pins*











<span id="page-8-1"></span>Figure 3. C<sub>OSS</sub> output capacitance variation

### <span id="page-8-0"></span>**Figure 4. Off state drain and source current test circuit**



*Note: The measured I<sub>DSS</sub> is the sum between the current across the 12 MΩ start-up resistor (62.5 µA typ. @ 750 V) and the effective MOSFET's off state drain current*



 $\sqrt{2}$ 



<span id="page-9-0"></span>

<span id="page-9-1"></span>





<span id="page-10-0"></span>Figure 7. **Operating supply current test circuit** 



<span id="page-10-1"></span>Figure 8. **Figure 8. Quiescent current during fault test circuit**





## <span id="page-11-0"></span>**5 Application information**

The HVLED805 is an off-line all-primary sensing switching regulator, specific for offline LED drivers based on quasi-resonant ZVS (zero voltage switching at switch turn-on) flyback topology.

Depending on converter's load condition, the device is able to work in different modes (*[Figure 9](#page-11-1)* for constant voltage operation):

- 1. QR mode at heavy load. Quasi-resonant operation lies in synchronizing MOSFET's turn-on to the transformer's demagnetization by detecting the resulting negative-going edge of the voltage across any winding of the transformer. Then the system works close to the boundary between discontinuous (DCM) and continuous conduction (CCM) of the transformer. As a result, the switching frequency will be different for different line/load conditions (see the hyperbolic-like portion of the curves in *[Figure 9](#page-11-1)*). Minimum turn-on losses, low EMI emission and safe behavior in short circuit are the main benefits of this kind of operation. The resulting constant current mode fixes the average current also in case of a short-circuit failure of one or more LEDs.
- 2. Valley-skipping mode at medium/ light load. Depending on voltage on COMP pin, the device defines the maximum operating frequency of the converter. As the load is reduced MOSFET's turn-on will not any more occur on the first valley but on the second one, the third one and so on. In this way the switching frequency will no longer increase (piecewise linear portion in *[Figure 9](#page-11-1)*).
- 3. Burst-mode with no or very light load. When the load is extremely light or disconnected, the converter will enter a controlled on/off operation with constant peak current. Decreasing the load will then result in frequency reduction, which can go down even to few hundred hertz, thus minimizing all frequency-related losses and making it easier to comply with energy saving regulations or recommendations. Being the peak current very low, no issue of audible noise arises. Thanks to this feature, the application is able to safely manage the open circuit caused by an LED failure.



<span id="page-11-1"></span>Figure 9. **Figure 9. Multi-mode operation of HVLED805 (Constant voltage operation)**

12/29 Doc ID 18077 Rev 1



### <span id="page-12-0"></span>**5.1 Power section and gate driver**

The power section guarantees safe avalanche operation within the specified energy rating as well as high dv/dt capability. The Power MOSFET has a V(BR)DSS of 800V min. and a typical R<sub>DSon</sub> of 11 Ω.

The gate driver of the power MOSFET is designed to supply a controlled gate current during both turn-on and turn-off in order to minimize common mode EMI. Under UVLO conditions an internal pull-down circuit holds the gate low in order to ensure that the power MOSFET cannot be turned on accidentally.

## <span id="page-12-1"></span>**5.2 High voltage startup generator**

*[Figure 10](#page-12-2)* shows the internal schematic of the high-voltage start-up generator (HV generator). It includes an 800 V-rated N-channel MOSFET, whose gate is biased through the series of a 12 M $\Omega$  resistor and a 14 V zener diode, with a controlled, temperaturecompensated current generator connected to its source. The HV generator input is in common with the DRAIN pin, while its output is the supply pin of the device (Vcc). A mains "UVLO" circuit (separated from the UVLO of the device that sense Vcc) keeps the HV generator off if the drain voltage is below  $V_{\text{STAT}}$  (50 V typical value).



<span id="page-12-2"></span>

With reference to the timing diagram of *[Figure 11](#page-13-0)*, when power is applied to the circuit and the voltage on the input bulk capacitor is high enough, the HV generator is sufficiently biased to start operating, thus it will draw about 5.5 mA (typical) from the bulk capacitor.



Most of this current will charge the bypass capacitor connected between the Vcc pin and ground and make its voltage rise linearly.

As the Vcc voltage reaches the start-up threshold (13 V typ.) the chip starts operating, the internal power MOSFET is enabled to switch and the HV generator is cut off by the Vcc\_OK signal asserted high. The IC is powered by the energy stored in the Vcc capacitor.

The chip is able to power itself directly from the rectified mains: when the voltage on the  $V_{CC}$ pin falls below Vcc<sub>restart</sub> (10.5V typ.), during each MOSFET's off-time the HV current generator is turned on and charges the supply capacitor until it reaches the  $V_{CCOn}$ threshold.

In this way, the self-supply circuit develops a voltage high enough to sustain the operation of the device. This feature is useful especially during CC regulation, when the flyback voltage generated by the auxiliary winding alone may not be able to keep Vcc above  $V_{CCrestart}$ .

At converter power-down the system will lose regulation as soon as the input voltage falls below V<sub>Start</sub>. This prevents converter's restart attempts and ensures monotonic output voltage decay at system power-down.



<span id="page-13-0"></span>**Figure 11. Timing diagram: normal power-up and power-down sequences**



### <span id="page-14-0"></span>**5.3 Secondary side demagnetization detection and triggering block**

The demagnetization detection (DMG) and Triggering blocks switch on the power MOSFET if a negative-going edge falling below 50 mV is applied to the DMG pin. To do so, the triggering block must be previously armed by a positive-going edge exceeding 100 mV.

This feature is used to detect transformer demagnetization for QR operation, where the signal for the DMG input is obtained from the transformer's auxiliary winding used also to supply the IC.



<span id="page-14-1"></span>**Figure 12. DMG block, triggering block**

The triggering block is blanked after MOSFET's turn-off to prevent any negative-going edge that follows leakage inductance demagnetization from triggering the DMG circuit erroneously.

This blanking time is dependent on the voltage on COMP pin: it is  $T_{BLANK} = 30 \mu s$  for  $V_{COMP}$ = 0.9 V, and decreases almost linearly down to T<sub>BLANK</sub> = 6 µs for V<sub>COMP</sub> = 1.3 V

The voltage on the pin is both top and bottom limited by a double clamp, as illustrated in the internal diagram of the DMG block of *[Figure 12](#page-14-1)*. The upper clamp is typically located at 3.3 V, while the lower clamp is located at -60mV. The interface between the pin and the auxiliary winding will be a resistor divider. Its resistance ratio as well as the individual resistance values will be properly chosen (see "*[Section 5.5: Constant current operation on page 18](#page-17-0)*" and "*[Section 5.6: Voltage feedforward block on page 20](#page-19-0)*".

Please note that the maximum  $I_{DMG}$  sunk/sourced current has to not exceed  $\pm 2$  mA (AMR) in all the Vin range conditions. No capacitor is allowed between DMG pin and the auxiliary transformer.

The switching frequency is top-limited below 166 kHz, as the converter's operating frequency tends to increase excessively at light load and high input voltage.

A Starter block is also used to start-up the system, that is, to turn on the MOSFET during converter power-up, when no or a too small signal is available on the DMG pin.

The starter frequency is 2 kHz if COMP pin is below burst mode threshold, i.e. 1 V, while it becomes 8 kHz if this voltage exceed this value.



After the first few cycles initiated by the starter, as the voltage developed across the auxiliary winding becomes large enough to arm the DMG circuit, MOSFET's turn-on will start to be locked to transformer demagnetization, hence setting up QR operation.

The starter is activated also when the IC is in CC regulation and the output voltage is not high enough to allow the DMG triggering.

If the demagnetization completes – hence a negative-going edge appears on the DMG pin – after a time exceeding time  $T<sub>BLANK</sub>$  from the previous turn-on, the MOSFET will be turned on again, with some delay to ensure minimum voltage at turn-on. If, instead, the negativegoing edge appears before T<sub>BLANK</sub> has elapsed, it will be ignored and only the first negativegoing edge after  $T<sub>BI ANK</sub>$  will turn-on the MOSFET. In this way one or more drain ringing cycles will be skipped ("valley-skipping mode", *[Figure 13](#page-15-1)*) and the switching frequency will be prevented from exceeding  $1/T_{\text{BI ANK}}$ .

<span id="page-15-1"></span>**Figure 13. Drain ringing cycle skipping as the load is progressively reduced**



*Note: That when the system operates in valley skipping-mode, uneven switching cycles may be observed under some line/load conditions, due to the fact that the OFF-time of the MOSFET is allowed to change with discrete steps of one ringing cycle, while the OFF-time needed for cycle-by-cycle energy balance may fall in between. Thus one or more longer switching cycles will be compensated by one or more shorter cycles and vice versa. However, this mechanism is absolutely normal and there is no appreciable effect on the performance of the converter or on its output voltage.*

## <span id="page-15-0"></span>**5.4 Constant voltage operation**

The IC is specifically designed to work in primary regulation and the output voltage is sensed through a voltage partition of the auxiliary winding, just before the auxiliary rectifier diode.

*[Figure 14](#page-16-0)* shows the internal schematic of the constant voltage mode and the external connections.





<span id="page-16-0"></span>**Figure 14. Voltage control principle: internal schematic**

Due to the parasitic wires resistance, the auxiliary voltage is representative of the output just when the secondary current becomes zero. For this purpose, the signal on DMG pin is sampled-and-held at the end of transformer's demagnetization to get an accurate image of the output voltage and it is compared with the error amplifier internal reference.

During the MOSFET's OFF-time the leakage inductance resonates with the drain capacitance and a damped oscillation is superimposed on the reflected voltage. The S/H logic is able to discriminate such oscillations from the real transformer's demagnetization.

When the DMG logic detects the transformer's demagnetization, the sampling process stops, the information is frozen and compared with the error amplifier internal reference.

The internal error amplifier is a transconductance type and delivers an output current proportional to the voltage unbalance of the two outputs: the output generates the control voltage that is compared with the voltage across the sense resistor, thus modulating the cycle-by-cycle peak drain current.

The COMP pin is used for the frequency compensation: usually, an RC network, which stabilizes the overall voltage control loop, is connected between this pin and ground.

The output voltage can be defined according the formula:

#### **Equation 1**

$$
R_{FB} = \frac{V_{REF}}{\frac{n_{AUX}}{n_{SEC}} \cdot V_{OUT} - V_{REF}} \cdot R_{DMG}
$$

Where  $n_{SEC}$  and  $n_{AUX}$  are the secondary and auxiliary turn's number respectively.

The R<sub>DMG</sub> value can be defined depending on the application parameters (see "*Section 5.6: [Voltage feedforward block on page 20](#page-19-0)*" section).



### <span id="page-17-0"></span>**5.5 Constant current operation**

*[Figure 15](#page-18-0)* presents the principle used for controlling the average output current of the flyback converter.

The output voltage of the auxiliary winding is used by the demagnetization block to generate the control signal for the mosfet switch Q1. A resistor R in series with it absorbs a current  $V<sub>C</sub>/R$ , where  $V<sub>C</sub>$  is the voltage developed across the capacitor C.

The flip-flop's output is high as long as the transformer delivers current on secondary side. This is shown in *[Figure 16](#page-19-1)*.

The capacitor C has to be chosen so that its voltage  $V<sub>C</sub>$  can be considered as a constant. Since it is charged and discharged by currents in the range of some ten  $\mu A (I_{CIFD}$  is typically 20 µA) at the switching frequency rate, a capacitance value in the range 4.7-10 nF is suited for switching frequencies in the ten kHz.

The average output current can be expressed as:

#### **Equation 2**

$$
I_{OUT} = \frac{I_S}{2} \cdot \left(\frac{T_{OMSEC}}{T}\right)
$$

Where  $I_S$  is the secondary peak current,  $T_{\text{ONSEC}}$  is the conduction time of the secondary side and T is the switching period.

Taking into account the transformer ratio n between primary and secondary side,  $I_S$  can also be expressed is a function of the primary peak current  $I_P$ :

#### **Equation 3**

$$
I_S = n \cdot I_P\,
$$

As in steady state the average current  $I_{\rm C}$ :

#### **Equation 4**

$$
I_{CLED} \cdot (T - T_{ONSEC}) + \left(I_{CLED} - \frac{V_C}{R}\right) \cdot T_{ONSEC} = 0
$$

Which can be solved for  $V_{C}$ :

#### **Equation 5**

$$
V_C = V_{CLED} \cdot \frac{T}{T_{ONSEC}}
$$

Where  $V_{CLED} = R \cdot I_{LED}$  and is internally defined.

As  $V_{\rm C}$  is fed to the CC comparator, the primary peak current can be expressed as:



#### **Equation 6**

$$
I_P = \frac{V_C}{R_{SENSE}}
$$

Combining (2), (3) (5) and (6):

#### **Equation 7**

$$
I_{OUT} = \frac{n}{2} \cdot \frac{V_{CLED}}{R_{SENSE}}
$$

This formula shows that the average output current does not depend anymore on the input or the output voltage, neither on transformer inductance values. The external parameters defining the output current are the transformer ratio n and the sense resistor R<sub>SENSE</sub>.

<span id="page-18-0"></span>**Figure 15. Current control principle**







<span id="page-19-1"></span>**Figure 16. Constant current operation: Switching cycle waveforms**

### <span id="page-19-0"></span>**5.6 Voltage feedforward block**

The current control structure uses the voltage  $V<sub>C</sub>$  to define the output current, according to (7). Actually, the CC comparator will be affected by an internal propagation delay Td, which will switch off the MOSFET with a peak current than higher the foreseen value.

This current overshoot will be equal to:

### **Equation 8**

$$
\Delta I_p = \frac{V_{IN} \cdot T_d}{L_p}
$$

Will introduce an error on the calculated CC setpoint, depending on the input voltage.

The HVLED805 implements a Line Feedforward function, which solves the issue by introducing an input voltage dependent offset on the current sense signal, in order to adjust the cycle-by-cycle current limitation.

The internal schematic is shown in *[Figure 17](#page-20-0)*.





<span id="page-20-0"></span>**Figure 17. Feedforward compensation: internal schematic**

During MOSFET's ON-time the current sourced from DMG pin is mirrored inside the "Feedforward Logic" block in order to provide a feedforward current, I<sub>FF</sub>

Such "feedforward current" is proportional to the input voltage according to the formula:

#### **Equation 9**

$$
I_{FF} = \frac{V_{IN}}{m \cdot R_{dmg}}
$$

Where m is the primary-to-auxiliary turns ratio.

According to the schematic, the voltage on the non-inverting comparator will be:

#### **Equation 10**

$$
V^{(-)} = R_{\text{SENSE}} \cdot I_D + I_{FF} \cdot (R_{FF} + R_{\text{SENSE}})
$$

The offset introduced by feedforward compensation will be:

### **Equation 11**

$$
V_{\text{OFFSET}} = \frac{V_{\text{IN}}}{m \cdot R_{\text{dmg}}} \cdot (R_{\text{FF}} + R_{\text{SENSE}})
$$

As  $R_{FF}$ >> $R_{SENSE}$ , the previous one can be simplified as:

#### **Equation 12**

$$
V_{OFFSET} = \frac{V_{IN} \cdot R_{FF}}{m \cdot R_{dmg}}
$$





This offset is proportional to  $V_{IN}$  and is used to compensate the current overshoot, according to the formula:

#### **Equation 13**

$$
\frac{V_{IN} \cdot T_d}{L_p} \cdot R_{SENSE} = \frac{V_{IN} \cdot R_{FF}}{m \cdot R_{dmg}}
$$

Finally, the  $R_{dma}$  resistor can be calculated as follows:

#### **Equation 14**

$$
R_{dmg} = \frac{N_{AUX}}{N_{PRI}} \cdot \frac{L_p \cdot R_{FF}}{T_d \cdot R_{SENSE}}
$$

In this case the peak drain current does not depend on input voltage anymore.

One more consideration concerns the  $R_{dmq}$  value: during MOSFET's ON-time, the current sourced by the DMG pin,  $I_{\text{DMG}}$ , is compared with an internal reference current  $I_{\text{DMGON}}$  (-50 µA typical).

If  $I_{DMG}$  <  $I_{DMGON}$ , the brownout function is activated and the IC is shut-down.

This feature is especially important when the auxiliary winding is accidentally disconnected and considerably increases the end-product's safety and reliability.

## <span id="page-21-0"></span>**5.7 Burst-mode operation at no load or very light load**

When the voltage at the COMP pin falls 65 mV below a threshold fixed internally at a value,  $V_{\text{COMPBM}}$ , the IC is disabled with the MOSFET kept in OFF state and its consumption reduced at a lower value to minimize Vcc capacitor discharge.

In this condition the converter operates in burst-mode (one pulse train every  $T_{\text{START}}$ =500 µs), with minimum energy transfer.

As a result of the energy delivery stop, the output voltage decreases: after 500 µs the controller switches-on the MOSFET again and the sampled voltage on the DMG pin is compared with the internal reference. If the voltage on the EA output, as a result of the comparison, exceeds the  $V_{\text{COMPL}}$  threshold, the device restarts switching, otherwise it stays OFF for another 500 µs period.

In this way the converter will work in burst-mode with a nearly constant peak current defined by the internal disable level. A load decrease will then cause a frequency reduction, which can go down even to few hundred hertz, thus minimizing all frequency-related losses and making it easier to comply with energy saving regulations. This kind of operation, shown in the timing diagrams of *[Figure 19](#page-23-1)* along with the others previously described, is noise-free since the peak current is low





<span id="page-22-2"></span>**Figure 18. Load-dependent operating modes: timing diagrams**

### <span id="page-22-0"></span>**5.8 Soft-start and starter block**

The soft start feature is automatically implemented by the constant current block, as the primary peak current will be limited from the voltage on the  $C_{\text{LFD}}$  capacitor.

During start-up, as the output voltage is zero, the IC will start in CC mode with no high peak current operations. In this way the voltage on the output capacitor will increase slowly and the soft-start feature will be ensured.

Actually the  $C_{LED}$  value is not important to define the soft-start time, as its duration depends on others circuit parameters, like transformer ratio, sense resistor, output capacitors and load. The user will define the best appropriate value by experiments.

### <span id="page-22-1"></span>**5.9 Hiccup mode OCP**

The device is also protected against short circuit of the secondary rectifier, short circuit on the secondary winding or a hard-saturated flyback transformer. A comparator monitors continuously the voltage on the  $R_{SENSE}$  and activates a protection circuitry if this voltage exceeds 1 V.

To distinguish an actual malfunction from a disturbance (e.g. induced during ESD tests), the first time the comparator is tripped the protection circuit enters a "warning state". If in the subsequent switching cycle the comparator is not tripped, a temporary disturbance is assumed and the protection logic will be reset in its idle state; if the comparator will be tripped again a real malfunction is assumed and the device will be stopped.

This condition is latched as long as the device is supplied. While it is disabled, however, no energy is coming from the self-supply circuit; hence the voltage on the  $V_{CC}$  capacitor will decay and cross the UVLO threshold after some time, which clears the latch. The internal start-up generator is still off, then the  $V_{CC}$  voltage still needs to go below its restart voltage



before the  $V_{CC}$  capacitor is charged again and the device restarted. Ultimately, this will result in a low-frequency intermittent operation (Hiccup-mode operation), with very low stress on the power circuit. This special condition is illustrated in the timing diagram of *[Figure 18](#page-22-2)*.



<span id="page-23-1"></span>**Figure 19. Hiccup-mode OCP: timing diagram**

### <span id="page-23-0"></span>**5.10 Layout recommendations**

A proper printed circuit board layout is essential for correct operation of any switch-mode converter and this is true for the HVLED805 as well. Careful component placing, correct traces routing, appropriate traces widths and compliance with isolation distances are the major issues. In particular:

- The compensation network should be connected as close as possible to the COMP pin, maintaining the trace for the GND as short as possible
- Signal ground should be routed separately from power ground, as well from the sense resistor trace.











## <span id="page-25-0"></span>**6 Package mechanical data**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK $^{\circledR}$  packages, depending on their level of environmental compliance. ECOPACK $^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.



#### **Table 6. SO16N mechanical data**





**Figure 21. Package dimensions**



## <span id="page-27-0"></span>**7 Revision history**

#### Table 7. **Document revision history**



