# CoolSET®-F3 (Jitter Version) ICE3B0365J ICE3B0565J ICE3B1565J ICE3B2065J

Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS<sup>®</sup> and Startup cell (frequency jitter Mode) in DIP-8

Power Management & Supply





For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http:// www.infineon.com

CoolMOS<sup>®</sup>, CoolSET<sup>®</sup> are trademarks of Infineon Technologies AG.

#### **Edition 2013-03-25**

**Published by Infineon Technologies AG, 81726 Munich, Germany, © 2013 Infineon Technologies AG. All Rights Reserved.**

#### **Legal disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### **Information**

For further information on technology, delivery terms and conditions and prices, please contact your nearest Infineon Technologies Office (www.infineon.com).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



# CoolSET<sup>®</sup>-F3 ICE3Bxx65J

PG-DIP-8

# **Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS® and Startup cell (frequency jitter Mode) in DIP-8 Product Highlights**

- **Active Burst Mode to reach the lowest Standby Power Requirements < 100mW**
- **Adjustable Blanking Window for High Load Jumps to increase Reliability**
- **Frequency Jittering for Low EMI**
- **Pb-free lead plating, RoHS compilant**

# **Features**

- 650V Avalanche Rugged CoolMOS® with built in The CoolSET®-F3(Jitter version) meets the requirements switchable Startup Cell
- Active Burst Mode for lowest Standby Power @ light load controlled by Feedback Signal
- Fast Load Jump Response in Active Burst Mode
- 67 kHz fixed Switching Frequency
- Auto Restart Mode for Over temperature Detection
- Auto Restart Mode for Overvoltage Detection
- Auto Restart Mode for Overload and Open Loop
- Auto Restart Mode for VCC Undervoltage
- User defined Soft Start
- Minimum of external Components required
- Max Duty Cycle 75%
- Overall Tolerance of Current Limiting < ±5%
- Internal Leading Edge Blanking
- BiCMOS technology provides wide VCC Range
- Frequency Jittering for Low EMI

## **Description**

for Off-Line Battery Adapters and low cost SMPS for the lower power range. By use of a BiCMOS technology a wide VCC range up to 26V is provided. This covers the changes in the auxiliary supply voltage if a CV/CC regulation is implemented on the secondary side. Furthermore an Active Burst Mode is integrated to fullfill the lowest Standby Power Requirements <100mW at no load and  $V_{in} = 270 \text{VAC}$ . As during Active Burst Mode the controller is always active there is an immediate response on load jumps possible without any black out in the SMPS. In Active Burst Mode the ripple of the output voltage can be reduced <1%. Furthermore Auto Restart Mode is entered in case of Overtemperature, VCC Overvoltage, Output Open loop or Overload and VCC Undervoltage. By means of the internal precise peak current limitation, the dimension of the transformer and the secondary diode can be lowered which leads to more cost efficiency.



typ  $@$  T=25°C

<sup>2)</sup> Calculated maximum input power rating at  $T_a$ =75°C,  $T_i$ =125°C and without copper area as heat sink









# **1 Pin Configuration and Functionality**

## **1.1 Pin Configuration with PG-DIP-8**



at  $T_i = 110^{\circ}C$ 



*Figure 1 Pin Configuration PG-DIP-8(top view)*

Note: Pin 4 and 5 are shorted within the DIP package.

# **1.2 Pin Functionality**

#### **SoftS (Soft Start, Auto Restart & Frequency Jittering Control)**

The SoftS pin combines the function of Soft Start during Start Up and error detection for Auto Restart Mode. These functions are implemented and can be adjusted by means of an external capacitor at SoftS to ground. This capacitor also provides an adjustable blanking window for high load jumps, before the IC enters into Auto Restart Mode. Furthermore this pin is also used to control the period of frequency jittering during normal load.

#### **FB (Feedback)**

The information about the regulation is provided by the FB Pin to the internal Protection Unit and to the internal PWM-Comparator to control the duty cycle. The FB-Signal controls in case of light load the Active Burst Mode of the controller.

#### **CS (Current Sense)**

The Current Sense pin senses the voltage developed on the series resistor inserted in the source of the integrated CoolMOS® . If CS reaches the internal threshold of the Current Limit Comparator, the Driver output is immediately switched off. Furthermore the current information is provided for the PWM-Comparator to realize the Current Mode.

#### **Drain (Drain of integrated CoolMOS® )**

Pin Drain is the connection to the Drain of the internal CoolMOSTM .

#### **VCC (Power supply)**

The VCC pin is the positive supply of the IC. The operating range is between 10.3V and 26V.

#### **GND (Ground)**

The GND pin is the ground of the controller.



# **2 Representative Blockdiagram**



*Figure 2 Representative Blockdiagram*



# **3 Functional Description**

All values which are used in the functional description are typical values. For calculating the worst cases the min/max values which can be found in section 4 Electrical Characteristics have to be considered.

# **3.1 Introduction**

CoolSET® -F3 Jitter version is the further development of the CoolSET<sup>®</sup>-F2 to meet the requirements for the lowest Standby Power at minimum load and no load conditions. A new fully integrated Standby Power concept is implemented into the IC in order to keep the application design easy. Compared to CoolSET® -F2 no further external parts are needed to achieve the lowest Standby Power. An intelligent Active Burst Mode is used for this Standby Mode. After entering this mode there is still a full control of the power conversion by the secondary side via the same optocoupler that is used for the normal PWM control. The response on load jumps is optimized. The voltage ripple on  $V_{\text{out}}$  is minimized.  $V_{\text{out}}$  is further on well controlled in this mode.

The usually external connected RC-filter in the feedback line after the optocoupler is integrated in the IC to reduce the external part count.

Furthermore a high voltage Startup Cell is integrated into the IC which is switched off once the Undervoltage Lockout on-threshold of 18V is exceeded. This Startup Cell is part of the integrated CoolMOS® . The external startup resistor is no longer necessary as this Startup Cell is connected to the Drain. Power losses are therefore reduced. This increases the efficiency under light load conditions drastically.

The Soft-Start capacitor is also used for providing an adjustable blanking window for high load jumps. During this time window the overload detection is disabled. With this concept no further external components are necessary to adjust the blanking window.

An Auto Restart Mode is implemented in the IC to reduce the average power conversion in the event of malfunction or unsafe operating condition in the SMPS system. This feature increases the system's robustness and safety which would otherwise lead to a destruction of the SMPS. Once the malfunction is removed, normal operation is automatically initiated after the next Start Up Phase.

The internal precise peak current limitation reduces the costs for the transformer and the secondary diode. The influence of the change in the input voltage on the power limitation can be avoided together with the integrated Propagation Delay Compensation. Therefore the maximum power is nearly independent on the input voltage which is required for wide range SMPS. There is no need for an extra over-sizing of the SMPS, e.g. the transformer or the secondary diode.

### **3.2 Power Management**



#### *Figure 3 Power Management*

The Undervoltage Lockout monitors the external supply voltage  $V_{\text{VCC}}$ . When the SMPS is plugged to the main line the internal Startup Cell is biased and starts to charge the external capacitor  $C_{VCC}$  which is connected to the VCC pin. The VCC charge current that is provided by the Startup Cell from the Drain pin is 1.05mA. When  $V_{VCC}$  exceeds the on-threshold  $V_{CCon}$ =18V, bias circuit is switched on. Then the Startup Cell is switched off by the Undervoltage Lockout and therefore no power losses present due to the connection of the Startup Cell to the Drain voltage. To avoid uncontrolled ringing at switch-on a hysteresis is implemented. The switch-off of the controller can only take place after active mode was entered and  $V_{VCC}$  falls below 10.3V.

The maximum current consumption before the controller is activated is about 300uA.



When  $V_{VCC}$  falls below the off-threshold  $V_{CC0f}$ =10.3V the bias circuit is switched off and the Power Down reset let T1 discharging the soft-start capacitor  $C_{\text{SoftS}}$  at pin SoftS. Thus it is ensured that at every startup cycle the voltage ramp at pin SoftS starts at zero.

The bias circuit is switched off if Auto Restart Mode is entered. The current consumption is then reduced to 300uA.

Once the malfunction condition is removed, this block will then turn back on. The recovery from Auto Restart Mode does not require disconnecting the SMPS from the AC line.

When Active Burst Mode is entered, some internal Bias is switched off in order to reduce the current consumption to about 500uA while keeping a comparator (which trigger if  $V_{FB}$  has exceeded 3.61V) and the Soft Start capacitor clamped at 3.0 V as this is necessary in this mode.



## **3.3 Startup Phase**

*Figure 4 Soft Start*

At the beginning of the Startup Phase, the IC provides a Soft Start duration whereby it controls the maximum primary current by means of a duty cycle limitation. A capacitor  $C_{\text{Softs}}$  in combination with the internal pull up

resistor  $R_{\text{SoftS}}$  determines the duty cycle until  $V_{\text{SoftS}}$ exceeds 3.1V.

When the Soft Start begins,  $C_{\text{SoftS}}$  is immediately charged up to approx. 0.8V by T2. Therefore the Soft Start Phase takes place between 0.8V and 3.1V. Above  $V_{\text{Sotts}} = 3.1V$  there is no longer duty cycle limitation  $DC_{max}$  which is controlled by comparator C7 since comparator C2 blocks the gate G7 (see Figure 5).This maximum charge current in the very first stage when  $V_{\text{SoftS}}$  is below 0.8V, is limited to 0.9mA.



#### *Figure 5 Startup Phase*

By means of this extra charge stage, there is no delay in the beginning of the Startup Phase when there is still no switching. Furthermore Soft Start is finished at 3.1V to have faster the maximum power capability. The duty cycles  $DC_1$  and  $DC_2$  are depending on the mains and the primary inductance of the transformer. The limitation of the primary current by DC<sub>2</sub> is related to  $\rm V_{\rm SoftS}$  = 3.1V. But DC<sub>1</sub> is related to a maximum primary current which is limited by the internal Current Limiting with CS = 1V. Therefore the maximum Startup Phase is divided into a Soft Start Phase until t1 and a phase from t1 until t2 where maximum power is provided if demanded by the FB signal.



## **3.4 PWM Section**



#### *Figure 6 PWM Section*

#### **3.4.1 Oscillator and Jittering**

The oscillator generates a fixed frequency with frequency jittering of ±4% from the fixed frequency (which is  $\pm$ 2.7kHz from 67kHz) at a jittering period  $T_{F,J}$ . The switching frequency is  $f_{switch} = 67kHz$ .

A resistor, a capacitor and a current source and current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed, in order to achieve a very accurate switching frequency. The ratio of controlled charge to discharge current is adjusted to reach a maximum duty cycle limitation of  $D_{\text{max}} = 0.75$ .

Once the Soft Start period is over and when the IC goes into normal mode, the Soft Start capacitor will be charged and discharged through internal current source,  $I_{F,J}$  to generate a triangular waveform with a jittering period  $T_{FJ}$  which is externally adjustable by the Soft Start capacitor,  $C_{\text{Sotts}}$  (See Figure 4).

 $T_{FJ}$  =  $k_{FJ}$  \*  $C_{SoftS}$ 

where  $k_{F,j}$  is a constant = 4 ms/uF

eg.  $T_{F,J} = 4$  ms if  $C_{SoftS} = 1uF$ 

#### **3.4.2 PWM-Latch FF1**

The oscillator clock output provides a set pulse to the PWM-Latch when initiating the internal CoolMOS® conduction. After setting the PWM-Latch can be reset by the PWM comparator, the Soft Start comparator or the Current-Limit comparator. In case of resetting the driver is shut down immediately.

#### **3.4.3 Gate Driver**

The Gate Driver is a fast totem pole gate drive which is designed to avoid cross conduction currents.

The Gate Driver is active low at voltages below the undervoltage lockout threshold  $V_{VCCoff}$ .







# **3.5 Current Limiting**



#### *Figure 8 Current Limiting*

There is a cycle by cycle Current Limiting realized by the Current-Limit comparator C10 to provide an overcurrent detection. The source current of the integrated CoolMOS® is sensed via an external sense resistor  $R_{\text{Sense}}$  . By means of  $R_{\text{Sense}}$  the source current is transformed to a sense voltage  $V_{\text{Sense}}$  which is fed into the pin CS. If the voltage  $\vee_{\text{Sense}}$  exceeds the internal threshold voltage  $V_{\text{csth}}$  the comparator C10 immediately turns off the gate drive by resetting the PWM Latch FF1. A Propagation Delay Compensation is added to support the immediate shut down without delay of the integrated internal CoolMOS<sup>®</sup> in case of  $\Box$ Current Limiting. The influence of the AC input voltage on the maximum output power can thereby be avoided.

To prevent the Current Limiting from distortions caused by leading edge spikes a Leading Edge Blanking is integrated in the current sense path for the comparators C10, C12 and the PWM-OP.

The output of comparator C12 is activated by the Gate G10 if Active Burst Mode is entered. Once activated the current limiting is thereby reduced to 0.32V. This voltage level determines the power level when the Active Burst Mode is left if there is a higher power demand.

**3.5.1 Leading Edge Blanking**





Each time when the integrated internal CoolMOS<sup>®</sup> is switched on a leading edge spike is generated due to the primary-side capacitances and secondary-side rectifier reverse recovery time. This spike can cause the gate drive to switch off unintentionally. To avoid a premature termination of the switching pulse, this spike is blanked out with a time constant of  $t_{LEB}$  = 220ns. During this time, the gate drive will not be switched off.

## **3.5.2 Propagation Delay Compensation**

In case of overcurrent detection, the switch-off of the integrated internal CoolMOS® is delayed due to the propagation delay of the circuit. This delay causes an overshoot of the peak current I<sub>peak</sub> which depends on the ratio of dI/dt of the peak current (see Figure 10).



*Figure 10 Current Limiting*

The overshoot of Signal2 is bigger than of Signal1 due to the steeper rising waveform. This change in the slope is depending on the AC input voltage. Propagation Delay Compensation is integrated to limit the overshoot dependency on dI/dt of the rising primary current. That means the propagation delay time between exceeding the current sense threshold  $V_{\text{cst}}$ and the switch off of the integrated inernal CoolMOS is compensated over temperature within a wide range.



Current Limiting is now possible in a very accurate way. E.g.  $I_{peak}$  = 0.5A with  $R_{Sense}$  = 2. Without Propagation Delay Compensation the current sense threshold is set to a static voltage level  $V_{\text{csth}}$ =1V. A current ramp of  $dl/dt = 0.4A/\mu s$ , that means  $dV_{\text{Sense}}/dt = 0.8V/\mu s$ , and a propagation delay time of i.e.  $t_{Propaqation\ Delay} = 180$ ns leads then to an  $I_{peak}$  overshoot of 14.4%. By means of propagation delay compensation the overshoot is only about 2% (see Figure 11).



*Figure 11 Overcurrent Shutdown*

The Propagation Delay Compensation is realized by means of a dynamic threshold voltage  $V_{\text{csth}}$  (see Figure 12). In case of a steeper slope the switch off of the driver is earlier to compensate the delay.





# **3.6 Control Unit**

The Control Unit contains the functions for Active Burst Mode and Auto Restart Mode. The Active Burst Mode and the Auto Restart Mode are combined with an Adjustable Blanking Window which is depending on the external Soft Start capacitor. By means of this Adjustable Blanking Window, the IC avoids entering into these two modes accidentally. Furthermore it also provides a certain time whereby the overload detection is delayed. This delay is useful for applications which normally works with a low current and occasionally require a short duration of high current.

#### **3.6.1 Adjustable Blanking Window**



*Figure 13 Adjustable Blanking Window*

V<sub>SoftS</sub> swings between 3.2V and 3.6V after the SMPS is settled and S2 is on while S3 is off, this is due to the frequency jittering function that is making use of the Soft Start pin. If overload occurs  $V_{FB}$  is exceeding 4.5V. Auto Restart Mode can't be entered as the gate G5 is still blocked by the comparator C3. But after  $V_{FB}$  has



exceeded 4.5V the switch S2 is opened and S3 is closed. The external Soft Start capacitor can now be charged further by the integrated pull up resistor  $R_{\text{SoftS}}$ via switch S3. The comparator C3 releases the gates G5 and G6 once  $V_{\text{Soffs}}$  has exceeded 4.0V. Therefore there is no entering of Auto Restart Mode possible during this charging time of the external capacitor  $C<sub>SoftS</sub>$ . The same procedure happens to the external Soft Start capacitor if a low load condition is detected by comparator C5 when  $V_{FB}$  is falling below 1.35V. Only after  $V_{\text{SoftS}}$  has exceeded 4.0V and  $V_{\text{FB}}$  is still below 1.35V Active Burst Mode is entered.

#### **3.6.2 Active Burst Mode**

The controller provides Active Burst Mode for low load conditions at  $V_{\text{OUT}}$ . Active Burst Mode increases significantly the efficiency at light load conditions while supporting a low ripple on  $V_{\text{OUT}}$  and fast response on load jumps. During Active Burst Mode which is controlled only by the FB signal the IC is always active and can therefore immediately response on fast changes at the FB signal. The Startup Cell is kept switched off to avoid increased power losses for the self supply.



*Figure 14 Active Burst Mode*

The Active Burst Mode is located in the Control Unit. Figure 14 shows the related components.

#### **3.6.2.1 Entering Active Burst Mode**

The FB signal is always observed by the comparator C5 if the voltage level falls below 1.35V. In that case the switch S1 and S2 is released which allows the capacitor  $C_{\text{SoftS}}$  to be charged via S3 starting from the swinging voltage level between 3.2V and 3.6V in normal operating mode. If  $V_{\text{SoftS}}$  exceeds 4.0V the comparator C3 releases the gate G6 to enter the Active Burst Mode. The time window that is generated by combining the FB and SoftS signals with gate G6 avoids a sudden entering of the Active Burst Mode due to large load jumps. This time window can be adjusted by the external capacitor  $C_{\text{SoftS}}$ .

After entering Active Burst Mode a burst flag is set and the internal bias is switched off in order to reduce the current consumption of the IC down to approx. 500uA. Also, switch S1 is closed to clamped the Soft Start voltage to 3.0V. In this Off State Phase the IC is no longer self supplied so that therefore  $C_{\text{VCC}}$  has to provide the VCC current (see Figure 15). Furthermore gate G11 is then released to start the next burst cycle once  $V_{FB}$  has 3.0V exceeded.

It has to be ensured by the application that the VCC remains above the Undervoltage Lockout Level of 10.3V to avoid that the Startup Cell is accidentally switched on. Otherwise power losses are significantly increased. The minimum VCC level during Active Burst Mode is depending on the load conditions and the application. The lowest VCC level is reached at no load conditions at  $V_{\text{OUT}}$ .

#### **3.6.2.2 Working in Active Burst Mode**

After entering the Active Burst Mode the FB voltage rises as  $V_{\text{OUT}}$  starts to decrease due to the inactive PWM section. Comparator C6a observes the FB signal if the voltage level 3.61V is exceeded. In that case the internal circuit is again activated by the internal Bias to start with switching. As now in Active Burst Mode the gate G10 is released the current limit is only 0.32V to reduce the conduction losses and to avoid audible noise. If the load at  $V_{\text{OUT}}$  is still below the starting level for the Active Burst Mode the FB signal decreases down to 3.0V. At this level C6b deactivates again the internal circuit by switching off the internal Bias. The gate G11 is released as after entering Active Burst Mode the burst flag is set. If working in Active Burst Mode the FB voltage is changing like a saw tooth between 3.0V and 3.61V (see figure 15).

#### **3.6.2.3 Leaving Active Burst Mode**

The FB voltage immediately increases if there is a high load jump. This is observed by comparator C4. As the current limit is ca. 32% during Active Burst Mode a certain load jump is needed that FB can exceed 4.5V. At this time C4 resets the Active Burst Mode which also



blocks C12 by the gate G10. Maximum current can now be provided to stabilize  $V_{\text{OUT}}$ .



*Figure 15 Signals in Active Burst Mode*

#### **3.6.3 Protection Modes**

The IC provides several protection features that increase the SMPS system's robustness and safety. The following table shows the possible system failures and the corresponding protection modes.

| <b>NCC Overvoltage</b>   | Auto Restart Mode I  |
|--------------------------|----------------------|
| Over temperature         | Auto Restart Mode I  |
| Overload                 | Auto Restart Mode II |
| Open Loop                | Auto Restart Mode II |
| <b>VCC Undervoltage</b>  | Auto Restart Mode II |
| <b>Short Optocoupler</b> | Auto Restart Mode II |

**3.6.3.1 Auto Restart Mode I**



*Figure 16 Auto Restart Mode I*

The VCC voltage is observed by comparator C13 if 20.5V is exceeded. The output of C13 is combined with both the output of C3 which checks for  $V_{\text{SoftS}} < 4.0V$  and the output of C4 which checks for V<sub>FB</sub> > 4.5V. Therefore the overvoltage detection can only be active during Soft Start Phase (V<sub>SoftS</sub> < 4.0V) and when FB signal is outside the operating range > 4.5V. This means any



small voltage overshoots of  $V_{VCC}$  during normal operating cannot trigger the Auto Restart Mode I.

In Order to ensure system reliability and prevent any false activation, a blanking time is implemented before the IC can enter into the Auto Restart Mode I. The output of the VCC overvoltage detection is fed into a spike blanking with a time constant of 8.0us.

The other fault detection which can result in the Auto Restart Mode I and has this 8.0us blanking time is the Overtemperature detection. This block checks for a junction temperature of higher than 140°C for malfunction operation.

Once Auto Restart Mode is entered, the internal bias is switched off in order to reduce the current consumption of the IC as much as possible. In this mode, the average current consumption is only 300uA as the only working blocks are the reference block and the Undervoltage Lockout(UVLO) which controls the Startup Cell by switching on/off at  $V_{\text{VCCon}}/V_{\text{VCCoff}}$ .

As there is no longer a self supply by the auxiliary winding, VCC starts to drop. The UVLO switches on the integrated Startup Cell when VCC falls below 10.3V. It will continue to charge VCC up to 18V whereby it is switched off again and the IC enters into the Start Up Phase.

As long as all fault conditions have been removed, the IC will automatically power up as usual with switching cycle at the GATE output after Soft Start duration. Thus the name Auto Restart Mode.



#### **3.6.3.2 Auto Restart Mode II**

#### *Figure 17 Auto Restart Mode II*

In case of Overload or Open Loop, FB exceeds 4.5V which will be observed by C4. At this time, the external Soft Start capacitor can now be charged further by the integrated pull up resistor  $R_{\text{SoftS}}$  via switch S3 (see Figure 13). If  $V_{\text{SoftS}}$  exceeds 4.0V which is observed by C3, Auto Restart Mode II is entered as both inputs of the gate G5 are high.

This charging of the Soft Start capacitor from 3.2V~3.6V to 4.0V defines a blanking window which prevents the system from entering into Auto Restart Mode II unintentionally during large load jumps. In this event, FB will rise close to 5.0V for a short duration before the loop regulates with FB less than 4.5V. This is the same blanking time window as for the Active Burst Mode and can therefore be adjusted by the external C<sub>SoftS</sub>.

In case of VCC undervoltage, ie. VCC falls below 10.3V, the IC will be turned off with the Startup Cell charging VCC as described earlier in this section. Once VCC is charged above 18V, the IC will start a new startup cycle. The same procedure applies when the system is under Short Optocoupler fault condition, as it will lead to VCC undervoltage.



# **4 Electrical Characteristics**

## **4.1 Absolute Maximum Ratings**

*Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. For the same reason make sure, that any capacitor that will be connected to pin 7 (VCC) is discharged before assembling the application circuit.*



<sup>1)</sup> Repetetive avalanche causes additional power losses that can be calculated as  $P_{AV} = E_{AR}^*$  f

<sup>2)</sup> According to EIA/JESD22-A114-B (discharging a 100pF capacitor through a 1.5k $\Omega$  series resistor)

*Note: All voltages are measured with respect to ground (Pin 8). The voltage levels are valid if other ratings are not violated.*



# **4.2 Operating Range**

*Note: Within the operating range the IC operates as described in the functional description.*



## **4.3 Characteristics**

#### **4.3.1 Supply Section**

*Note: The electrical characteristics involve the spread of values guaranteed within the specified supply voltage* and junction temperature range T<sub>J</sub> from – 25 °C to 130 °C. Typical values represent the median values, *which are related to 25°C. If not otherwise stated, a supply voltage of V<sub>CC</sub> = 18 V is assumed.* 





#### **4.3.2 Internal Voltage Reference**



#### **4.3.3 PWM Section**



 $1)$  This parameter is not subject to production test - verified by design/characterization

#### **4.3.4 Control Unit**







<sup>1)</sup> The parameter is not subject to production test - verified by design/characterization

*Note:* The trend of all the voltage levels in the Control Unit is the same regarding the deviation except V<sub>VCCOVP</sub>

#### **4.3.5 Current Limiting**



# **4.3.6 CoolMOS® Section**







 $1)$  The parameter is not subject to production test - verified by design/characterization

2) Measured in a Typical Flyback Converter Application



# **5 Temperature derating curve**



*Figure 18 Safe Operating area ( SOA ) curve for ICE3B0365J*



*Figure 19 Safe Operating area ( SOA ) curve for ICE3B0565J*





*Figure 20 Safe Operating area ( SOA ) curve for ICE3B1565J*



*Figure 21 Safe Operating area ( SOA ) curve for ICE3B2065J*





*Figure 22 SOA temperature derating coefficient curve*



# **6 Outline Dimension**



*Figure 23 PG-DIP-8 ( Pb-free lead plating Platic Dual-in-Line Outline )*



# **7 Marking**



*Figure 24 Marking for ICE3B0365J*



*Figure 25 Marking for ICE3B0565J*





*Figure 27 Marking for ICE3B2065J*



# **Schematic for recommended PCB layout**

# **8 Schematic for recommended PCB layout**



*Figure 28 Schematic for recommended PCB layout*

General guideline for PCB layout design using F3 CoolSET (refer to Figure 26):

1. "Star Ground "at bulk capacitor ground, C11:

"Star Ground "means all primary DC grounds should be connected to the ground of bulk capacitor C11 separately in one point. It can reduce the switching noise going into the sensitive pins of the CoolSET device effectively. The primary DC grounds include the followings.

- a. DC ground of the primary auxiliary winding in power transformer, TR1, and ground of C16 and Z11.
- b. DC ground of the current sense resistor, R12
- c. DC ground of the CoolSET device, GND pin of IC11; the signal grounds from C13, C14, C15 and collector of IC12 should be connected to the GND pin of IC11 and then "star "connect to the bulk capacitor ground.
- d. DC ground from bridge rectifier, BR1
- e. DC ground from the bridging Y-capacitor, C4
- 2. High voltage traces clearance:

High voltage traces should keep enough spacing to the nearby traces. Otherwise, arcing would incur.

- a. 400V traces (positive rail of bulk capacitor C11) to nearby trace: > 2.0mm
- b. 600V traces (drain voltage of CoolSET IC11) to nearby trace: > 2.5mm
- 3. Filter capacitor close to the controller ground:

Filter capacitors, C13, C14 and C15 should be placed as close to the controller ground and the controller pin as possible so as to reduce the switching noise coupled into the controller.

Guideline for PCB layout design when >3KV lightning surge test applied (refer to Figure 26):

1. Add spark gap

Spark gap is a pair of saw-tooth like copper plate facing each other which can discharge the accumulated charge during surge test through the sharp point of the saw-tooth plate.

a. Spark Gap 3 and Spark Gap 4, input common mode choke, L1:

Gap separation is around 1.5mm (no safety concern)



## **Schematic for recommended PCB layout**

b. Spark Gap 1 and Spark Gap 2, Live / Neutral to GROUND:

These 2 Spark Gaps can be used when the lightning surge requirement is >6KV.

230Vac input voltage application, the gap separation is around 5.5mm

115Vac input voltage application, the gap separation is around 3mm

- 2. Add Y-capacitor (C2 and C3) in the Live and Neutral to ground even though it is a 2-pin input
- 3. Add negative pulse clamping diode, D11 to the Current sense resistor, R12:

The negative pulse clamping diode can reduce the negative pulse going into the CS pin of the CoolSET and reduce the abnormal behavior of the CoolSET. The diode can be a fast speed diode such as IN4148. The principle behind is to drain the high surge voltage from Live/Neutral to Ground without passing through the sensitive components such as the primary controller, IC11.