# IFNU404, IFNU405, IFNU406 Dual Matched N-Channel JFET #### **Features** - InterFET <u>N0016H Geometry</u> Low Leakage: 10 pA Typical - Low Input Capacitance: 3.5 pF Typical - · High Input Impedance - Replacement for U404,5,6 - RoHS Compliant - SMT, TH, and Bare Die Package options. #### **Applications** - · Low Noise Differential Amplifier - · Differential Amplifier - JFET Input Op-Amps #### Description The -50V InterFET IFNU404, IFNU405, and IFNU406 JFET's are targeted for low noise differential amplifier designs. Gate leakages are less than 10pA at room temperatures. The TO-71 package is hermetically sealed and suitable for military applications. Custom specifications, matching, and packaging options are available. # Gate Source TO-71 Bottom View Source To-71 Bottom View Source To-71 Gate # SOIC8 Top View **Product Summary** | | Parameters | IFNU404 Min | IFNU405 Min | IFNU406 Min | Unit | |----------------------|------------------------------------|-------------|-------------|-------------|------| | BV <sub>GSS</sub> | Gate to Source Breakdown Voltage | -50 | -50 | -50 | V | | I <sub>DSS</sub> | Drain to Source Saturation Current | 0.5 | 0.5 | 0.5 | mA | | V <sub>GS(off)</sub> | Gate to Source Cutoff Voltage | -0.5 | -0.5 | -0.5 | V | | G <sub>FS</sub> | Forward Transconductance | 2 | 2 | 2 | mS | #### Ordering Information Custom Part and Binning Options Available | Part Number | Description | Case | Packaging | |-----------------------------------------|-------------------------------------------------------------------------|-------|-------------------------------------| | IFNU404; IFNU405; IFNU406 | Through-Hole | TO-71 | Bulk | | SMPU404; SMPU405; SMPU406 | Surface Mount | SOIC8 | Bulk | | SMPU404; SMPU405; SMPU406 | 7" Tape and Reel: Max 500 Pieces<br>13" Tape and Reel: Max 2,500 Pieces | SOIC8 | Minimum 500 Pieces<br>Tape and Reel | | IFNU404COT; IFNU405COT;<br>IFNU406COT * | Chip Orientated Tray (COT Waffle Pack) | СОТ | 70/Waffle Pack | | IFNU404CFT; IFNU405CFT;<br>IFNU406CFT * | Chip Face-up Tray (CFT Waffle Pack) | CFT | 70/Waffle Pack | <sup>\*</sup> Bare die packaged options are designed for matched specifications but not 100% tested **Disclaimer:** It is the Buyers responsibility for designing, validating and testing the end application under all field use cases and extreme use conditions. Guaranteeing the application meets required standards, regulatory compliance, and all safety and security requirements is the responsibility of the Buyer. These resources are subject to change without notice. ## **Electrical Characteristics** Maximum Ratings (@ T<sub>A</sub> = 25°C, Unless otherwise specified) | | Parameters | Value | Unit | |------------------|--------------------------------------------|------------|-------| | $V_{RGS}$ | Reverse Gate Source and Gate Drain Voltage | -50 | V | | I <sub>FG</sub> | Continuous Forward Gate Current | 50 | mA | | PD | Continuous Device Power Dissipation | 300 | mW | | Р | Power Derating | 2.8 | mW/°C | | Τı | Operating Junction Temperature | -55 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | Static Characteristics (@ TA = 25°C, Unless otherwise specified) | | · | | IFNU404, IFNU405, IFNU406 | | | | |----------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|------------|----------| | | Parameters | Conditions | Min | Тур | Max | Unit | | V <sub>(BR)GSS</sub> | Gate to Source<br>Breakdown Voltage | $I_{G} = -1\mu A, V_{DS} = 0V$ | -50 | | | V | | I <sub>GSS</sub> | Gate to Source<br>Reverse Current | $V_{GS} = -30V, V_{DS} = 0V$ | | | -25 | рА | | I <sub>G</sub> | Gate Operating Current | $V_{DS} = 15V$ , $I_D = 200\mu A$ , $T_A = 125 ^{\circ}C$<br>$V_{DS} = 15V$ , $I_D = 200\mu A$ , $T_A = 125 ^{\circ}C$ | | | -15<br>-10 | pA<br>nA | | V <sub>GS(OFF)</sub> | Gate to Source<br>Cutoff Voltage | V <sub>DS</sub> = 20V, I <sub>D</sub> = 1nA | -0.5 | | -2.5 | V | | V <sub>GS</sub> | Gate Source Voltage | $V_{DS} = 20V$ , $I_D = 200 \mu A$ | -0.2 | | -2.3 | V | | I <sub>DSS</sub> | Drain to Source<br>Saturation Current | $V_{DS} = 20V$ , $V_{GS} = 0V$ (Pulsed) | 0.5 | | 10 | mA | **Dynamic Characteristics** (@ TA = 25°C, Unless otherwise specified) | | | | | IFNU40 | IFNU404, IFNU405, IFNU406 | | | |-------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------|--------|---------------------------|----------------|--------| | Parameters | | Conditions | | Min | Тур | Max | Unit | | GFS | Forward<br>Transconductance | $V_{DS} = 10V, V_{GS} = 0V, f = V_{DS} = 15V, I_D = 200\mu A, f = 15V$ | | 2<br>1 | | 7<br>2 | mS | | Gos | Output Conductance | $V_{DS} = 10V, V_{GS} = 0V, f = V_{DS} = 15V, I_D = 200\mu A, f$ | | | | 20<br>2 | μS | | C <sub>iss</sub> | Input Capacitance | $V_{DS}$ = 15V, $I_{D}$ = 200 $\mu$ A, f | = 1MHz | | | 8 | pF | | Crss | Reverse Capacitance | $V_{DS} = 15V$ , $I_D = 200\mu A$ , f | = 1MHz | | | 3 | pF | | e <sub>n</sub> | Equivalent Circuit Input Noise Voltage | $V_{DS} = 20V$ , $I_D = 200\mu A$ , f | = 100Hz | | | 20 | nV/√Hz | | V <sub>GS1</sub> - V <sub>GS2</sub> | Differential Gate<br>Source Voltage | V <sub>DS</sub> = 10V, I <sub>D</sub> = -200μA | IFNU404<br>IFNU405<br>IFNU406 | | | 15<br>20<br>40 | mV | | $\frac{\left V_{GS1}-V_{GS2}\right }{\Delta T}$ | Differential Gate<br>Source Voltage with<br>Temperature | V <sub>DS</sub> = 10V, I <sub>D</sub> = 200μA<br>T <sub>A</sub> = 25°C, T <sub>B</sub> = 85°C | IFNU404<br>IFNU405<br>IFNU406 | | | 4<br>5<br>5 | mV/°C | | CMRR | Common Mode<br>Rejection Ratio | V <sub>DD</sub> = 10V to 20V,<br>I <sub>D</sub> = 200μA | IFNU404<br>IFNU405<br>IFNU406 | | 95<br>90<br>90 | | dB | # **TO-71 Mechanical and Layout Data** ## **Package Outline Data** - 1. All linear dimensions are in millimeters. - Eight leaded device. Not all leads are shown in drawing views. - 3. Some package configurations will not populate pin 8 and/or pin 4. - 4. Package weight approximately 0.35 grams - Bulk product is shipped in standard ESD shipping material - 6. Refer to JEDEC standards for additional information. # **Suggested Bent Lead Through-Hole Layout** - 1. All linear dimensions are in millimeters. - 2. Pads 8 and/or pad 4 can be eliminated for devices with less pins. - The suggested land pattern dimensions have been provided as an eight pin bent lead reference only. A more robust pattern may be desired for wave soldering or reduced pin count.