



# **IS21TF16G/32G/64G/128G IS22TF16G/32G/64G/128G**

**16GB/32GB/64GB/128GB eMMC With eMMC 5.1 Interface & TLC NAND**

**DATA SHEET**



# **16GB/32GB/64GB/128GB eMMC with eMMC 5.1 Interface & TLC NAND**

# <span id="page-1-0"></span>**FEATURES**

- Packaged NAND flash memory with *eMMC* 5.1 interface
	- IS21/22TF16G: 16Gigabyte
	- IS21/22TF32G: 32Gigabyte
	- IS21/22TF64G: 64Gigabyte
	- IS21/22TF128G: 128Gigabyte
- Compliant with *eMMC* Specification Ver.4.3, 4.4, 4.41,4.5, 4.51, 5.0, 5.1
- Device can be converted to *eMMC* 4.3, 4.41, 4.51, 5.0 via initializing
- Bus mode
	- High-speed *eMMC* protocol
	- Clock frequency: 0-200MHz.
- Ten-wire bus (clock, 1 bit command, 8 bit data bus) and a hardware reset.
- Supports three different data bus widths : 1 bit(default), 4 bits, 8 bits
	- Data transfer rate: up to 52Mbyte/s (using 8 parallel data lines at 52 MHz)
	- Single data rate : up to 200Mbyte/s @ 200MHz (HS200)
	- Dual data rate : up to 400Mbyte/s @ 200MHz (HS400)
- Operating voltage range :
	- VCCQ = 1.8 V/3.3 V (Automotive A2 Grade only supports 1.8V VCCQ)
	- $VCC = 2.7 3.6V$
- Error free memory access
	- Internal error correction code (ECC) to protect data communication
	- Internal enhanced data management algorithm
	- Solid protection from sudden power failure, safe-update operations for data content
- **Security** 
	- Support secure erase and trim commands
	- Enhanced write protection with permanent and partial protection options
- Key Features :
	- HS400, Field Firmware Update (FFU), Power Off Notification, Pre EOL information, Enhanced Device Life time, Optimal Size
- eMMC 5.1 Features:
	- Command Queuing, Enhanced Strobe, Cache Flushing Report, BKOPS Control, Cache Barrier, RPMB Throughput Improve, Secure Write Protection.
- Temperature range
	- Industrial Grade (I): -40 °C ~ 85 °C
	- Automotive Grade (A1): -40 °C ~ 85 °C
	- Automotive Grade (A2): -40 °C ~ 105 °C (The Surface Temperature of Tc cannot be over 115 °C)
- Package
	- 153 FBGA (11.5mm x 13mm x 1.0mm)
	- 100 FBGA (14.0mm x 18.0mm x 1.4mm)



# <span id="page-2-0"></span>**GENERAL DESCRIPTION**

ISSI *eMMC* products follow the JEDEC *eMMC* 5.1 standard. It is ideal for embedded storage solutions for Industrial application and automotive application, which require high performance across a wide range of operating temperatures.

*eMMC* encloses the TLC Mode NAND and *eMMC* controller inside as one JEDEC standard package, providing a standard interface to the host. The *eMMC* controller directly manages NAND flash, including ECC, wear-leveling, IOPS optimization and read sensing.



# <span id="page-3-0"></span>**TABLE OF CONTENTS**





# IS21/22TF16G/32G/64G/128G



# <span id="page-5-0"></span>**1. PERFORMANCE SUMMARY**

### <span id="page-5-1"></span>**1.1 Typical Sequential Burst Performance (PSA Pseudo-SLC Burst Status)**



**Notes:**

1. Values for an 8-bit bus width, running ISSI proprietary tool, Vcc=3.3V, Vcco=1.8V.

2. Performance numbers might be subject to changes without notice.<br>3. The write cache size is 1536KB.

The write cache size is 1536KB.

### **1.2 Typical Sequential Sustained Performance (Normal Status)**

<span id="page-5-2"></span>

**Notes:**

1. Values for an 8-bit bus width, running HS400 mode,  $V_{CC}=3.3V$ ,  $V_{CCQ}=1.8V$ .

2. Performance numbers might be subject to changes without notice.

3. The write cache size is 1536KB.



<span id="page-6-0"></span>

### **1.3 Typical Random Burst Performance (PSA Pseudo-SLC Burst Status)**

**Notes:**

1. Values for an 8-bit bus width, running ISSI proprietary tool,  $V_{\text{CC}}=3.3V$ ,  $V_{\text{CCQ}}=1.8V$ .

2. Performance numbers might be subject to changes without notice.

3. The write cache size is 1536KB.

### **1.4 Typical Random Sustained Performance (Normal Status)**

<span id="page-6-1"></span>

#### **Notes:**

04/16/2023

1. Values for an 8-bit bus width, running ISSI proprietary tool,  $V_{CC}=3.3V$ ,  $V_{CCQ}=1.8V$ .

2. Performance numbers might be subject to changes without notice.

3. The write cache size is 1536KB.



<span id="page-6-2"></span>



# **IS21/22TF16G/32G/64G/128G**



#### **Notes:**

- 1. The measurement for RMS current is done as average RMS current consumption over a period of 100ms.
- 2. Current numbers might be subject to changes without notice.

### **1.6 Device Power Consumption Standby**  $V_{CC}V_{CCQ}$  **(T<sub>A</sub> = 25 °C @ 3.3V/1.8V)**

<span id="page-7-0"></span>

#### **Notes:**

- 1. The current is measured at  $V_{CC} = 3.3V + 5\%$ ,  $V_{CCQ} = 1.8V + 5\%$ , 8-bit bus width without clock frequency..
- 2. Current numbers might be subject to changes without notice.



# <span id="page-8-0"></span>**1.7 BOOT PARTITION AND RPMB (REPLAY PROTECTED MEMORY BLOCK)**





### **1.8 USER DENSITY**

<span id="page-9-0"></span>Total user density depends on device type (Flash Mode).





# <span id="page-10-0"></span>**2. PIN CONFIGURATION and DDESCRIPTIONS**



1. H5 (DS), A6 (VSS) and J5 (VSS) can be left floating if HS400 mode is not used.



### **100 FBGA Top View (Ball Down)**



#### **Note:**

1. K5 (DS) and J5 (VSS) can be left floating if HS400 mode is not used.



# **PIN DESCRIPTIONS**



**Note:**

1. I: input; O: output; PP: push-pull; OD: open-drain; NC: Not connected (or logical high); S: power



# <span id="page-13-0"></span>**3. OPERATING and STORAGE TEMPERATURE**



#### **Notes:**

- 1. To achieve optimized and performance, case temperature should not exceed maximum ambient operating temperature.
- 2. After being soldered onto PCBA.



# <span id="page-14-0"></span>**4. eMMC Device and System**

*eMMC* consists of a single chip MMC controller and NAND flash memory module. The micro-controller interfaces with a host system allowing data to be written to and read from the NAND flash memory module. The controller allows the host to be independent from details of erasing and programming the flash memory.



**Figure 4.1 eMMC System Overview**

# <span id="page-14-1"></span>**4.1 Memory Addressing**

Previous implementations of the *eMMC* specification are following byte addressing with 32-bit field. This addressing mechanism permitted for *eMMC* densities up to and including 2 GB.

To support larger density, the addressing mechanism was update to support sector addresses (512 B sectors). The sector addresses shall be used for all devices with capacity larger than 2 GB.

To determine the addressing mode, use the host should read bit [30:29] in the OCR register.



# <span id="page-15-0"></span>**5. REGISTER SETTINGS**

Within the Device interface six registers are defined: OCR, CID, CSD, EXT\_CSD, RCA and DSR. These can be accessed only by corresponding commands (see Section 6.10 of JESD84-B51).

# **5.1 OCR Register**

<span id="page-15-1"></span>The 32-bit operation conditions register (OCR) stores the VDD voltage profile of the Device and the access mode indication. In addition, this register includes a status information bit. This status bit is set if the Device power up procedure has been finished. The OCR register shall be implemented by all Devices.

### **Table 5.1 OCR Register**



**Note:**

1. This bit is set to LOW if the device has not finished the power up routine.

# <span id="page-15-2"></span>**5.2CID Register**

The Card Identification (CID) register is 128 bits wide. It contains the Device identification information used during the Device identification phase (*eMMC* protocol).

### **Table 5.2 CID Register**



**Note:**

1. The description is same as *e.MMC* ™ JEDEC standard.

# <span id="page-15-3"></span>**5.3CSD Register**



The Card-Specific Data (CSD) register provides information on how to access the contents stored in *eMMC*. The CSD registers are used to define the error correction type, maximum data access time, data transfer speed, data format…etc. For details, refer to section 7.3 of the JEDEC Standard Specification No.JESD84-B51.

### **Table 5.3 CSD Register**









# <span id="page-18-0"></span>**5.4Extended CSD Register**

The Extended CSD register defines the Device properties and selected modes. It is 512 bytes long. The most significant 320 bytes are the Properties segment, which defines the Device capabilities and cannot be modified by the host. The lower 192 bytes are the Modes segment, which defines the configuration the Device is working in. These modes can be changed by the host by means of the SWITCH command.

### **Table 5.4 ECSD Register**







# **IS21/22TF16G/32G/64G/128G**











# **IS21/22TF16G/32G/64G/128G**











#### **Notes:**

- 1. Reserved bits should read as "0".
- 2. Obsolete values should be don't care.
- 3. This field is 0 after power-on, H/W reset or software reset, thus selecting the backwards compatible interface timing for the Device. If the host sets 1 to this field, the Device changes the timing to high speed interface timing (see Section 10.6.1 of JESD84-B51). If the host sets value 2, the Device changes its timing to HS200 interface timing (see Section 10.8.1 of JESD84-B51). If the host sets HS\_TIMING [3:0] to 0x3, the device changes it's timing to HS400 interface timing (see 10.10).
- 4. It is set to "0" (1bit data bus) after power up and can be changed by a SWITCH command.
- 5. Could be changed by Firmware release note.



# <span id="page-24-0"></span>**6. The eMMC BUS**

The *eMMC* bus has ten communication lines and three supply lines:

- CMD: Command is a bidirectional signal. The host and Device drivers are operating in two modes, open drain and push/pull.
- DAT0-7: Data lines are bidirectional signals. Host and Device drivers are operating in push-pull mode
- CLK: Clock is a host to Device signal. CLK operates in push-pull mode
- Data Strobe: Data Strobe is a Device to host signal. Data Strobe operates in push-pull mode.



 **Figure 6.1 BUS Circuitry Diagram**

The R<sub>OD</sub> is switched on and off by the host synchronously to the open-drain and push-pull mode transitions. The host does not have to have open drain drivers, but must recognize this mode to switch on the  $R_{OD}$ .  $R_{DATA}$  and  $R_{CMD}$  are pull-up resistors protecting the CMD and the DAT lines against bus floating device when all device drivers are in a high-impedance mode.

A constant current source can replace the R<sub>OD</sub> by achieving a better performance (constant slopes for the signal rising and falling edges). If the host does not allow the switchable  $R_{OD}$  implementation, a fixed  $R_{CMD}$  can be used). Consequently the maximum operating frequency in the open drain mode has to be reduced if the used  $R_{\text{CMD}}$  value is higher than the minimal one given in.

R<sub>Data strobe</sub> is pull-down resistor used in HS400 device.



# <span id="page-25-0"></span>**6.1 Power-up**

# **6.1.1 eMMC power-up**

<span id="page-25-1"></span>The power up of the eMMC bus is handled locally in the Device and in the bus master. **Error! Reference source not found.** 6 shows t he power-up sequence and is followed by specific instructions regarding the power-up sequence. Refer to section 10.1 of the JEDEC Standard Specification JESD84-B51 for specific instructions regarding the power-up sequence.



**Figure 6.2 eMMC Power-Up Diagram**



# <span id="page-26-0"></span>**6.1.2 eMMC Power Cycling**

The master can execute any sequence of  $V_{CC}$  and  $V_{CCQ}$  power-up/power-down. However, the master must not issue any commands until V<sub>cc</sub> and V<sub>ccq</sub> are stable within each operating voltage range. After the slave enters sleep mode, the master can power-down V<sub>CC</sub> to reduce power consumption. It is necessary for the slave to be ramped up to V<sub>CC</sub> before the host issues CMD5 (SLEEP\_AWAKE) to wake the slave unit. For more information about power cycling see Section 10.1.3 of the JEDEC Standard Specification JESD84-B51.



 **Figure 6.3 – The** *eMMC* **Power Cycle**



# <span id="page-27-0"></span>**6.2 Bus Operating Conditions**

### **Table 6.1 – General Operating Conditions**



# <span id="page-27-1"></span>**6.2.1 Power supply: eMMC**

In the *eMMC*, V<sub>CC</sub> is used for the NAND flash device and its interface voltage; V<sub>CCQ</sub> is for the controller and the MMC interface voltage as shown in [Figure8](#page-27-2). The core regulator is optional and only required when internal core logic voltage is regulated from V<sub>CCQ</sub>. A C<sub>Reg</sub> capacitor must be connected to the V<sub>DDi</sub> terminal to stabilize regulator output on the system.



<span id="page-27-2"></span>**Figure 6.4 –** *eMMC* **Internal Power Diagram**



# <span id="page-28-0"></span>**6.2.2 eMMC Power Supply Voltage**

The *eMMC* supports one or more combinations of V<sub>CC</sub> and V<sub>CCQ</sub> as shown i[n Table](#page-28-1) 6.2. The VCCQ must be defined at equal to or less than VCC.

### <span id="page-28-1"></span>**Table 6.2 – eMMC Operating Voltage**



The *eMMC* must support at least one of the valid voltage configurations, and can optionally support all valid voltage configurations.

### **Table 6.3 – eMMC Voltage Combinations**



**Note:**

1. Vccq (I/O) 3.3 volt range is not supported in HS200 /HS400 devices. Also Vccq (I/O) 3.3 volt range is not supported in automotive A2 Grade device.



# <span id="page-29-0"></span>**6.2.3 Bus Signal Line Load**

The total capacitance CL of each line of the *eMMC* bus is the sum of the bus master capacitance C<sub>HOST</sub>, the bus capacitance CBUS itself and the capacitance CDEVICE of *eMMC* connected to this line:

 $C_L = C_{HOST} + C_{BUS} + C_{DEVICE}$ 

The sum of the host and bus capacitances must be under 20pF.



# **Table 6.4 – Signal Line Load**



# <span id="page-30-0"></span>**6.2.4 HS400 reference load**

The circuit in Figure 9 shows the reference load used to define the HS400 Device Output Timings and overshoot / undershoot parameters.

The reference load is made up by the transmission line and the CREFERENCE capacitance.

The reference load is not intended to be a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester.

System designers should use IBIS or other simulation tools to correlate the reference load to system environment. Manufacturers should correlate to their production test conditions.

Delay time (td) of the transmission line has been introduced to make the reference load independent from the PCB technology and trace length.



**Figure 6.5 – HS400 reference load**



# <span id="page-31-0"></span>**6.3 Bus Signal Levels**



As the bus can be supplied with a variable supply voltage, all signal levels are related to the supply voltage.

**Figure 6.6 – Bus Signal Levels**

# **6.3.1 Open-drain Mode Bus Signal Level**

<span id="page-31-1"></span>



The input levels are identical with the push-pull mode bus signal levels.

# <span id="page-31-2"></span>**6.3.2 Push-pull mode bus signal level— eMMC**

The device input and output voltages shall be within the following specified ranges for any  $V_{DD}$  of the allowed voltage range

For 2.7V-3.6V V<sub>CCQ</sub> range (compatible with JESD8C.01)

| Table 6.6 – Push-pull Signal Level—High-voltage eMMC |               |                |                |      |                                                |
|------------------------------------------------------|---------------|----------------|----------------|------|------------------------------------------------|
| <b>Parameter</b>                                     | <b>Symbol</b> | Min            | Max.           | Unit | <b>Conditions</b>                              |
| Output HIGH voltage                                  | VOH           | $0.75 * VCCQ$  |                |      | $1OH = -100 \mu A \omega$ V <sub>cco</sub> min |
| Output LOW voltage                                   | VOL           |                | $0.125 * VCCQ$ |      | $10L = 100 \mu A \omega V_{cca}$ min           |
| Input HIGH voltage                                   | VIH           | $0.625 * VCCQ$ | $VCCQ + 0.3$   |      |                                                |
| Input LOW voltage                                    | VIL           | $VSS - 0.3$    | $0.25 * VCCQ$  |      |                                                |

**Table 6.6 – Push-pull Signal Level—High-voltage eMMC**



For 1.70V - 1.95V V<sub>CCQ</sub> range (: Compatible with EIA/JEDEC Standard "EIA/JESD8-7 Normal Range" as defined in the following table.



### **Table 6.7 – Push-pull Signal Level—1.70 -1.95 V<sub>CCQ</sub> Voltage Range**

**Notes:**

1.  $V_{CCQ}$  0.7  $*$   $V_{DD}$  for MMC<sup>™</sup>4.3 and older revisions.

2.  $0.3 * V<sub>DD</sub>$  for MMC™4.3 and older revisions.

### **Bus Operating Conditions for HS200 & HS400**

The bus operating conditions for HS200 devices is the same as specified in sections 10.5.1 of JESD84-B51 through 10.5.2 of JESD84-B51. The only exception is that  $V_{CCQ}$ =3.3v is not supported.

# <span id="page-32-0"></span>**6.3.3 Device Output Driver Requirements for HS200 & HS400**

Refer to section 10.5.4 of the JEDEC Standard Specification JESD84-B51.

# <span id="page-32-1"></span>**6.4Bus Timing**



**Figure 6.7 – Timing Diagram**



# <span id="page-33-0"></span>**6.5 Device Interface Timings**

### **Table 6.8 – High-speed Device Interface Timing**



### **Notes:**

- 1. CLK timing is measured at 50% of VDD.
- 2. *eMMC* shall support the full frequency range from 0-26Mhz or 0-52MHz
- 3.Device can operate as high-speed Device interface timing at 26 MHz clock frequency.
- 4. CLK rise and fall times are measured by min (VIH) and max (VIL).
- 5. Inputs CMD DAT rise and fall times are measured by min (VIH) and max (VIL) and outputs CMD DAT rise and fall times are measured by min (VOH) and max (VOL).



### **Table 6.9 – Backward-compatible Device Interface Timing**

**Notes:**

1. The Device must always start with the backward-compatible interface timing. The timing mode can be switched to high-speed interface timing by the host sending the SWITCH command (CMD6) with the argument for high-speed interface select.

- 2. CLK timing is measured at 50% of VDD
- 3. For compatibility with Devices that support the v4.2 standard or earlier, host should not use > 26 MHz before switching to high-speed interface timing.
- 4. CLK rise and fall times are measured by min (VIH) and max (VIL).
- 5. tOSU and tOH are defined as values from clock rising edge. However, there may be Devices or devices which utilize clock falling edge to output data in backward compatibility mode. Therefore, it is recommended for hosts either to settWL value as long as possible within the range which will not go over tCK-tOH(min) in the system or to use slow clock frequency, so that host could have data set up margin for those devices. In this case, each device which utilizes clock falling edge might show the correlation either between tWL and tOSU or between tCK and tOSU for the device in its own datasheet as a note.



# <span id="page-35-0"></span>**6.6Bus Timing for DAT Signals During Dual Data Rate Operation**

These timings apply to the DAT[7:0] signals only when the device is configured for dual data mode operation. In this dual data mode, the DAT signals operate synchronously of both the rising and the falling edges of CLK. The CMD signal still operates synchronously of the rising edge of CLK and therefore complies with the bus timing specified in section 10.5, therefore there is no timing change for the CMD signal.



**Figure 6.8 – Timing Diagram: Data Input/Output in Dual Data Rate Mode**

# **6.6.1 Dual Data Rate Interface Timings**

<span id="page-35-1"></span>



**Notes:**

1. CLK timing is measured at 50% of VDD.

2. Inputs CMD, DAT rise and fall times are measured by min  $(V_{1H})$  and max  $(V_{1L})$ , and outputs CMD, DAT rise and fall times are measured by min ( $V_{OH}$ ) and max ( $V_{OL}$ ).



# <span id="page-36-0"></span>**Bus Timing Specification in HS400 mode**

# **6.6.2 HS400 Device Input Timing**

The CMD input timing for HS400 mode is the same as CMD input timing for HS200 mode.



### **Notes:**

1. tISU and tIH are measured at  $V_{IL}$  (max.) and  $V_{IH}$  (min.).

2.  $V_{IH}$  denotes  $V_{IH}$  (min.) and  $V_{IL}$  denotes VIL (max.).

### **Figure 6.9 – HS400 Device Data input timing**

### **Table 6.11 – HS400 Device input timing**





# <span id="page-37-0"></span>**6.6.3 HS400 Device Output Timing**

The Data Strobe is used to read data in HS400 mode. The Data Strobe is toggled only during data read or CRC status response.



#### **Note:**

1. V<sub>OH</sub> denotes V<sub>OH</sub> (min.) and V<sub>OL</sub> denotes V<sub>OL</sub> (max.).

**Figure 6.10 – HS400 Device output timing**





### **Table 6.12 – HS400 Device Output timing**

**Note:**

1. Measured with HS400 reference load



### **Table 6.13 – HS400 Capacitance**



### **Note:**

1. Recommended maximum value is 30 kΩ for 1.2 V and 50 kΩ for 1.8 V interface supply voltages.



# <span id="page-40-0"></span>**7. eMMC Device Overview**

The *eMMC* device transfers data via a configurable number of data bus signals. The communication signals are:

### **7.1 Clock (CLK)**

<span id="page-40-1"></span>Each cycle of this signal directs a one-bit transfer on the command and either a one bit (1x) or a two bits transfer (2x) on all the data lines. The frequency may vary between zero and the maximum clock frequency.

### **7.2 Data Strobe**

<span id="page-40-2"></span>This signal is generated by the device and used for output in HS400 mode. The frequency of this signal follows the frequency of CLK. For data output each cycle of this signal directs two bits transfer(2x) on the data - one bit for positive edge and the other bit for negative edge. For CRC status response output and CMD response output (enabled only HS400 enhanced strobe mode), the CRC status is latched on the positive edge only, and don't care on the negative edge.

### **7.3 Command (CMD)**

<span id="page-40-3"></span>This signal is a bidirectional command channel used for Device initialization and transfer of commands. The CMD signal has two operation modes: open-drain for initialization mode, and push-pull for fast command transfer. Commands are sent from the *eMMC* host controller to the *eMMC* Device and responses are sent from the Device to the host.

### **7.4 Input/Outputs (DAT0-DAT7)**

<span id="page-40-4"></span>These are bidirectional data channels. The DAT signals operate in push-pull mode. Only the Device or the host is driving these signals at a time. By default, after power up or reset, only DAT0 is used for data transfer. A wider data bus can be configured for data transfer, using either DAT0-DAT3 or DAT0-DAT7, by the *eMMC* host controller. The *eMMC* Device includes internal pull-ups for data lines DAT1-DAT7. Immediately after entering the 4-bit mode, the Device disconnects the internal pull ups of lines DAT1, DAT2, and DAT3. Correspondingly, immediately after entering to the 8-bit mode the Device disconnects the internal pull-ups of lines DAT1–DAT.

### **Table 5.1 Communication Interface**



Note:

1. I: input, O: output, PP: push-pull, OD: open-drain, NC: Not connected (or logical high), S: power supply.



# <span id="page-41-0"></span>**8. eMMC Functional Description**

### **8.1 Pseudo Technology (pSLC)**

<span id="page-41-1"></span>Each cell in a TLC NAND can be programmed to store 3 bits of data with 8 total voltage states. In Pseudo-SLC mode, the memory cell is used in 1-bit mode, thus resulting in higher endurance, lower error rates and extended temperature range. The firmware optimizes the *eMMC* device with Pseudo technology to achieve industrial and automotive level reliability. For ISSI *eMMC* device, Pseudo SLC (pSLC) mode provides one third capacity of TLC mode.

### **8.2 Field Firmware Update (FFU)**

<span id="page-41-2"></span>Field Firmware Updates (FFU) enables features enhancement in the field. Using this mechanism, the host downloads a new version of the firmware to the *eMMC* device and, following a successful download, instructs the *eMMC* device to install the new downloaded firmware into the device.

In order to start the FFU process the host first checks if the *eMMC* device supports FFU capabilities by reading SUPPPORTED\_MODES and FW\_CONFIG fields in the EXT\_CSD. If the *eMMC* device supports the FFU feature the host may start the FFU process. The FFU process starts by switching to FFU Mode in MODE\_CONFIG field in the EXT\_CSD. In FFU Mode host should use closed-ended or open ended commands for downloading the new firmware and reading vendor proprietary data. In this mode, the host should set the argument of these commands to be as defined in FFU\_ARG field. In case these commands have a different argument the device behavior is not defined and the FFU process may fail. The host should set Block Length to be DATA\_SECTOR\_SIZE. Downloaded firmware bundle must be DATA\_SECTOR\_SIZE size aligned (internal padding of the bundle might be required). Once in FFU Mode the host may send the new firmware bundle to the device using one or more write commands.

The host could regain regular functionality of write and read commands by setting MODE\_CONFIG field in the EXT\_CSD back to Normal state. Switching out of FFU Mode may abort the firmware download operation. When host switched back to FFU Mode, the host should check the FFU Status to get indication about the number of sectors which were downloaded successfully by reading the

NUMBER\_OF\_FW\_SECTORS\_CORRECTLY\_PROGRAMMED in the extended CSD. In case the number of sectors which were downloaded successfully is zero the host should re-start downloading the new firmware bundle from its first sector. In case the number of sectors which were downloaded successfully is positive the host should continue the download from the next sector, which would resume the firmware download operation.

In case MODE\_OPERATION\_CODES field is not supported by the device the host sets to NORMAL state and initiates a CMD0/HW\_Reset/Power cycle to install the new firmware. In such case the device doesn't need to use NUMBER OF FW SECTORS CORRECTLY PROGRAMMED.

In both cases occurrence of a CMD0/HW\_Reset/Power occurred before the host successfully downloaded the new firmware bundle to the device may cause the firmware download process to be aborted



### **8.3 Power Off Notification for Sleep**

<span id="page-42-0"></span>The host should notify the device before it powers the device off. This allows the device to better prepare itself for being powered off. Power the device off means to turn off all its power supplies. In particular, the host should issue a power off notification (POWER\_OFF\_LONG, POWER\_OFF\_SHORT) if it intends to turn off both VCC and VCCQ power I or it may use to a power off notification (SLEEP\_NOTIFICATION) if it intends to turn-off VCC after moving the device to Sleep state.

To indicate to the device that power off notification is supported by the host, a supporting host shall first set the POWER\_OFF\_NOTIFICATION byte in EXT\_CSD [34] to POWERED\_ON (0x01). To execute a power off, before powering the device down the host will changes the value to either POWER\_OFF\_SHORT (0x02) or POWER\_OFF\_LONG (0x03). Host should wait for the busy line to be de-asserted. Once the setting has changed to either 0x02 or 0x03, host may safely power off the device.

The host may issue SLEEP\_AWAKE (CMD5) to enter or to exit from Sleep state if POWER\_OFF\_NOTIFICATION byte is set to POWERED\_ON. Before moving to Standby state and then to Sleep state, the host sets POWER\_OFF\_NOTIFICATION to SLEEP\_NOTIFICATION and waits for the DAT0 line de-assertion. While in Sleep (slp) state VCC (Memory supply) may be turned off as defined in 4.1.6. Removing power supplies other than VCC while the device is in the Sleep (slp) state may result in undefined device behavior. Before removing all power supplies, the host should transition the device out of Sleep (slp) state back to Transfer state using CMD5 and CMD7 and then execute a power off notification setting POWER\_OFF\_NOTIFICATION byte to either POWER\_OFF\_SHORT or POWER\_OFF\_LONG.

If host continues to send commands to the device after switching to the power off setting (POWER\_OFF\_LONG, POWER\_OFF\_SHORT or SLEEP\_NOTIFICATION) or performs HPI during its busy condition, the device shall restore the POWER\_OFF\_NOTIFICATION byte to POWERED\_ON.

If host tries to change POWER\_OFF\_NOTIFICATION to 0x00 after writing another value there, a SWITCH\_ERROR is generated.

The difference between the two power-off modes is how urgent the host wants to turn power off. The device should respond to POWER OFF SHORT quickly under the generic CMD6 timeout. If more time is acceptable, POWER\_OFF\_LONG may be used and the device shall respond to it within the POWER\_OFF\_LONG\_TIME timeout.

While POWER\_OFF\_NOTIFICATION is set to POWERED\_ON, the device expects the host to host shall:

- Keep the device power supplies alive (both VCC and VCCQ) and in their active mode
- Not power off the device intentionally before changing POWER\_OFF\_NOTIFICATION to either POWER\_OFF\_LONG or POWER\_OFF\_SHORT
- Not power off VCC intentionally before changing POWER\_OFF\_NOTIFICATION to SLEEP\_NOTIFICATION and before moving the device to Sleep state

Before moving to Sleep state hosts may set the POWER\_OFF\_NOTIFICATION byte to SLEEP\_NOTIFICATION (0x04) if aware that the device is capable of autonomously initiating background operations for possible performance improvements. Host should wait for the busy line to be de-asserted. Busy line may be asserted up the period defined in SLEEP\_NOTIFICATION\_TIME byte in EXT\_CSD [216]. Once the setting has changed to 0x04 host may set the device into Sleep mode (CMD7+CMD5). After getting out from Sleep the POWER\_OFF\_NOTIFICATION byte will restore its value to POWERED\_ON. HPI may interrupt the SLEEP\_NOTIFICATION operation. In that case POWER\_OFF\_NOTIFICATION byte will restore to POWERED\_ON.



### **8.4 Enhanced User Data Area**

<span id="page-43-0"></span>ISSI *eMMC* supports Enhanced User Data Area feature which allows the User Data Area of *eMMC* to be configured as SLC Mode. Therefore, when host set the Enhanced User Data Area, the area will occupy more size of original set up size. The Max Enhanced User Data Area size is defined as - (MAX\_ENH\_SIZE\_MULT x HC\_WP\_GRP\_SIZE x HC\_ERASE\_GRP\_SIZE x 512 KBytes). The Enhanced use data area size is defined as - (ENH\_SIZE\_MULT x HC\_WP\_GRP\_SIZE x HC\_ERASE\_GRP\_SIZE x 512 KBytes). The host shall follow the flow chart of JEDEC spec for configuring the parameters of General Purpose Area Partitions and Enhanced User Data Area.

### **8.5 Write Cache**

<span id="page-43-1"></span>Cache is a temporary storage space in an *eMMC* device. The cache should in typical case reduce the access time and increase the speed (compared to an access to the main nonvolatile storage). The cache is not directly accessible by the host. This temporary storage space may be utilized also for some implementation specific operations like as an execution memory for the memory controller and/or as storage for an address mapping table etc. However, there is data inconsistence risk when using nonvolatile cache. It's recommend only turning on the cache for the application which requires not too high reliability.

The cache shall be OFF by default after power up, RST\_n assertion or CMD0. All accesses shall be directed to the nonvolatile storage like defined elsewhere in this specification. The cache function can be turned ON and OFF by writing to the CACHE\_CTRL byte (EXT\_CSD byte [33]). Turning the cache ON shall enable behavior model defined in this section. Turning the cache OFF shall trigger flushing of the data to the nonvolatile storages

### **8.6 Cache Enhancement Barrier**

<span id="page-43-2"></span>Barrier function provides a way to perform a delayed in-order flushing of a cached data. The main motivation for using barrier commands is to avoid the long delay that is introduced by flush commands. There are cases where the host is not interested in flushing the data right away, however it would like to keep an order between different cached data batches. The barrier command enables the host achieving the in-order goal but without paying the flush delay, since the real flushing can be delayed by the device to some later idle time. The formal definition of the barrier rule is as follows:

Denote a sequence of requests Ri, i=0,..,N. Assuming a barrier is set between requests Rx and Rx+1 (0<x<N) then all the requests R0..Rx must be flushed to the non-volatile memory before any of the requests Rx+1..RN.

Between two barriers the device is free to write data into the non-volatile memory in any order. If the host wants to preserve a certain order it shall flush the cache or set another barrier at a point where order is important.

The barrier is set by writing to the BARRIER bit of the FLUSH\_CACHE byte (EXT\_CSD byte [32]). Any error resulted can be read from the status register by CMD13 after the completion of the programming as defined for a normal write request. The error could affect any data written to the cache since the previous flush operation.

The device shall support any number of barrier commands between two flush commands. In case of multiple barrier commands between two flush commands a subset of the cached data may be committed to the non-volatile memory according to the barrier rule. Internally, a device may have an upper limit on the barrier amount it can absorb without flushing the cache. That is, if the host exceeds this barrier amount, the device may issue, internally, a normal flush.

The device shall expose its barrier support capability via the BARRIER\_SUPPORT byte (EXT\_CSD byte [486]). If a device does not support barrier function this register shall be zero. If a device supports barrier function this register shall be one.

Assuming the device supports barrier function, if the BARRIER bit of the FLUSH\_CACHE byte is set, a barrier operation shall be executed.



If the cache gets totally full and/or the cache is not able to receive the data of the next access (per block count indicated in CMD23 or per initiated single / open ended multiple block write in general) then it shall still be the responsibility of the *eMMC* device to store the data of the next access within the timeouts that are specified elsewhere in this specification. The actual algorithm to handle the new data and possible flush of some older cached data is left for the implementation.

**Note: When issuing a force-programming write request (CMD23 with bit 24 on) or a reliable write request (CMD23 with bit 31 on), the host should be aware that the data will be written to the non-volatile memory, potentially, before any cached data, even if a barrier command was issued. Therefore, if the writing order to the non-volatile memory is important, it is the responsibility of the host to issue a flush command before the force-programming or the reliable-write request.**

In order to use the barrier function, the host shall set bit 0 of BARRIER\_EN (EXT\_CSD byte [31]). The barrier feature is optional for an *eMMC* device.

### **8.7 Cache Flushing Policy**

<span id="page-44-0"></span>The host may require the device to flush data from the cache in an in-order manner. From time to time, to guarantee in-order flushing, the host may command the device to flush the device cache or may use a barrier command.

However, if the *eMMC* device flushing policy is to flush data from the cache in an in-order manner, cache barrier commands or flush commands operations (In case goal is to guarantee the flushing order) are redundant and impose a needless overhead to the device and host.

FIFO bit in CACHE\_FLUSH\_POLICY field (EXT\_CSD byte [240]) is used by the device to indicate to the host that the device cache flushing policy is First-In-First-Out; this means that the device guarantees that the order of the flushing of data would be the in same order which data was written to the cache. When the FIFO bit is set it is recommended for the host not to send cache barrier commands or flush operations which goal is to guarantee the flushing order as they are redundant and impose a burden to the system.

However, if the FIFO bit is set to 1b and the device supports the cache barrier mechanism, the host may still send barrier commands without getting an error. Sending these commands will not change the device behavior as device flushes cache in-order anyway.

The CACHE\_FLUSH\_POLICY field is read-only field and never change its value either by the host or device.



### **8.8 Command Queuing (Disable by default)**

<span id="page-45-0"></span>To facilitate command queuing in *eMMC*, the device manages an internal task queue to which the host can queue data transfer tasks.

Initially the task queue is empty. Every task is issued by the host and initially queued as pending. The device controller works to prepare pending tasks for execution. When a task is ready for execution its state changes to "ready for execution". The exact meaning of "ready for execution" is left for device implementation.

The host tracks the state of all queued tasks and may order the execution of any task, which is marked as "ready for execution" by sending a command indicating its task ID. When the execute command is received (CMD46/CMD47) the device executes the data transfer transaction.

For example, in order to queue a write transaction, the host sends a CMD44 indicating the task's parameters. The device responds and the host sends a CMD45, indicating the start block address.

The device regards the two commands as a single task in the queue and sends a response indicating success if no error is detected. This exchange may be executed on the CMD line while a data transfer, or busy state, is ongoing on the DAT lines. The host tracks the state of the queue using CMD13.

At a later time, when data transfer is not in progress, the host issues a CMD47, ordering the device to execute a task from the queue, providing the Task ID in its argument. The device responds with an R1 response and the data transfer starts.

Note that if hosts need to access RPMB partition, the host should disable the Command Queue mechanism and access RPMB partition not through the command queue.

General Purpose partitions may be accessed when command queuing is enabled.

The queue must be empty when CMD6 is sent (to switch partitions or to disable command queuing).

Sending CMD6 while the queue is not empty shall be regarded as illegal command (as explained 6.6.42.9 Supported Commands).

Prior to enabling command queuing, the block size shall be set to 512B. Device may respond with an error to CMD46/CMD47 if block size is not 512B.



### **8.9 Production State Awareness (PSA)**

<span id="page-46-0"></span>*eMMC* device could utilize the information of whether it is in production environment and operate differently than it operates in the field.

For example, content that was loaded into the storage device prior to soldering might get corrupted, at higher probability, during device soldering. The *eMMC* device could use "special" internal operations for loading content prior to device soldering that would reduce production failures and use "regular" operations post-soldering.

PRODUCTION\_STATE\_AWARENESS [133] field in extended CSD is used as a mechanism through which the host should report to the device whether it is pre or post soldering state.

This standard defines two methods, Manual Mode and Auto Mode, to manage the device production state.

The trigger for starting or re-starting the process is setting correctly PRE\_LOADING\_DATA\_SIZE field. Before setting this field the host is expected to make sure that the device is clean and any data that was written before to the device is expected to be erased using CMD35, CMD36 and CMD38.

In case the host erased data, overrode existing data or performed re-partition during production state awareness it should restart the production state awareness process by re-setting PRE\_LOADING\_DATA\_SIZE.



# <span id="page-47-0"></span>**9. PACKAGE TYPE INFORMATION**

# **100-ball FBGA Package (Q)**





# **153-BALL FBGA Package (C)**





# <span id="page-49-0"></span>**10.ORDERING INFORMATION – Valid Part Numbers**







**Note:**

**1. A1, A2: Meets AEC-Q100 requirements with PPAP.**