### ISL28005 Micropower, Rail-to-Rail Input Current Sense Amplifier with Voltage Output The ISL28005 is a micropower, unidirectional high-side and low-side current sense amplifier featuring a proprietary rail-to-rail input current sensing amplifier. The ISL28005 is ideal for high-side current sense applications where the sense voltage is usually much higher than the amplifier supply voltage. The device can be used to sense voltages as high as 28V when operating from a supply voltage as low as 2.7V. The micropower ISL28005 consumes only $50\mu\text{A}$ of supply current when operating from a 2.7V to 28V supply. The ISL28005 features a common-mode input voltage range from 0V to 28V. The proprietary architecture extends the input voltage sensing range down to 0V, making it an excellent choice for low-side ground sensing applications. The benefit of this architecture is that a high degree of total output accuracy is maintained over the entire 0V to 28V common mode input voltage range. The ISL28005 is available in fixed (100V/V, 50V/V and 20V/V) gains in the space saving 5 Ld SOT-23 package. The parts operate over the extended temperature range from -40°C to +125°C. Figure 1. Typical Application #### **Features** - Low Power Consumption: 50µA, Typical - Supply Range: 2.7V to 28V - Wide Common Mode Input: 0V to 28V - Fixed Gain Versions - ISL28005-100: 100V/V - ISL28005-50: 50V/V - ISL28005-20: 20V/V - Operating Temperature Range: -40°C to +125°C - Package: 5 Ld SOT-23 ### **Applications** - Power Management/Monitors - Power Distribution and Safety - DC/DC, AC/DC Converters - Battery Management/Charging - Automotive Power Distribution Figure 2. High-Side and Low-Side Threshold Voltage # **Contents** | 1. | Over | rview | 3 | |----|-------|----------------------------------|------| | | 1.1 | Block Diagram | 3 | | 2. | Pin I | nformation | 3 | | | 2.1 | Pin Assignments | 3 | | | 2.2 | Pin Descriptions | 3 | | 3. | Spec | cifications | 4 | | | 3.1 | Absolute Maximum Ratings | 4 | | | 3.2 | ESD Ratings | . 4 | | | 3.3 | Recommended Operating Conditions | | | | 3.4 | Thermal Specifications | | | | 3.5 | Electrical Specifications | | | 4. | Typi | cal Performance Graphs | 7 | | | 4.1 | Test Circuits and Waveforms | . 10 | | 5. | Appl | lications Information | . 11 | | | 5.1 | Functional Description | . 11 | | | 5.2 | Hysteretic Comparator | . 12 | | | 5.3 | Typical Application Circuit | | | | 5.4 | Error Sources | . 13 | | 6. | Layo | out Guidelines | . 14 | | | 6.1 | Kelvin Connected Sense Resistor | | | | 6.2 | Overall Accuracy (VOA %) | | | | 6.3 | Power Dissipation | . 15 | | 7. | Pack | rage Outline Drawing | . 16 | | 8. | Orde | ering Information | . 17 | | ۵ | Povi | sion History | 17 | ## 1. Overview # 1.1 Block Diagram # 2. Pin Information ## 2.1 Pin Assignments ## 2.2 Pin Descriptions RS+ 4 | Pin Number | Pin Name | Description | |------------|----------|-----------------------------------| | 1 | GND | Power Ground | | 2 | OUT | Amplifier Output | | 3 | VCC | Positive Power Supply | | 4 | RS+ | Sense Voltage Non-inverting Input | | 5 | RS- | Sense Voltage Inverting Input | | RS- [5] | ¥ | Capacitively Coupled ESD Clamp | -1 GND # 3. Specifications ### 3.1 Absolute Maximum Ratings CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. | Parameter | Minimum | Maximum | Unit | |-------------------------------------------------------------------------------------------------|-----------|------------|------| | Max Supply Voltage | | 28 | V | | Max Differential Input Current | | 20 | mA | | Max Differential Input Voltage | | ±0.5 | V | | Max Input Voltage (RS+, RS-) | GND - 0.5 | 30 | V | | Max Input Current for Input Voltage <gnd -0.5v<="" td=""><td></td><td>±20</td><td>mA</td></gnd> | | ±20 | mA | | Output Short-Circuit Duration | | Indefinite | | ## 3.2 ESD Ratings | ESD Model/Test | Rating | Unit | |------------------------------------------------|--------|------| | Human Body Model (Tested per JESD22-A114F) | 4 | kV | | Charged Device Model (Tested per JESD22-C101D) | 1.5 | kV | | Machine Model (Tested per EIA/JESD22-A115-A) | 200 | V | ## 3.3 Recommended Operating Conditions | Parameter | Minimum | Maximum | Unit | |---------------------|---------|---------|------| | Ambient Temperature | -40 | +125 | °C | # 3.4 Thermal Specifications | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) <sup>[1]</sup> | θ <sub>JC</sub> (°C/W) <sup>[2]</sup> | |------------------------------|---------------------------------------|---------------------------------------| | 5 Ld SOT-23 Package | 190 | 90 | <sup>1.</sup> $\theta_{JA}$ is measured with the component mounted on a high-effective thermal conductivity test board in free air. See TB379 for details. <sup>2.</sup> For $\theta_{\text{JC}},$ the case temperature location is taken at the package top center. | Parameter | Minimum | Maximum | Unit | |-----------------------------------|---------|-----------|------| | Maximum Junction Temperature | | +150 | °C | | Maximum Storage Temperature Range | -65 | +150 | °C | | Pb-Free Reflow Profile | | see TB493 | | # 3.5 Electrical Specifications $V_{CC}$ = 12V, $V_{RS+}$ = 0V to 28V, $V_{SENSE}$ = 0V, $R_{LOAD}$ = 1M $\Omega$ , $T_A$ = +25°C unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C. Temperature data established by characterization. | Parameter | Symbol | Conditions | Min<br>[1] | Тур | Max <sup>[</sup> | Unit | |---------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------|----------------------|-----------|-------------------|------| | Input Offset Voltage <sup>[2][3]</sup> | V | $V_{CC} = V_{RS} + = 12V, V_S = 20mV \text{ to } = 100mV$ | -500<br><b>-500</b> | 60 | 500<br><b>500</b> | μV | | Input Offset Voltager-189 | V <sub>OS</sub> | $V_{CC}$ = 12V, $V_{RS}$ + = 0.2V, $V_{S}$ = 20mV, $V_{S}$ = 100mV | -3<br>- <b>3.3</b> | -1.2 | 3<br><b>3.3</b> | mV | | Leakage Current | I <sub>RS</sub> +, I <sub>RS</sub> | V <sub>CC</sub> = 0V, V <sub>RS+</sub> = 28V | | 0.04<br>1 | 1.2<br><b>1.5</b> | μA | | Gain = 100 + Input Bias Current | | V <sub>RS</sub> + = 2V, V <sub>SENSE</sub> = 5mV | | 4.7 | 6<br><b>7</b> | μA | | Gain - 100 Finput Bias Current | 1 | V <sub>RS</sub> + = 0V, V <sub>SENSE</sub> = 5mV | -500<br>- <b>600</b> | -425 | | nA | | Gain = 50, Gain = 20 +Input Bias Current | I <sub>RS</sub> + | V <sub>RS</sub> + = 2V, V <sub>SENSE</sub> = 5mV | | 4.7 | 6<br><b>8</b> | μA | | Gain - 30, Gain - 20 Triput Bias Guiterit | | $V_{RS}$ + = 0V, $V_{SENSE}$ = 5mV | -700<br><b>-840</b> | -432 | | nA | | Input Bias Current | lno - | $V_{RS}$ + = 2V, $V_{SENSE}$ = 5mV | | 5 | 50<br><b>75</b> | nA | | input bias current | I <sub>RS</sub> - | $V_{RS}$ + = 0V, $V_{SENSE}$ = 5mV | -125<br>- <b>130</b> | -45 | | nA | | Common Mode Rejection Ratio | CMRR | V <sub>RS</sub> + = 2V to 28V | 105 | 115 | | dB | | Power Supply Rejection Ratio | PSRR | V <sub>CC</sub> = 2.7V to 28V, V <sub>RS</sub> + = 2V | 90 | 105 | | dB | | Full-scale Sense Voltage | VF <sub>S</sub> | V <sub>CC</sub> = 28V, V <sub>RS</sub> + = 0.2V, 12V | 200 | | | mV | | | | ISL28005-100 | | 100 | | V/V | | Gain <sup>[2]</sup> | G | ISL28005-50 | | 50 | | V/V | | | | ISL28005-20 | | 20 | | V/V | | Gain = 100 Gain Accuracy <sup>[4]</sup> | | V <sub>CC</sub> = V <sub>RS</sub> + = 12V, V <sub>SENSE</sub> = 20mV to 100mV | -2<br>-3 | | 2<br><b>3</b> | % | | Cam - 100 Cam/Accuracy. | | $V_{CC}$ = 12V, $V_{RS}$ + = 0.1V, $V_{SENSE}$ = 20mV to 100mV | | -0.25 | | % | | Gain = 50, Gain = 20 Gain Accuracy <sup>[4]</sup> | G <sub>A</sub> | V <sub>CC</sub> = V <sub>RS</sub> + = 12V, V <sub>SENSE</sub> = 20mV to 100mV | -2<br>- <b>3</b> | | 2<br><b>3</b> | % | | Gain - 30, Gain - 20 Gain Accuracy. | | $V_{CC}$ = 12V, $V_{RS}$ + = 0.1V, $V_{SENSE}$ = 20mV to 100mV | -3<br>-4 | -0.31 | 3<br>4 | % | $V_{CC}$ = 12V, $V_{RS+}$ = 0V to 28V, $V_{SENSE}$ = 0V, $R_{LOAD}$ = 1M $\Omega$ , $T_A$ = +25°C unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C. Temperature data established by characterization. (Cont.) | Parameter | Symbol | Conditions | Min<br>[1] | Тур | Max <sup>[</sup> | Unit | |---------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------|----------------------|-------|-------------------|----------| | Gain = 100 Total Output Accuracy <sup>[5]</sup> | | V <sub>CC</sub> = V <sub>RS</sub> + = 12V, V <sub>SENSE</sub> = 100mV | -2.5<br>- <b>2.7</b> | | 2.5<br><b>2.7</b> | % | | | | V <sub>CC</sub> = 12V, V <sub>RS</sub> + = 0.1V, V <sub>SENSE</sub> = 100mV | | -1.25 | | % | | Gain = 50, Gain = 20 Total Output | V <sub>OA</sub> | V <sub>CC</sub> = V <sub>RS</sub> + = 12V, V <sub>SENSE</sub> = 100mV | -2.5<br><b>-2.7</b> | | 2.5<br><b>2.7</b> | % | | Accuracy <sup>[4]</sup> | | V <sub>CC</sub> = 12V, V <sub>RS</sub> + = 0.1V, V <sub>SENSE</sub> = 100mV | -6<br>-7 | -1.41 | 6<br><b>7</b> | % | | Output Voltage Swing, High V <sub>CC</sub> - V <sub>OUT</sub> | V <sub>OH</sub> | $I_{O}$ = -500 $\mu$ A, $V_{CC}$ = 2.7V, $V_{SENSE}$ = 100mV $V_{RS}$ + = 2V | | 39 | 50 | mV | | Output Voltage Swing, Low V <sub>OUT</sub> | V <sub>OL</sub> | $I_{O} = 500 \mu A, V_{CC} = 2.7 V, V_{SENSE} = 0 V, V_{RS} + = 2 V$ | | 30 | 50 | mV | | Output Resistance | R <sub>OUT</sub> | $V_{CC} = V_{RS} + = 12V, V_{SENSE} = 100 \text{mV}$<br>$I_{OUT} = 10 \mu \text{A to 1 mA}$ | | 6.5 | | W | | Short-Circuit Sourcing Current | I <sub>SC+</sub> | $V_{CC} = V_{RS} + = 5V, R_L = 10\Omega$ | | 4.8 | | mA | | Short-Circuit Sinking Current | I <sub>SC-</sub> | $V_{CC} = V_{RS} + = 5V$ , $R_L = 10\Omega$ | | 8.7 | | mA | | Gain = 100 Supply Current | laa | V <sub>RS</sub> + > 2V, V <sub>SENSE</sub> = 5mV | | 50 | 59<br><b>62</b> | μA | | Gain = 50, 20 Supply Current | I <sub>CC</sub> | V <sub>RS</sub> + > 2V, V <sub>SENSE</sub> = 5mV | | 50 | 62<br><b>63</b> | μA | | Supply Voltage | V <sub>CC</sub> | Guaranteed by PSRR | 2.7 | | 28 | V | | Gain = 100 Slew Rate | | Pulse on RS+ pin, V <sub>OUT</sub> = 8V <sub>P-P</sub> (see Figure 25) | 0.58 | 0.76 | | V/µ<br>s | | Gain = 50 Slew Rate | SR | Pulse on RS+ pin, V <sub>OUT</sub> = 8V <sub>P-P</sub> (see Figure 25) | 0.58 | 0.67 | | V/µ<br>s | | Gain = 20 Slew Rate | | Pulse on RS+ pin, V <sub>OUT</sub> = 3.5V <sub>P-P</sub> (see Figure 25) | 0.50 | 0.67 | | V/µ<br>s | | Gain = 100 -3dB Bandwidth | | V <sub>RS</sub> + = 12V, 0.1V, V <sub>SENSE</sub> = 100mV | | 110 | | kHz | | Gain = 50 -3dB Bandwidth | BW <sub>-3dB</sub> | V <sub>RS</sub> + = 12V, 0.1V, V <sub>SENSE</sub> = 100mV | | 160 | | kHz | | Gain = 20 -3dB Bandwidth | | V <sub>RS</sub> + = 12V, 0.1V, V <sub>SENSE</sub> = 100mV | | 180 | | kHz | | Output Settling Time to 1% of Final Value | t | V <sub>CC</sub> = V <sub>RS</sub> + = 12V, V <sub>OUT</sub> = 10V step,<br>V <sub>SENSE</sub> > 7mV | | 15 | | μs | | Output Settling Time to 170 OF Final Value | t <sub>s</sub> | $V_{CC} = V_{RS} + = 0.2V$ , $V_{OUT} = 10V$ step,<br>$V_{SENSE} > 7mV$ | | 20 | | μs | | Capacitive-Load Stability | | No sustained oscillations | | 300 | | pF | | Power-Up Time to 1% of Final Value | t n | V <sub>CC</sub> = V <sub>RS</sub> + = 12V, V <sub>SENSE</sub> = 100mV | | 15 | | μs | | Tower-op time to 1/0 of timal value | t <sub>s Power-up</sub> | V <sub>CC</sub> = 12V, V <sub>RS</sub> + = 0.2V V <sub>SENSE</sub> = 100mV | | 50 | | μs | | Saturation Recovery Time | | $V_{CC} = V_{RS} + = 12V, V_{SENSE} = 100$ mV, overdrive | | 10 | | μs | <sup>1.</sup> Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. Page 6 - 2. Definition of terms: - V<sub>SENSE</sub>A = V<sub>SENSE</sub> at 100mV - V<sub>SENSE</sub>B = V<sub>SENSE</sub> at 20mV - V<sub>OUT</sub>A = V<sub>OUT</sub> at V<sub>SENSE</sub>A = 100mV - $V_{OUT}B = V_{OUT}$ at $V_{SENSE}B = 20$ mV •G = $$GAIN = \left(\frac{V_{OUT}A - V_{OUT}B}{V_{SENSE}A - V_{SENSE}B}\right)$$ 3. $V_{OS}$ is extrapolated from the gain measurement. $V_{OS} = V_{SENSE}A - \frac{V_{OUT}A}{G}$ 4. % Gain Accuracy = $$G_A = \left(\frac{G_{MEASURED} - G_{EXPECTED}}{G_{EXPECTED}}\right) \times 100$$ 5. Output Accuracy % $$V_{OA} = \left( \frac{VOUT_{MEASURED} - VOUT_{EXPECTED}}{-VOUT_{EXPECTED}} \right) \times 100$$ where $V_{OUT} = VSENSE \times GAIN$ and $VSENSE = 100mV$ # 4. Typical Performance Graphs $V_{CC}$ = 12V, $R_L$ = 1M, unless otherwise specified. Figure 3. Large Signal Transient Response $V_{RS+}$ = 0.2V, $V_{SENSE}$ = 100mV Figure 4. Large Signal Transient Response $V_{RS+} = 12V$ , $V_{SENSE} = 100 \text{mV}$ Figure 5. High-Side and Low-Side Threshold Voltage $V_{RS+(L-H)}$ and $V_{RS+(H-L)}$ , $V_{SENSE}$ = 10mV Figure 6. V<sub>OUT</sub> vs V<sub>RS+</sub>, V<sub>SENSE</sub> = 20mV Transient Response $V_{CC}$ = 12V, $R_L$ = 1M, unless otherwise specified. (Cont.) Figure 7. Normalized $V_{OA}$ vs $I_{OUT}$ Figure 9. Capacitive Load Drive Gain vs Frequency Figure 11. Normalized $V_{OA}$ vs $I_{OUT}$ Figure 8. GAIN vs FREQUENCY $V_{RS+}$ = 100mV/12V, $V_{SENSE}$ = 100mV, $V_{OUT}$ = 250m $V_{P-P}$ Figure 10. Capacitive Load Drive Phase vs Frequency Figure 12. Gain vs Frequency $V_{RS+}$ = 100mV/12V, $V_{SENSE}$ = 100mV, $V_{OUT}$ = 250m $V_{P-P}$ 0.2 -0.2 -0.4 -0.6 -1.0<mark>∟</mark> V<sub>OA</sub> PERCENT ACCURACY (%) $V_{CC}$ = 12V, $R_L$ = 1M, unless otherwise specified. (Cont.) Figure 13. Capacitive Load Drive Gain vs Frequency GAIN 20 I<sub>OUT</sub>(A) Figure 15. Normalized $V_{OA}$ vs $I_{OUT}$ Figure 17. Capacitive Load Drive Gain vs Frequency Figure 14. Capacitive Load Drive Phase vs Frequency Figure 16. Gain vs Frequency $V_{RS+}$ = 100mV/12V, $V_{SENSE}$ = 100mV, $V_{OUT}$ = 250m $V_{P-P}$ Figure 18. Capacitive Load Drive Phase vs Frequency $V_{CC}$ = 12V, $R_L$ = 1M, unless otherwise specified. (Cont.) Figure 19. Low-Side Current Sensing Input Bias Currents Figure 20. High-Side Current Sensing Input Bias Currents ### 4.1 Test Circuits and Waveforms Figure 21. $I_{CC,}$ $V_{OS}$ , $V_{OA}$ , CMRR, PSRR, Gain Accuracy Figure 22. Input Bias Current, Leakage Current Figure 23. Slew Rate, t<sub>s</sub>, Saturation Recovery Time Figure 24. Gain vs Frequency Figure 25. Slew Rate ## 5. Applications Information ### 5.1 Functional Description The ISL28005-20, ISL28005-50 and ISL28005-100 are single supply, uni-directional current sense amplifiers with fixed gains of 20V/V, 50V/V and 100V/V respectively. The ISL28005 is a 2-stage amplifier. Figure 26 shows the active circuitry for high-side current sense applications where the sense voltage is between 1.35V to 28V. Figure 27 shows the active circuitry for ground sense applications where the sense voltage is between 0V to 1.35V. The first stage is a bi-level trans-conductance amp and level translator. The gm stage converts the low voltage drop ( $V_{SENSE}$ ) sensed across an external milli-ohm sense resistor, to a current (at gm = 21.3 $\mu$ A/V). The trans-conductance amplifier forces a current through $R_1$ resulting to a voltage drop across $R_1$ that is equal to the sense voltage ( $V_{SENSE}$ ). The current through $R_1$ is mirrored across $R_5$ creating a ground-referenced voltage at the input of the second amplifier equal to $V_{SENSE}$ . The second stage is responsible for the overall gain and frequency response performance of the device. The fixed gains (20, 50, 100) are set with internal resistors $R_f$ and $R_g$ . The only external component needed is a current sense resistor (typically $0.001\Omega$ to $0.01\Omega$ , 1W to 2W). The transfer function is given in Equation 1. (EQ. 1) $$V_{OUT} = GAIN \times (I_SR_S + V_{OS})$$ Where $I_SR_S$ is the product of the load current and the sense resistor and is equal to $V_{SENSE}$ . When the sensed input voltage is >1.35V, the $gm_{HI}$ amplifier path is selected and the input gm stage derives its ~2.86µA supply current from the input source through the RS+ terminal. When the sense voltage at $R_S$ + drops below the 1.35V threshold, the $gm_{LO}$ amplifier is enabled for Low Side current sensing. The $gm_{LO}$ input bias current reverses, flowing out of the RS- pin. Since the $gm_{LO}$ amplifier is sensing voltage around ground, it cannot source current to R5. A current mirror referenced off Vcc supplies the current to the second stage for generating a ground referenced output voltage. See Figure 19 and Figure 20 for typical input bias currents for High and Low side current sensing. Figure 26. High-Side Current Detection Figure 27. Low-Side Current Detection ### 5.2 Hysteretic Comparator The input trans-conductance amps are under control of a hysteretic comparator operating from the incoming source voltage on the RS+ pin (see Figure 28). The comparator monitors the voltage on RS+ and switches the sense amplifier from the low-side gm amp to the high-side gm amplifier whenever the input voltage at $R_S$ + increases above the 1.35V threshold. Conversely, a decreasing voltage on the RS+ pin, causes the hysteric comparator to switch from the high-side gm amp to the low-side gm amp as the voltage decreases below 1.35V. It is that low-side sense gm amplifier that gives the ISL28005 the proprietary ability to sense current all the way to 0V. Negative voltages on the $R_S$ + or $R_S$ - are beyond the sensing voltage range of this amplifier. Figure 28. Gain Accuracy vs $V_{RS+} = 0V$ to 2V ### 5.3 Typical Application Circuit Figure 29 shows the basic application circuit and optional protection components for switched-load applications. For applications where the load and the power source is permanently connected, only an external sense resistor is needed. For applications where fast transients are caused by hot plugging the source or load, external protection components may be needed. The external current limiting resistor ( $R_P$ ) in Figure 29 may be required to limit the peak current through the internal ESD diodes to < 20mA. This condition can occur in applications that experience high levels of in-rush current causing high peak voltages that can damage the internal ESD diodes. An $R_P$ resistor value of 100 $\Omega$ will provide protection for a 2V transient with the maximum of 20mA flowing through the input while adding only an additional 13 $\mu$ V (worse case over-temperature) of $V_{OS}$ . See the following formula: $$((R_P \times I_{RS-}) = (100\Omega \times 130 \text{nA}) = 13 \mu\text{V})$$ Switching applications can generate voltage spikes that can overdrive the amplifier input and drive the output of the amplifier into the rails, resulting in a long overload recovery time. Capacitors $C_{\text{M}}$ and $C_{\text{D}}$ filter the common mode and differential voltage spikes. Figure 29. Typical Application Circuit ### 5.4 Error Sources There are 3 dominant error sources: gain error, input offset voltage error, and Kelvin voltage error (see Figure 30). The gain error is dominated by the internal resistance matching tolerances. The remaining errors appear as sense voltage errors at the input to the amplifier. They are $V_{OS}$ of the amplifier and Kelvin voltage errors. If the transient protection resistor is added, an additional $V_{OS}$ error can result from the IxR voltage due to input bias current. The limiting resistor should only be added to the $R_{S}$ - input, due to the high-side gm amplifier (gm<sub>HI</sub>) sinking several micro amps of current through the RS+ pin. ## 6. Layout Guidelines ### 6.1 Kelvin Connected Sense Resistor The source of Kelvin voltage errors is illustrated in Figure 30. The resistance of 1/2 oz. copper is ~1m $\Omega$ per square with a TC of ~3900ppm/°C (0.39%/°C). When you compare this unwanted parasitic resistance with the total of 1m $\Omega$ to 10m $\Omega$ resistance of the sense resistor, it is easy to see why the sense connection must be chosen very carefully. For example, consider a maximum current of 20A through a 0.005 $\Omega$ sense resistor, generating a V<sub>SENSE</sub> = 0.1 and a full scale output voltage of 10V (G = 100). Two side contacts of only 0.25 square per contact puts the V<sub>SENSE</sub> input about 0.5 x 1m $\Omega$ away from the resistor end capacitor. If only 10A the 20A total current flows through the kelvin path to the resistor, you get an error voltage of 10mV (10A x 0.5sq x 0.001 $\Omega$ /sq. = 10mV) added to the 100mV sense voltage for a sense voltage error of 10% (0.110V - 0.1)/0.1V) x 100. Figure 30. PC Board Current Sense Kelvin Connection ## 6.2 Overall Accuracy (V<sub>OA</sub> %) $V_{OA}$ is defined as the total output accuracy Referred-to-Output (RTO). The output accuracy contains all offset and gain errors, at a single output voltage. Equation 2 is used to calculate the % total output accuracy where $V_{OUT}$ Actual = $V_{SENSE}$ x GAIN. (EQ. 2) $$V_{OA} = 100 \times \left( \frac{V_{OUT} actual - V_{OUT} expected}{V_{OUT} expected} \right)$$ Example: Gain = 100, For 100mV $V_{SENSE}$ input we measure 10.1V. The overall accuracy ( $V_{OA}$ ) is 1% as shown in Equation 3. (EQ. 3) $$V_{OA} = 100 \times \left(\frac{10.1 - 10}{10}\right) = 1 \text{percent}$$ ### 6.3 Power Dissipation It is possible to exceed the $+150^{\circ}$ C maximum junction temperatures under certain load and power supply conditions. It is therefore important to calculate the maximum junction temperature ( $T_{JMAX}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related using Equation 4: (EQ. 4) $$T_{JMAX} = T_{MAX} + \theta_{JA} \times PD_{MAXTOTAL}$$ #### where: - P<sub>DMAXTOTAL</sub> is the sum of the maximum power dissipation of each amplifier in the package (PD<sub>MAX</sub>) - PD<sub>MAX</sub> for each amplifier can be calculated using Equation 5: (EQ. 5) $$PD_{MAX} = V_S \times I_{qMAX} + (V_S - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_L}$$ #### where: - T<sub>MAX</sub> = Maximum ambient temperature - $\theta_{JA}$ = Thermal resistance of the package - PD<sub>MAX</sub> = Maximum power dissipation of 1 amplifier - V<sub>CC</sub> = Total supply voltage - I<sub>aMAX</sub> = Maximum quiescent supply current of 1 amplifier - V<sub>OUTMAX</sub> = Maximum output voltage swing of the application - R<sub>I</sub> = Load resistance # 7. Package Outline Drawing For the most recent package outline drawing, see P5.064A. #### P5.064A 5 Lead Small Outline Transistor Plastic Package Rev 0, 2/10 (2.40) TYPICAL RECOMMENDED LAND PATTERN DETAIL "X" #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5M-1994. - 3. Dimension is exclusive of mold flash, protrusions or gate burrs. - 4. Foot length is measured at reference to guage plane. - 5. This dimension is measured at Datum "H". - 6. Package conforms to JEDEC MO-178AA. # 8. Ordering Information | Part Number <sup>[1][2]</sup> | Gain | Part<br>Marking <sup>[3]</sup> | Package Description (RoHS Compliant) | PKG.<br>DWG.# | Carrier<br>Type <sup>[4]</sup> | Temp. Range | |-------------------------------|------------|--------------------------------|--------------------------------------|---------------|--------------------------------|---------------| | ISL28005FH100Z-T7 | 100V/V | BDEA | | | Reel, 3k | | | ISL28005FH100Z-T7A | 1000/0 | JUV/V BDEA | 5 Ld SOT-23 | P5.064A | Reel, 250 | | | ISL28005FH50Z-T7 | 50\/\/ | 50V/V BDDA | | | Reel, 3k | -40 to +125°C | | ISL28005FH50Z-T7A | 500/0 | | | | Reel, 250 | | | ISL28005FH20Z-T7 | 20V/V BDCA | BDCA | | | Reel, 3k | | | ISL28005FH20Z-T7A | 20070 | BDCA | | | Reel, 250 | | | ISL28005FH-100EVAL1Z | 100V/V Ev | aluation Board | | | | | | ISL28005FH-50EVAL1Z | 50V/V Eva | luation Board | | | | | | ISL28005FH-20EVAL1Z | 20V/V Eva | luation Board | | | | | - 1. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 2. For Moisture Sensitivity Level (MSL), see the ISL28005 product page. For more information about MSL, see TB363. - 3. The part marking is located on the bottom of the part. - 4. See TB347 for details about reel specifications. ## 9. Revision History | Revision | Date | Change | |----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6.00 | Feb 10, 2022 | Applied New Template. Removed Related Literature and About Intersil sections. Updated Ordering Information table formatting. Updated Figures 1, Block Diagram. Pin Configuration, and figure in Pin description table. Updated Figure 21 through Figure 27, and Figure 29. | | 5.00 | Oct 24, 2013 | Added eight new Typical Performance Curves 1. Av = 100 Capacitive Load Drive Gain vs Freq 2. Av = 100 Capacitive Load Drive Phase vs Freq 3. Av = 50 Capacitive Load Drive Gain vs Freq 4. Av = 50 Capacitive Load Drive Phase vs Freq 5. Av = 20 Capacitive Load Drive Gain vs Freq 6. Av = 20 Capacitive Load Drive Phase vs Freq 7. High Side Operation Input Bias Currents 8. Low Side Operation Input Bias Currents Under Electrical Specifications Table: Changed parameter from Is to Icc to clarify supply current. | | 4.00 | Apr 11, 2011 | Corrected location of the load in Figure 27. Moved Load from the ground side of the input sense circuit to the high side of the voltage source. Updated note in Min Max column of spec table from "Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested." to "Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design." | | 3.00 | Sep 2, 2010 | Added -T7A tape and reel package options to Ordering Information Table for all packages. | | Revision | Date | Change | |----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2.00 | May 12, 2010 | Added Note 4 to Part Marking Column in Ordering Information table. Corrected hyperlinks in Notes 1 and 3 in Ordering Information table. Corrected ISL28005 hyperlink in "About Intersil" on page 15. Added Eval boards to ordering info. Added "Related Literature" on page 1 Updated Package Drawing Number in the Ordering Information table from MDP0038 to P50.64A. Revised package outline drawing from MDP0038 to P5.064A. MDP0038 package contained 2 packages for both the 5 and 6 Ld SOT-23. MDP0038 was obsoleted and the packages were separated and made into 2 separate package outline drawings; P5.064A and P6.064A. Changes to the 5 Ld SOT-23 were to move dimensions from table onto drawing, add land pattern and add JEDEC reference number. | | 1.00 | Feb 3, 2010 | -Page1: Edited last sentence of paragraph 2. Moved order of GAIN listings from 20, 50, 100 to 100, 50, 20 in the 3rd paragraph. Under Featuresremoved "Low Input Offset Voltage 250μV,max" Under Features moved order of parts listing from 20, 50, 100 (from top to bottom) to 100, 50, 20Page 3: Removed coming soon on ISL28005FH50Z and ISL28005FH20Z and changes the order or listing them to 100, 50, 20Page 5: VOA test. Under conditions columndeleted "20mV to". It now reads Vsense = 100mV SR test. Under conditions columndeleted what was there. It now reads Pulse on RS+pin, See Figure 25 -Page 6: ts test. Removed Gain = 100 and Gain = 100V/V in both description and conditions columns respectivelyPage 9 Added Figure 25 and adjusted figure numbers to account for the added figure. | | 0.00 | Dec14, 2009 | Initial Release |