

ISL3150E, ISL3152E, ISL3153E, ISL3155E, ISL3156E, ISL3158E

Large 3V Output Swing, 16.5kV ESD, Full Fail-Safe, 1/8 Unit Load, RS-485/RS-422 Transceivers

FN6363 Rev.5.1 May 11, 2021

The ISL315xE (ISL3150E, ISL3152E, ISL3153E, ISL3155E, ISL3156E, and ISL3158E) family of 5V powered RS-485/RS-422 transceivers features high output drive and high ESD protection. The devices withstand ±16.5kV IEC61000-4-2 ESD strikes without latch-up. The large output voltage of 3.1V typical into a  $54\Omega$  load provides high noise immunity, and enables the drive of up to 8000ft long bus segments, or eight  $120\Omega$ terminations in a star topology.

These devices possess less than 125µA bus input currents, thus constituting a true 1/8 unit load. The high output drive combined with the low bus input currents allows for connecting up to 512 transceivers on the same

The receiver inputs feature a full fail-safe design that turns the receiver outputs high when the bus inputs are open or shorted.

The ISL315xE family includes half and full-duplex transceivers with active-high driver-enable pins and active-low receiver enable pins. These transceivers support data rates of 115kbps, 1Mbps, and 20Mbps. Their performance is characterized from -40°C to +85°C.

#### **Features**

- High  $V_{OD}$ : 3.1V (Typ) into  $R_D = 54\Omega$
- Low bus currents: 125µA constitutes a true 1/8 unit load
- Allows for up to 512 transceivers on the bus
- ±16.5kV ESD protection on bus I/O pins
- High transient overvoltage tolerance of  $\pm 100 V$
- Full fail-safe outputs for open or shorted inputs
- Hot plug capability driver and receiver outputs remain high-impedance during power-up and power-down
- Supported data rates: 115kbps, 1Mbps, 20Mbps
- Low supply current (driver disabled): 550µA
- Ultra-low shutdown current: 70nA

### **Applications**

- · Automated utility e-meter reading systems
- High node count systems
- · PROFIBUS and Fieldbus systems in factory automation
- Security camera networks
- Lighting, elevator, and HVAC control systems in building automation
- Industrial process control networks
- Networks with star topology
- Long-haul networks in coal mines and oil rigs





Figure 1. Typical Driver Output Performance of ISL315xE Transceivers

# **Contents**

| 1.         | Overview                                    | 3          |
|------------|---------------------------------------------|------------|
| 1.1        | Typical Operating Circuit                   | 3          |
| 1.2        | Ordering Information                        | 3          |
| 2.         | Pin Information                             | 5          |
| 2.1        | Pin Assignments                             | 5          |
| 2.2        | Pin Descriptions                            |            |
| 3.         | Specifications                              | 6          |
| 3.1        | Absolute Maximum Ratings                    | 6          |
| 3.2        | Thermal Information                         |            |
| 3.3        | Recommended Operating Conditions            | 6          |
| 3.4        | Electrical Specifications                   | 7          |
| 4.<br>5.   | Test Circuits and Waveforms                 |            |
| 6.         | Device Description                          | 17         |
| -          | ·                                           |            |
| 6.1<br>6.2 | Overview                                    |            |
| _          | Functional Block Diagram                    |            |
| 6.3<br>6.4 | Operating Modes   1     Device Features   1 |            |
| 0.4        | Device realures                             | C          |
| 7.         | Application Information                     | :1         |
| 7.1        | Network Design                              | <u>'</u> 1 |
| 7.2        | Transient Protection                        | 26         |
| 7.3        | Layout Guidelines                           | 26         |
| 8.         | Revision History                            | 28         |
| 9.         | Package Outline Drawings                    | 29         |

## 1. Overview

# 1.1 Typical Operating Circuit



Figure 2. Typical Operating Circuits of Half-Duplex and Full-Duplex Transceivers

## 1.2 Ordering Information

| Part Number (Notes 2, 3) | Part Marking | Package Description (RoHS Compliant) | Pkg. Dwg. # | Carrier Type<br>( <u>Note 1</u> ) | Temp. Range  |
|--------------------------|--------------|--------------------------------------|-------------|-----------------------------------|--------------|
| ISL3150EIBZ              | 3150EIBZ     | 14 Ld SOIC                           | M14.15      | Tube                              | -40 to +85°C |
| ISL3150EIBZ-T            |              |                                      |             | Reel, 2.5k                        |              |
| ISL3150EIBZ-T7A          |              |                                      |             | Reel, 250                         |              |
| ISL3150EIUZ              | 3150Z        | 10 Ld MSOP                           | M10.118     | Tube                              |              |
| ISL3150EIUZ-T            |              |                                      |             | Reel, 2.5k                        |              |
| ISL3150EIUZ-T7A          |              |                                      |             | Reel, 250                         |              |
| ISL3152EIBZ              | 3152EIBZ     | 8 Ld SOIC                            | M8.15       | Tube                              |              |
| ISL3152EIBZ-T            | ]            |                                      |             | Reel, 2.5k                        |              |
| ISL3152EIBZ-T7           | ]            |                                      |             | Reel, 1k                          |              |
| ISL3152EIBZ-T7A          | ]            |                                      |             | Reel, 250                         |              |
| ISL3152EIUZ              | 3152Z        | 8 Ld MSOP                            | M8.118      | Tube                              |              |
| ISL3152EIUZ-T            | ]            |                                      |             | Reel, 2.5k                        |              |
| ISL3152EIUZ-T7A          | ]            |                                      |             | Reel, 250                         |              |
| ISL3153EIBZ-T            | 3153EIBZ     | 14 Ld SOIC                           | M14.15      | Reel, 2.5k                        |              |
| ISL3153EIUZ              | 3153Z        | 10 Ld MSOP                           | M10.118     | Tube                              |              |
| ISL3153EIUZ-T            | ]            |                                      |             | Reel, 2.5k                        |              |
| ISL3153EIUZ-T7A          | ]            |                                      |             | Reel, 250                         |              |
| ISL3155EIBZ              | 3155EIBZ     | 8 Ld SOIC                            | M8.15       | Tube                              |              |
| ISL3155EIBZ-T            |              |                                      |             | Reel, 2.5k                        |              |
| ISL3155EIBZ-T7A          | 1            |                                      |             | Reel, 250                         | ]            |
| ISL3155EIUZ              | 3155Z        | 8 Ld MSOP                            | M8.118      | Tube                              | ]            |
| ISL3155EIUZ-T            | ]            |                                      |             | Reel, 2.5k                        |              |

| Part Number (Notes 2, 3) | Part Marking | Package Description (RoHS Compliant) | Pkg. Dwg. # | Carrier Type<br>( <u>Note 1</u> ) | Temp. Range |
|--------------------------|--------------|--------------------------------------|-------------|-----------------------------------|-------------|
| ISL3156EIBZ              | 3156EIBZ     | 14 Ld SOIC                           | M14.15      | Tube                              | -40 to +85  |
| ISL3156EIBZ-T            |              |                                      |             | Reel, 2.5k                        |             |
| ISL3156EIBZ-T7A          |              |                                      |             | Reel, 250                         |             |
| ISL3156EIUZ              | 3156Z        | 10 Ld MSOP                           | M10.118     | Tube                              |             |
| ISL3156EIUZ-T            |              |                                      |             | Reel, 2.5k                        |             |
| ISL3156EIUZ-T7A          |              |                                      |             | Reel, 250                         |             |
| ISL3158EIBZ              | 3158EIBZ     | 8 Ld SOIC                            | M8.15       | Tube                              |             |
| ISL3158EIBZ-T            |              |                                      |             | Reel, 2.5k                        |             |
| ISL3158EIBZ-T7A          |              |                                      |             | Reel, 250                         |             |
| ISL3158EIUZ              | 3158Z        | 8 Ld MSOP                            | M8.118      | Tube                              |             |
| ISL3158EIUZ-T            |              |                                      |             | Reel, 2.5k                        | 1           |
| ISL3158EIUZ-T7A          |              |                                      |             | Reel, 250                         |             |

#### Notes:

- 1. Refer to TB347 for details about reel specifications.
- These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), see the product information pages for the <u>ISL3150E</u>, <u>ISL3153E</u>, <u>ISL3153E</u>, <u>ISL3153E</u>, <u>ISL3153E</u>, <u>ISL3153E</u>. For more information about MSL, see <u>TB363</u>.

**Part Number** Rise/Fall Time (ns) Tx/Rx Skew (ns) **Pin Count** Data Rate (Mbps) Bus ESD (kV) **Duplex** ISL3150E 0.115 10, 14 Full 1100 12/4 ±10 8 ISL3152E Half 0.115 1100 12/4 ±16 ISL3153E Full 1 150 3/4 ±10 10, 14 ISL3155E Half 1 150 3/4 ±16 8 ISL3156E Full 20 8 0.2/2.5 ±10 10, 14 ISL3158E Half 20 8 0.2/2.5 ±16 8

**Table 1. Key Differences of Device Features** 

### 2. Pin Information

### 2.1 Pin Assignments

ISL3152E, ISL3155E, ISL3158E (8 Ld MSOP, 8 Ld SOIC) Top View



ISL3150E, ISL3153E, ISL3156E (10 Ld MSOP) Top View



ISL3150E, ISL3153E, ISL3156E (14 Ld SOIC) Top View



# 2.2 Pin Descriptions

| 8 Ld<br>SOIC | 10 Ld<br>MSOP | 14 Ld<br>SOIC | Pin<br>Name     | Function                                                                                                                                    |
|--------------|---------------|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | 1             | 2             | RO              | Receiver output: If A-B ≥ -50mV, RO is high; If A-B ≤ -200mV, RO is low. RO is Fail-safe High if A and B are unconnected (open) or shorted. |
| 2            | 2             | 3             | RE              | Receiver output enable. RO is enabled when $\overline{RE}$ is low; RO is high impedance when $\overline{RE}$ is high.                       |
| 3            | 3             | 4             | DE              | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high. They are high impedance when DE is low.                 |
| 4            | 4             | 5             | DI              | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low.             |
| 5            | 5             | 6, 7          | GND             | Ground connection.                                                                                                                          |
| 6            | _             | _             | A/Y             | Non-inverting receiver input and non-inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.                        |
| 7            | _             | _             | B/Z             | Inverting receiver input and inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.                                |
| -            | 6             | 9             | Υ               | Non-inverting driver output.                                                                                                                |
| -            | 7             | 10            | Z               | Inverting driver output.                                                                                                                    |
| -            | 8             | 11            | В               | Inverting receiver input.                                                                                                                   |
| -            | 9             | 12            | Α               | Non-inverting receiver input.                                                                                                               |
| 8            | 10            | _             | V <sub>CC</sub> | System power supply input (4.5V to 5.5V).                                                                                                   |
| _            | _             | 1, 8, 13      | NC              | No connection.                                                                                                                              |

# 3. Specifications

## 3.1 Absolute Maximum Ratings

| Parameter (Note 4)                                                     | Minimum        | Maximum                                    | Unit |  |  |
|------------------------------------------------------------------------|----------------|--------------------------------------------|------|--|--|
| V <sub>CC</sub> to Ground                                              |                | 7                                          | V    |  |  |
| Input Voltages at DI, DE, RE                                           | -0.3           | V <sub>CC</sub> + 0.3                      | V    |  |  |
| Bus I/O Voltages at A/Y, B/Z, A, B, Y, Z                               | -9             | 13                                         | V    |  |  |
| Transient Pulse Voltages through 100Ω at A/Y, B/Z, A, B, Y, Z (Note 5) |                | ±100                                       | V    |  |  |
| RO                                                                     | -0.3           | V <sub>CC</sub> + 0.3                      | V    |  |  |
| Short Circuit Duration at Y, Z                                         |                | Continuous                                 |      |  |  |
| ESD Rating                                                             | See "Electrica | See "Electrical Specifications" on page 8. |      |  |  |

**CAUTION:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. **Notes:** 

- 4. Absolute Maximum ratings mean the device will not be damaged if operated under these conditions. It does not guarantee performance.
- 5. Tested according to TIA/EIA-485-A, Section 4.2.6 (±100V for 15µs at a 1% duty cycle).

### 3.2 Thermal Information

| Thermal Resistance (Typical, Note 6) | θ <sub>JA</sub> (°C/W) |
|--------------------------------------|------------------------|
| 8 Ld SOIC                            | 105                    |
| 8 Ld MSOP                            | 140                    |
| 10 Ld MSOP                           | 130                    |
| 14 Ld SOIC                           | 130                    |

#### Note:

6.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See <u>TB379</u> for details.

| Parameter                                      | Minimum                      | Maximum | Unit |
|------------------------------------------------|------------------------------|---------|------|
| Maximum Junction Temperature (Plastic Package) |                              | +150    | °C   |
| Maximum Storage Temperature Range              | -65                          | +150    | °C   |
| Pb-Free Reflow Profile                         | ree Reflow Profile See TB493 |         |      |

### 3.3 Recommended Operating Conditions

| Parameter                         | Minimum | Maximum | Unit |
|-----------------------------------|---------|---------|------|
| Supply Voltage                    | 4.5     | 5.5     | V    |
| Temperature Range                 | -40     | +85     | °C   |
| Bus Pin Common-Mode Voltage Range | -7      | +12     | V    |



## 3.4 Electrical Specifications

Test Conditions:  $V_{CC}$  = 4.5V to 5.5V; unless otherwise specified. Typical values are at  $V_{CC}$  = 5V,  $T_A$  = +25°C (Note 7). Boldface limits apply across the operating temperature range, -40°C to +85°C.

| Parameter                                                       | Symbol            | Test Co                                                              | nditions                                           | Temp<br>(°C) | Min<br>( <u>Note 15</u> ) | Тур  | Max (Note 15)   | Unit |
|-----------------------------------------------------------------|-------------------|----------------------------------------------------------------------|----------------------------------------------------|--------------|---------------------------|------|-----------------|------|
| DC Characteristics                                              |                   | Į.                                                                   |                                                    |              | I.                        |      |                 |      |
| Driver Differential Output<br>Voltage (No load)                 | V <sub>OD1</sub>  |                                                                      |                                                    | Full         | -                         | -    | V <sub>CC</sub> | V    |
| Driver Differential Output                                      | V <sub>OD2</sub>  | $R_L = 100\Omega (RS-422)$                                           | R <sub>L</sub> = 100Ω (RS-422) ( <u>Figure 3</u> ) |              |                           | 3.6  | -               | V    |
| Voltage (Loaded)                                                |                   | $R_L = 54\Omega  (RS-485)$                                           | ( <u>Figure 3</u> )                                | Full         | 2.4                       | 3.1  | V <sub>cc</sub> | V    |
|                                                                 |                   | $R_L = 15\Omega$ (Eight 120 (Note 16)                                | Ω terminations)                                    | +25          | -                         | 1.65 | -               | ٧    |
|                                                                 |                   | R <sub>L</sub> = 60Ω, -7V ≤ V <sub>CN</sub>                          | <sub>M</sub> ≤ 12V ( <u>Figure 4</u> )             | Full         | 2.4                       | 3    | -               | V    |
| Change in Magnitude of<br>Driver Differential Output<br>Voltage | ΔV <sub>OD</sub>  | $R_L = 54\Omega \text{ or } 100\Omega \text{ (}\underline{\text{f}}$ | Figure 3)                                          | Full         | -                         | 0.01 | 0.2             | ٧    |
| Driver Common-Mode Output<br>Voltage                            | V <sub>OC</sub>   | $R_L = 54\Omega \text{ or } 100\Omega \text{ (}\underline{\text{f}}$ | Figure 3)                                          | Full         | -                         | -    | 3.15            | V    |
| Change in Magnitude of<br>Driver Common-Mode Output<br>Voltage  | ΔV <sub>OC</sub>  | $R_L$ = 54Ω or 100Ω ( <u>Figure 3</u> )                              |                                                    | Full         | -                         | 0.01 | 0.2             | ٧    |
| Logic Input High Voltage                                        | V <sub>IH</sub>   | DE, DI, RE                                                           |                                                    | Full         | 2                         | -    | -               | V    |
| Logic Input Low Voltage                                         | V <sub>IL</sub>   | DE, DI, RE                                                           |                                                    | Full         | -                         | -    | 0.8             | V    |
| DI Input Hysteresis Voltage                                     | V <sub>HYS</sub>  |                                                                      |                                                    | +25          | -                         | 100  | -               | mV   |
| Logic Input Current                                             | I <sub>IN1</sub>  | DE, DI, RE                                                           |                                                    | Full         | -2                        | -    | 2               | μA   |
| Input Current (A, B, A/Y, B/Z)                                  | I <sub>IN2</sub>  |                                                                      | V <sub>IN</sub> = 12V                              | Full         | -                         | 70   | 125             | μA   |
|                                                                 |                   | or 5.5V                                                              | V <sub>IN</sub> = -7V                              | Full         | -75                       | 55   | -               | μΑ   |
| Output Leakage Current                                          | I <sub>IN3</sub>  | RE = 0V, DE = 0V,                                                    | V <sub>IN</sub> = 12V                              | Full         | -                         | 1    | 40              | μA   |
| (Y, Z) (Full Duplex Versions<br>Only)                           |                   | V <sub>CC</sub> = 0V or 5.5V                                         | V <sub>IN</sub> = -7V                              | Full         | -40                       | -9   | -               | μA   |
| Output Leakage Current<br>(Y, Z) in Shutdown Mode (Full         | I <sub>IN4</sub>  | $\overline{RE} = V_{CC}$ , DE = 0V,<br>$V_{CC} = 0V$ or 5.5V         |                                                    | Full         | -                         | 1    | 20              | μΑ   |
| Duplex)                                                         |                   | V <sub>CC</sub> = 0V 0I 5.5V                                         | V <sub>IN</sub> = -7V                              | Full         | -20                       | -9   | -               | μΑ   |
| Driver Short-Circuit Current,<br>V <sub>O</sub> = High or Low   | I <sub>OSD1</sub> | DE = V <sub>CC</sub> , -7V ≤ V <sub>Y</sub>                          | or $V_Z \le 12V$ ( <u>Note 9</u> )                 | Full         | -                         | -    | ±250            | mA   |
| Receiver Differential<br>Threshold Voltage                      | V <sub>TH</sub>   | -7V ≤ V <sub>CM</sub> ≤ 12V                                          |                                                    | Full         | -200                      | -90  | -50             | mV   |
| Receiver Input Hysteresis                                       | $\Delta V_{TH}$   | V <sub>CM</sub> = 0V                                                 |                                                    | +25          | -                         | 20   | -               | mV   |
| Receiver Output High Voltage                                    | V <sub>OH</sub>   | I <sub>O</sub> = -8mA, V <sub>ID</sub> = -50                         | )mV                                                | Full         | V <sub>CC</sub> - 1.2     | 4.3  | -               | V    |
| Receiver Output Low Voltage                                     | V <sub>OL</sub>   | $I_{O} = -8mA, V_{ID} = -20$                                         | 00mV                                               | Full         | -                         | 0.25 | 0.4             | V    |
| Receiver Output Low Current                                     | I <sub>OL</sub>   | V <sub>O</sub> = 1V, V <sub>ID</sub> = -200i                         | mV                                                 | Full         | 20                        | 28   | -               | mA   |
| Three-State (High<br>Impedance) Receiver Output<br>Current      | l <sub>OZR</sub>  | $0.4 \text{V} \le \text{V}_{\text{O}} \le 2.4 \text{V}$              |                                                    | Full         | -1                        | 0.03 | 1               | μА   |
| Receiver Input Resistance                                       | R <sub>IN</sub>   | -7V ≤ V <sub>CM</sub> ≤ 12V                                          |                                                    | Full         | 96                        | 160  | -               | kΩ   |
| Receiver Short-Circuit<br>Current                               | I <sub>OSR</sub>  | $0V \le V_O \le V_{CC}$                                              |                                                    | Full         | ±7                        | 65   | ±85             | mA   |

Test Conditions:  $V_{CC}$  = 4.5V to 5.5V; unless otherwise specified. Typical values are at  $V_{CC}$  = 5V,  $T_A$  = +25°C (Note 7). Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued)

| Parameter                                  | Symbol                              | Test Co                                                                        | nditions                                                                            | Temp<br>(°C) | Min<br>( <u>Note 15</u> ) | Тур   | Max ( <u>Note 15</u> ) | Unit |
|--------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------|---------------------------|-------|------------------------|------|
| Supply Current                             |                                     |                                                                                |                                                                                     |              |                           |       |                        |      |
| No-Load Supply Current (Note 8)            | I <sub>CC</sub>                     | Half duplex versions, DE = $V_{CC}$ , $\overline{RE}$ = X, DI = 0V or $V_{CC}$ |                                                                                     | Full         | -                         | 650   | 800                    | μA   |
|                                            |                                     | All versions, DE = 0\\ duplex versions, DE DI = 0V or V <sub>CC</sub>          | $V, \overline{RE} = \underline{0V}, \text{ or full}$ $= V_{CC}, \overline{RE} = X.$ | Full         | -                         | 550   | 700                    | μA   |
| Shutdown Supply Current                    | I <sub>SHDN</sub>                   | DE = 0V, $\overline{\text{RE}}$ = $V_{\text{CC}}$ ,                            | DI = 0V or V <sub>CC</sub>                                                          | Full         | -                         | 0.07  | 3                      | μA   |
| ESD Performance                            |                                     |                                                                                |                                                                                     |              |                           |       |                        |      |
| RS-485 Pins (A, Y, B, Z, A/Y,              |                                     | IEC61000-4-2,                                                                  | Half duplex                                                                         | +25          | -                         | ±16.5 | -                      | kV   |
| B/Z)                                       |                                     | Air-Gap Discharge<br>Method                                                    | Full duplex                                                                         | +25          | -                         | ±10   | -                      | kV   |
|                                            |                                     | IEC61000-4-2, Cont<br>Method                                                   | act Discharge                                                                       | +25          | -                         | ±9    | -                      | kV   |
|                                            |                                     | Human Body Model,<br>GND                                                       | , from bus pins to                                                                  | +25          | -                         | ±16.5 | -                      | kV   |
| All Pins                                   |                                     | Human Body Model,<br>Method 3015                                               | , per MIL-STD-883                                                                   | +25          | -                         | ±7    | -                      | kV   |
|                                            |                                     | Machine Model                                                                  |                                                                                     | +25          | -                         | 400   | -                      | V    |
| Driver Switching Characteris               | stics (115kl                        | ops Versions; ISL31                                                            | 50E, ISL3152E)                                                                      |              |                           |       |                        |      |
| Driver Differential Output<br>Delay        | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_{DIFF} = 54\Omega, C_L = 1$                                                 | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ ( <u>Figure 5</u> )                           |              | 500                       | 970   | 1300                   | ns   |
| Driver Differential Output<br>Skew         | t <sub>SKEW</sub>                   | $R_{DIFF} = 54\Omega, C_L = 1$                                                 | 00pF ( <u>Figure 5</u> )                                                            | Full         | -                         | 12    | 50                     | ns   |
| Driver Differential Rise or Fall Time      | t <sub>R</sub> , t <sub>F</sub>     | $R_{DIFF} = 54\Omega, C_L = 1$                                                 | 00pF ( <u>Figure 5</u> )                                                            | Full         | 700                       | 1100  | 1600                   | ns   |
| Maximum Data Rate                          | f <sub>MAX</sub>                    | C <sub>D</sub> = 820pF ( <u>Figure</u>                                         | C <sub>D</sub> = 820pF ( <u>Figure 7</u> , <u>Note 17</u> )                         |              | 115.2                     | 2000  | -                      | kbps |
| Driver Enable to Output High               | t <sub>ZH</sub>                     | $R_L = 500\Omega, C_L = 100$<br>( <u>Figure 6</u> , <u>Note 10</u> )           | OpF, SW = GND                                                                       | Full         | -                         | 300   | 600                    | ns   |
| Driver Enable to Output Low                | t <sub>ZL</sub>                     | $R_L = 500\Omega$ , $C_L = 100$<br>(Figure 6, Note 10)                         | OpF, SW = V <sub>CC</sub>                                                           | Full         | -                         | 130   | 500                    | ns   |
| Driver Disable from Output<br>Low          | t <sub>LZ</sub>                     | $R_L = 500\Omega$ , $C_L = 15\mu$ (Figure 6)                                   | oF, SW = V <sub>CC</sub>                                                            | Full         | -                         | 50    | 65                     | ns   |
| Driver Disable from Output<br>High         | t <sub>HZ</sub>                     | $R_L = 500\Omega$ , $C_L = 15\mu$<br>SW = GND ( <u>Figure 6</u>                |                                                                                     | Full         | -                         | 35    | 60                     | ns   |
| Time to Shutdown                           | t <sub>SHDN</sub>                   | ( <u>Note 12</u> )                                                             |                                                                                     | Full         | 60                        | 160   | 600                    | ns   |
| Driver Enable from Shutdown to Output High | t <sub>ZH(SHDN)</sub>               | $R_L = 500\Omega$ , $C_L = 100$<br>(Figure 6, Notes 12,                        |                                                                                     | Full         | -                         | 1     | 250                    | ns   |
| Driver Enable from Shutdown to Output Low  | t <sub>ZL(SHDN)</sub>               | $R_L = 500\Omega$ , $C_L = 100$<br>(Figure 6, Notes 12,                        |                                                                                     | Full         | -                         | -     | 250                    | ns   |
| Driver Switching Characteris               | stics (1Mbp                         | os Versions; ISL3153                                                           | BE, ISL3155E)                                                                       |              |                           |       |                        |      |
| Driver Differential Output<br>Delay        | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_{DIFF} = 54\Omega, C_L = 1$                                                 | 00pF ( <u>Figure 5</u> )                                                            | Full         | 150                       | 270   | 400                    | ns   |
| Driver Differential Output<br>Skew         | t <sub>SKEW</sub>                   | $R_{DIFF} = 54\Omega$ , $C_L = 1$                                              | 00pF ( <u>Figure 5</u> )                                                            | Full         | -                         | 3     | 10                     | ns   |

Test Conditions:  $V_{CC}$  = 4.5V to 5.5V; unless otherwise specified. Typical values are at  $V_{CC}$  = 5V,  $T_A$  = +25°C (Note 7). Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued)

| Parameter                                           | Symbol                                 | Test Conditions                                                               | Temp<br>(°C) | Min<br>( <u>Note 15</u> ) | Тур | Max ( <u>Note 15</u> ) | Unit |
|-----------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------|--------------|---------------------------|-----|------------------------|------|
| Driver Differential Rise or Fall Time               | t <sub>R</sub> , t <sub>F</sub>        | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ ( <u>Figure 5</u> )                     | Full         | 150                       | 325 | 450                    | ns   |
| Maximum Data Rate                                   | f <sub>MAX</sub>                       | C <sub>D</sub> = 820pF ( <u>Figure 7</u> , <u>Note 17</u> )                   | Full         | 1                         | 8   | -                      | Mbps |
| Driver Enable to Output High                        | t <sub>ZH</sub>                        | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = GND$<br>(Figure 6, Note 10)         | Full         | -                         | 110 | 200                    | ns   |
| Driver Enable to Output Low                         | t <sub>ZL</sub>                        | $R_L = 500\Omega$ , $C_L = 100$ pF, SW = $V_{CC}$<br>(Figure 6, Note 10)      | Full         | -                         | 60  | 200                    | ns   |
| Driver Disable from Output<br>Low                   | t <sub>LZ</sub>                        | $R_L = 500\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 6)                | Full         | -                         | 50  | 65                     | ns   |
| Driver Disable from Output<br>High                  | t <sub>HZ</sub>                        | $R_L = 500\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 6)                      | Full         | -                         | 35  | 60                     | ns   |
| Time to Shutdown                                    | t <sub>SHDN</sub>                      | ( <u>Note 12</u> )                                                            | Full         | 60                        | 160 | 600                    | ns   |
| Driver Enable from Shutdown to Output High          | t <sub>ZH(SHDN)</sub>                  | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = GND$<br>(Figure 6, Notes 12, 13)    | Full         | -                         | -   | 250                    | ns   |
| Driver Enable from Shutdown to Output Low           | t <sub>ZL(SHDN)</sub>                  | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = V_{CC}$<br>(Figure 6, Notes 12, 13) | Full         | -                         | -   | 250                    | ns   |
| Driver Switching Characteris                        | tics (20Mb                             | ps Versions; ISL3156E, ISL3158E)                                              |              |                           |     | •                      |      |
| Driver Differential Output<br>Delay                 | t <sub>PLH</sub> , t <sub>PHL</sub>    | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ (Figure 5)                              | Full         | -                         | 21  | 30                     | ns   |
| Driver Differential Output<br>Skew                  | t <sub>SKEW</sub>                      | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ ( <u>Figure 5</u> )                     | Full         | -                         | 0.2 | 3                      | ns   |
| Driver Differential Rise or Fall<br>Time            | t <sub>R</sub> , t <sub>F</sub>        | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ ( <u>Figure 5</u> )                     | Full         | -                         | 12  | 16                     | ns   |
| Maximum Data Rate                                   | f <sub>MAX</sub>                       | C <sub>D</sub> = 470pF ( <u>Figure 7</u> , <u>Note 17</u> )                   | Full         | 20                        | 55  | -                      | Mbps |
| Driver Enable to Output High                        | t <sub>ZH</sub>                        | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = GND$<br>(Figure 6, Note 10)         | Full         | -                         | 30  | 45                     | ns   |
| Driver Enable to Output Low                         | t <sub>ZL</sub>                        | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = V_{CC}$<br>(Figure 6, Note 10)      | Full         | -                         | 28  | 45                     | ns   |
| Driver Disable from Output<br>Low                   | t <sub>LZ</sub>                        | $R_L = 500\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 6)                | Full         | -                         | 50  | 65                     | ns   |
| Driver Disable from Output<br>High                  | t <sub>HZ</sub>                        | $R_L = 500\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 6)                      | Full         | -                         | 38  | 60                     | ns   |
| Time to Shutdown                                    | t <sub>SHDN</sub>                      | ( <u>Note 12</u> )                                                            | Full         | 60                        | 160 | 600                    | ns   |
| Driver Enable from Shutdown to Output High          | t <sub>ZH(SHDN)</sub>                  | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = GND$<br>(Figure 6, Notes 12, 13)    | Full         | -                         | -   | 200                    | ns   |
| Driver Enable from Shutdown to Output Low           | t <sub>ZL(SHDN)</sub>                  | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = V_{CC}$<br>(Figure 6, Notes 12, 13) | Full         | -                         | -   | 200                    | ns   |
| Receiver Switching Characte                         | eristics (11                           | 5kbps and 1Mbps Versions; ISL3150E                                            | through IS   | L3155E)                   |     |                        |      |
| Maximum Data Rate                                   | f <sub>MAX</sub>                       | ( <u>Figure 8</u> , <u>Note 17</u> )                                          | Full         | 1                         | 12  | -                      | Mbps |
| Receiver Input to Output<br>Delay                   | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | (Figure 8)                                                                    | Full         | -                         | 100 | 150                    | ns   |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                       | ( <u>Figure 8</u> )                                                           | Full         | -                         | 4   | 10                     | ns   |
| Receiver Enable to Output<br>Low                    | t <sub>ZL</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 9, Note 11)        | Full         | -                         | 9   | 20                     | ns   |

Test Conditions:  $V_{CC}$  = 4.5V to 5.5V; unless otherwise specified. Typical values are at  $V_{CC}$  = 5V,  $T_A$  = +25°C (Note 7). **Boldface limits** apply across the operating temperature range, -40°C to +85°C. (Continued)

| Parameter                                           | Symbol                                 | Test Conditions                                                               | Temp<br>(°C) | Min<br>( <u>Note 15</u> ) | Тур | Max (Note 15) | Unit |
|-----------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------|--------------|---------------------------|-----|---------------|------|
| Receiver Enable to Output<br>High                   | t <sub>ZH</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 9, Note 11)                | Full         | -                         | 7   | 20            | ns   |
| Receiver Disable from Output<br>Low                 | t <sub>LZ</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 9)                 | Full         | -                         | 8   | 15            | ns   |
| Receiver Disable from Output<br>High                | t <sub>HZ</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 9)                         | Full         | -                         | 8   | 15            | ns   |
| Time to Shutdown                                    | t <sub>SHDN</sub>                      | ( <u>Note 12</u> )                                                            | Full         | 60                        | 160 | 600           | ns   |
| Receiver Enable from<br>Shutdown to Output High     | t <sub>ZH(SHDN)</sub>                  | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND<br>(Figure 9, Notes 12, 14)        | Full         | -                         | -   | 200           | ns   |
| Receiver Enable from<br>Shutdown to Output Low      | t <sub>ZL(SHDN)</sub>                  | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 9, Notes 12, 14)   | Full         | -                         | -   | 200           | ns   |
| Receiver Switching Characte                         | eristics (20                           | Mbps Versions; ISL3156E, ISL3158E)                                            |              |                           |     |               |      |
| Maximum Data Rate                                   | f <sub>MAX</sub>                       | (Figure 8, Note 17)                                                           | Full         | 20                        | 30  | -             | Mbps |
| Receiver Input to Output<br>Delay                   | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | (Figure 8)                                                                    | Full         | -                         | 33  | 45            | ns   |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                       | ( <u>Figure 8</u> )                                                           | Full         | -                         | 2.5 | 5             | ns   |
| Receiver Enable to Output<br>Low                    | t <sub>ZL</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 9, Note 11)        | Full         | -                         | 8   | 15            | ns   |
| Receiver Enable to Output<br>High                   | t <sub>ZH</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 9, Note 11)           | Full         | -                         | 7   | 15            | ns   |
| Receiver Disable from Output<br>Low                 | t <sub>LZ</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 9)                 | Full         | -                         | 8   | 15            | ns   |
| Receiver Disable from Output<br>High                | t <sub>HZ</sub>                        | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 9)                         | Full         | -                         | 8   | 15            | ns   |
| Time to Shutdown                                    | t <sub>SHDN</sub>                      | ( <u>Note 12</u> )                                                            | Full         | 60                        | 160 | 600           | ns   |
| Receiver Enable from<br>Shutdown to Output High     | t <sub>ZH(SHDN)</sub>                  | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 9), (Notes 12, 14)    | Full         | -                         | -   | 200           | ns   |
| Receiver Enable from<br>Shutdown to Output Low      | t <sub>ZL(SHDN)</sub>                  | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 9), (Notes 12, 14) | Full         | -                         | -   | 200           | ns   |

#### Notes:

- 7. All currents in to device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 8. Supply current specification is valid for loaded drivers when DE = 0V.
- 9. Applies to peak current. See "Performance Curves" beginning on page 14 for more information.
- 10. Keep  $\overline{RE} = 0$  to prevent the device from entering SHDN.
- 11. The RE signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
- 12. Transceivers are put into shutdown by bringing  $\overline{\text{RE}}$  high and DE low. If the inputs are in this state for less than 60ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 600ns, the parts are guaranteed to have entered shutdown. See "Low Current Shutdown Mode" on page 20.
- 13. Keep  $\overline{RE}$  =  $V_{CC}$ , and set the DE signal low time >600ns to ensure that the device enters SHDN.
- 14. Set the RE signal high time >600ns to ensure that the device enters SHDN.
- 15. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.
- 16. See Figure 11 on page 14 for more information and for performance over temperature.
- 17. Limits established by characterization and are not production tested.

### 4. Test Circuits and Waveforms



Figure 3. Measurement of Driver Differential Output Voltage with Differential Load



Figure 4. Measurement of Driver Differential Output Voltage with Common-Mode Load



Figure 5. Measurement of Driver Propagation Delay and Differential Transition Times



| Parameter             | Output | RE                   | DI  | sw              | C <sub>L</sub><br>(pF) |
|-----------------------|--------|----------------------|-----|-----------------|------------------------|
| t <sub>HZ</sub>       | Y/Z    | Х                    | 1/0 | GND             | 15                     |
| $t_{LZ}$              | Y/Z    | Х                    | 0/1 | V <sub>CC</sub> | 15                     |
| t <sub>ZH</sub>       | Y/Z    | 0 ( <u>Note 10</u> ) | 1/0 | GND             | 100                    |
| t <sub>ZL</sub>       | Y/Z    | 0 ( <u>Note 10</u> ) | 0/1 | V <sub>CC</sub> | 100                    |
| t <sub>ZH(SHDN)</sub> | Y/Z    | 1 ( <u>Note 13</u> ) | 1/0 | GND             | 100                    |
| t <sub>ZL(SHDN)</sub> | Y/Z    | 1 ( <u>Note 13</u> ) | 0/1 | V <sub>CC</sub> | 100                    |



Figure 6. Measurement of Driver Enable and Disable Times



Figure 7. Measurement of Driver Data Rate



Figure 8. Measurement of Receiver Propagation Delay and Data Rate



| Parameter                       | DE | Α     | SW              |
|---------------------------------|----|-------|-----------------|
| t <sub>HZ</sub>                 | 0  | +1.5V | GND             |
| t <sub>LZ</sub>                 | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH</sub> (Note 11)       | 0  | +1.5V | GND             |
| t <sub>ZL</sub> (Note 11)       | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH(SHDN)</sub> (Note 14) | 0  | +1.5V | GND             |
| t <sub>ZL(SHDN)</sub> (Note 14) | 0  | -1.5V | V <sub>CC</sub> |



Figure 9. Measurement of Receiver Enable and Disable Times

### 5. Performance Curves

 $V_{CC}$  = 5V,  $T_A$  = +25°C; Unless otherwise specified



Figure 10. Driver Output High and Low Voltages vs
Output Current



Figure 12. Driver Output Voltages vs Common-Mode Voltage



Figure 14. Driver Output Voltage vs Supply Voltage



Figure 11. Driver Differential Output Voltage vs Output
Current



Figure 13. Driver Differential Output Voltage vs
Temperature



Figure 15. Receiver Output Voltage vs Output Current

 $V_{CC}$  = 5V,  $T_A$  = +25°C; Unless otherwise specified (Continued)



Figure 16. Supply Current vs Data Rate (ISL3150E, ISL3152E)



Figure 18. Supply Current vs Data Rate (ISL3153E, ISL3155E)



Figure 20. Supply Current vs Data Rate (ISL3156E, ISL3158E)



Figure 17. Waveforms (ISL3150E, ISL3152E)



Figure 19. Waveforms (ISL3153E, ISL3155E)



Figure 21. Waveforms (ISL3156E, ISL3158E)

 $V_{CC}$  = 5V,  $T_A$  = +25°C; Unless otherwise specified (Continued)



Figure 22. Differential Rise/Fall Times vs Temperature (ISL3150E, ISL3152E)



Figure 24. Differential Rise/Fall Times vs Temperature (ISL3153E, ISL3155E)



Figure 26. Differential Rise/Fall Times vs Temperature (ISL3156E, ISL3158E)



Figure 23. Differential Propagation Delay vs Temperature (ISL3150E, ISL3152E)



Figure 25. Differential Propagation Delay vs Temperature (ISL3153E, ISL3155E)



Figure 27. Differential Propagation Delay vs Temperature (ISL3156E, ISL3158E)

## 6. Device Description

#### 6.1 Overview

The ISL3150E, ISL3153E, and ISL3156E are full-duplex RS-485 transceivers, and the ISL3152E, ISL3155E, and ISL3158E are half-duplex RS-485 transceivers. All transceivers feature a large output signal swing that is 60% higher than standard compliant transceivers. The devices are available in three speed grades suitable for data transmission up to 115kbps, 1Mbps, and 20Mbps.

Each transceiver has an active-high driver enable and an active-low receiver enable function. A shutdown current as low as 70nA can be accomplished by disabling both the driver and receiver for more than 600ns.

### 6.2 Functional Block Diagram



Figure 28. Block Diagram ISL3150E, ISL3153E, ISL3156E



Figure 29. Block Diagram ISL3152E, ISL3155E, ISL3158E

## 6.3 Operating Modes

### 6.3.1 Driver Operation

A logic high at the driver enable pin, DE, activates the driver and causes the differential driver outputs, Y and Z, to follow the logic states at the data input, DI.

A logic high at DI causes Y to turn high and Z to turn low. In this case, the differential output voltage, defined as  $V_{OD} = V_Y - V_Z$ , is positive. A logic low at DI reverses the output states reverse, turning Y low and Z high, thus making  $V_{OD}$  negative.

A logic low at DE disables the driver, making Y and Z high-impedance. In this condition the logic state at DI is irrelevant. To ensure the driver remains disabled after device power-up, it is recommended to connect DE through a  $1k\Omega$  to  $10k\Omega$  pull-down resistor to ground.

Inputs **Outputs** RE DE DI **Function** Actively drives bus high Χ Н L L Н Actively drives bus low Χ Z L Ζ Driver disabled, outputs high-impedance Н Χ Z\* Z\* Shutdown mode: driver and receiver disabled for more than 600ns

**Table 2. Driver Truth Table** 

Note:\* See Shutdown mode explanation in "Low Current Shutdown Mode" on page 20.

### 6.3.2 Receiver Operation

A logic low at the receiver enable pin,  $\overline{RE}$ , activates the receiver and causes its output, RO, to follow the bus voltage at the differential receiver inputs, A and B. Here, the bus voltage is defined as  $V_{AB} = V_A - V_B$ .

For  $V_{AB} \ge -0.05 \text{V}$ , RO turns high, and for  $V_{AB} \le -0.2 \text{V}$ , RO turns low. For input voltages between -50mV and -200mV, the state of RO is undetermined, and thus could be high or low.

A logic high at  $\overline{RE}$  disables the receiver, making RO high-impedance. In this condition the polarity and magnitude of the input voltage is irrelevant. To ensure the receiver output remains high when the receiver is disabled, it is recommended to connect RO, using a  $1k\Omega$  to  $10k\Omega$  pull-up resistor to  $V_{CC}$ .

To enable the receiver to immediately monitor the bus traffic after device power-up, connect  $\overline{RE}$  through a  $1k\Omega$  to  $10k\Omega$  pull-down resistor to ground.

| Inputs |    | Outputs                          |              |                                                                 |
|--------|----|----------------------------------|--------------|-----------------------------------------------------------------|
| RE     | DE | A-B                              | RO           | Function                                                        |
| L      | Х  | V <sub>AB</sub> ≥ -0.05V         | Н            | RO is data-driven high                                          |
| L      | Х  | -0.05V > V <sub>AB</sub> > -0.2V | Undetermined | Actively drives bus low                                         |
| L      | Х  | V <sub>AB</sub> ≤ -0.2V          | L            | RO is data-driven low                                           |
| L      | Х  | Inputs Open/Shorted              | Н            | RO is failsafe-high                                             |
| Н      | Н  | Х                                | Z            | Receiver disabled, RO is high-impedance                         |
| Н      | L  | Х                                | Z*           | Shutdown mode: driver and receiver disabled for more than 600ns |

**Table 3. Receiver Truth Table** 

Note:\* See Shutdown mode explanation in "Low Current Shutdown Mode" on page 20.

#### 6.4 Device Features

### 6.4.1 Large Output Signal Swing

The ISL315xE family has a 60% larger differential output voltage swing than standard RS-485 transceivers. It delivers a minimum  $V_{OD}$  of 2.4V across a 54 $\Omega$  differential load, or 1.65V across a 15 $\Omega$  differential load. Figure 30 shows that the  $V_{OD}$  at 54 $\Omega$  is more than 50% higher than that of a standard transceiver.



Figure 30. V-I Characteristic of ISL315xE vs Standard RS-485 Transceiver



| Device      | R <sub>CM</sub><br>(Ω) | 1UL<br>(Ω) | # UL | 1/8UL<br>(Ω) | # Devices on Bus |
|-------------|------------------------|------------|------|--------------|------------------|
| Std. RS-485 | 375                    | 12k        | 32   | 96k          | 256              |
| ISL315xE    | 188                    | 12k        | 64   | 96k          | 512              |

Figure 31. Unit Load and Transceiver Drive of ISL315xE vs Standard RS-485 Transceiver

Figure 31 compares the maximum number of unit loads and bus transceivers when choosing an ISL315xE over a standard transceiver. The RS-485 standard specifies a minimum total common-mode load resistance of  $R_{CM} = 375\Omega$  between each signal conductor and ground. Because one unit load (1UL) is equivalent to 12kΩ, the total common-mode resistance of  $375\Omega$  yields  $12k\Omega/375\Omega = 32$  ULs.

For an ISL315xE transceiver however,  $R_{CM}$  can be as small as 188 $\Omega$ , resulting in a total common-mode load of  $12k\Omega/188\Omega = 64$  ULs. This means the driver of an ISL315xE transceiver can drive up to 64 x 1UL transceivers or 512 x 1/8UL transceivers.

The advantages of such superior drive capability are:

- Up to 900mV higher noise immunity (2.4V vs  $1.5V V_{OD}$ )
- Up to twice the maximum cable length of standard transceivers (~8000ft vs 4000ft)
- The design of star configurations or other multi-terminated nonstandard network topologies

#### 6.4.2 Driver Overload Protection

The RS-485 specification requires drivers to survive worst case bus contentions undamaged. The ISL315xE transceivers meet this requirement through driver output short circuit current limits and on-chip thermal shutdown circuitry.

The driver output stages incorporate short-circuit current limiters that ensure that the output current never exceeds the RS-485 specification, even at the common-mode voltage range extremes.

In the event of a major short-circuit conditions, the devices also include a thermal shutdown feature that disables the drivers whenever the temperature becomes excessive. This eliminates the power dissipation, allowing the die to cool. The drivers automatically re-enable after the die temperature drops about 15°C. If the contention persists, the thermal shutdown/re-enable cycle repeats until the fault is cleared. The receivers stay operational during thermal shutdown.

#### 6.4.3 Full-Failsafe Receiver

The differential receivers of the ISL315xE family are full-failsafe, meaning their outputs turn logic high when:

- The receiver inputs are open (floating) due to a faulty bus node connector
- The receiver inputs are shorted due to an insulation break of the bus cable
- The receiver input voltage is close to 0V due to a terminated bus not being actively driven

Full-failsafe switching is accomplished by offsetting the maximum receiver input threshold to -50mV. Figure 32 shows that, in addition to the threshold offset, the receiver also has an input hysteresis,  $\Delta V_{TH}$ , of 20mV. The combination of offset and hysteresis allows the receiver to maintain its output high, even in the presence of  $140 \text{mV}_{P-P}$  differential noise, without the need for external failsafe biasing resistors.



Figure 32. Full-Failsafe Performance with High Noise Immunity

#### 6.4.4 Low Current Shutdown Mode

The ISL315xE transceivers use a fraction of the power required by their bipolar counterparts, but also include a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 70nA trickle. These devices enter shutdown whenever the receiver and the driver are simultaneously disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns. Disabling both the driver and the receiver for less than 60ns guarantees that the transceiver will not enter shutdown.

Note that driver and receiver enable times increase when the transceiver enables from shutdown. Refer to Notes 9 to 13 at the end of "Electrical Specifications" on page 10.

### 6.4.5 Hot Plug Function

When the equipment powers up, there is a period of time where the controller driving the RS-485 enable lines is unable to ensure that the driver and receiver outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may crash the bus. To avoid this scenario, the ISL315xE devices incorporate a Hot Plug function. During power-up and power-down, the Hot Plug function disables the driver and receiver outputs regardless of the states of DE and  $\overline{\text{RE}}$ . When  $V_{CC}$  reaches ~3.4V, the enable pins are released. This gives the controller the chance to stabilize and drive the RS-485 enable lines to the proper states.

### 6.4.6 High ESD Protection

The bus pins of the ISL315xE transceivers have on-chip ESD protection against  $\pm 16.5$ kV HBM, and  $\pm 9$ kV contact and  $\pm 16.5$ kV air-discharge according to IEC61000-4-2. The difference between the HBM and IEC ESD ratings lies in the test severity, as both standards aim for different application environments.

HBM ESD ratings are component level ratings, used in semiconductor manufacturing in which component handling can cause ESD damage to a single device. Because component handling is performed in a controlled ESD environment, the ESD stress upon a component is drastically reduced. These factors make the HBM test the less severe ESD test.

IEC ESD ratings are system level ratings. These are required in the uncontrolled field environment, where for example, a charged end user can subject handheld equipment to ESD levels of more than 40kV by touching connector pins when plugging or unplugging cables.

The main differences between the HBM and the IEC 61000-4-2 standards are the number of strikes applied during testing and the generator models (<u>Figure 33</u>), which create differences in the waveforms' rise times and peak currents (<u>Figure 34</u>).





Figure 33. Generator Models for HBM and IEC ESD Tests

Figure 34. Difference in Rise-time and Charge Currents between HBM and IEC ESD Transients

The IEC model has 50% higher charge capacitance ( $C_S$ ) and 78% lower discharge resistance ( $R_D$ ) than the HBM model, thus producing shorter transient rise times and higher discharge currents. The ESD ratings of the ISL315xE transceivers exceed test level 4 of the IEC61000-4-2 standard, which significantly increases equipment robustness.

# 7. Application Information

### 7.1 Network Design

Designing a reliable RS-485 network requires the consideration of a variety of factors that ultimately determine the network performance. These include network topology, cable type, data rate and/or cable length, stub length, distance between network nodes, and line termination.

The main difference between network designs is dictated by their modes of data exchange between bus nodes, which can be half-duplex or full-duplex (<u>Figures 35</u> and <u>36</u>).



Figure 35. Half-Duplex Bus

Figure 36. Full-Duplex Bus

**Half-duplex networks** use only a single signal-pair of cables between one master node and multiple slave nodes, which allows the nodes to either transmit or receive data, but never both at the same time. Its reduced cabling effort makes these networks well suited for covering long distances of up to several thousands of feet. To maintain high signal integrity, the applied data rates range from as low as 9.6kbps up to 115kbps. This requires transceivers with long driver output transition times, typically in the range of microseconds, to ensure low EMI in the presence of large cable inductances.

To prevent signal reflections of the bus lines, each cable end must be terminated with a resistor,  $R_T$ , whose value should match the characteristic cable impedance,  $Z_0$ .

**Full-duplex networks**, on the other hand, aim for high data throughput. These networks use two signal-pairs to support the simultaneous transmitting and receiving of data. The signal pair denoted as the transmit path connects the driver output of the master node to the receiver inputs of multiple slave nodes. The other pair connects the driver outputs of the slave nodes with the receiver input of the master node.

Because the data flow in the transmit path is unidirectional, the transmit path requires only one termination at the remote cable end, opposite the master node. Data flow in the receive path, however, is bidirectional, thus requiring line termination at both cable ends. Commonly, high data throughput also calls for higher data rates in the 1Mbps to 10Mbps range. As cable losses increase with frequency, most full-duplex networks are limited to shorter bus cable lengths of a few hundred feet to maintain signal integrity.

The following sections discuss the aforementioned parameters that impact network performance. This discussion applies to both half-and full-duplex network designs.

## 7.1.1 Cable Type

RS-485 networks use differential signaling over Unshielded Twisted Pair (UTP) cable. The conductors of a twisted pair are equally exposed to external noise. They pick up noise and other electromagnetically induced voltages as common-mode signals, which are effectively rejected by the differential receivers.

For best performance use industrial RS-485 cables, which are of the sheathed, shielded, twisted pair type, (STP), with a characteristic impedance of  $120\Omega$  and conductor sizes of 22 to 24 AWG (equivalent to diameters of 0.65mm and 0.51mm, respectively). They are available in single, two, and four signal-pair versions to



accommodate the design of half- and full-duplex systems. <u>Figure 37</u> shows the cross section and cable parameters of a typical UTP cable.



Figure 37. Single Pair STP Cable for RS-485 Applications

### 7.1.2 Cable Length vs Data Rate

RS-485 and RS-422 are intended for network lengths up to 4000ft, but the maximum system data rate decreases as the transmission length increases. Devices operating at 20Mbps are limited to lengths less than 100ft, while the 115kbps versions can operate at full data rates with lengths of several 1000ft. Note that ISL315xE transceivers can cover almost twice the distance of standard compliant RS-485 transceivers.



Figure 38. Data Rate vs Cable Length Guidelines in Feet and Meters

### 7.1.3 Topologies and Stub Lengths

RS-485 recommends its nodes to be networked in daisy-chain or backbone topology. In these topologies the participating drivers, receivers, and transceivers connect to a main cable trunk through "short" stubs. A stub being the actual electrical link between transceiver and cable trunk.



Figure 39. Stub Lengths in Daisy Chain (left) and Backbone (right) Topologies

Because daisy chaining brings the cable trunk much closer to the transceiver bus terminals than a backbone design, the stub lengths between the two topologies can differ significantly. To prevent the bus from being overloaded by line terminations, stubs are never terminated. A stub therefore, represents a piece of unterminated transmission line. To eliminate signal reflections on the stub line, a rule of thumb is to keep its propagation delay below 1/5 of the driver output rise time, which leads to the maximum stub length of:

(EQ. 1) 
$$L_{Stub} = v \cdot c \cdot \frac{t_r}{5}$$

where

- c is the speed of light (m/s)
- v is the signal velocity in the cable, expressed as a factor of c
- t<sub>r</sub> is the rise time of the driver output (ns)

Applying <u>Equation 1</u> to the ISL315xE transceivers assuming a velocity of 78%, results in the maximum stub lengths associated with the corresponding transceivers, as shown in <u>Table 4</u>.

**Device** Data Rate (Mbps) Rise Time (ns) **Maximum Stub Length** ISL3150E, ISL3152E 0.115 168ft (51m) 1100 ISL3153E, ISL3155E 1 150 23ft (7m) ISL3156E, ISL3158E 20 8 1.2ft (0.36m)

Table 4. Stub Length as Function of Driver Rise Time

<u>Table 4</u> proves that transceivers with long driver rise times are well suited for applications requiring long stub lengths and low radiated emission in the presence of increased stub inductance.

#### 7.1.4 Minimum Distance between Nodes

The electrical characteristics of the RS-485 bus are primarily defined by the distributed inductance and capacitance along the bus cable and printed circuit board traces. Adding capacitance to the bus in the form of transceivers and connectors lowers the line impedance and causes impedance mismatches at the loaded bus section.

Input signals arriving at these mismatches are partially reflected back to the signal source, distorting the driver output signal. Ensuring a valid receiver input voltage during the first signal transition from a driver output anywhere on the bus, requires the bus impedance at the mismatches to be  $Z_{load} \ge 0.4 Z_{nom}$  or  $0.4 \times 120\Omega = 48\Omega$ . This can be achieved by maintaining a minimum distance between bus nodes of:



(EQ. 2) 
$$D_{min} \ge \frac{C_L}{5.25 \cdot C_C}$$

where

- C<sub>L</sub> is the lumped load capacitance
- C<sub>C</sub> is the distributed cable or PCB trace capacitance per unit length.

Figure 40 shows the relationship for the minimum node spacing as a function of  $C_C$  and  $C_L$  graphically. Load capacitance includes contributions from the line circuit bus pins, connector contacts, printed circuit board traces, protection devices, and any other physical connections to the trunk line as long as the distance from the bus to the transceiver, known as the stub, is electrically short.

Putting some values to the individual capacitance contributions: 5V transceivers typically possess a capacitance of 7pF, while 3V transceivers have about twice that capacitance at 16pF. Board traces add about 1.3 to 2pF/in depending upon their construction.

Connector and suppression device capacitance can vary widely. Media distributed capacitance ranges from 11pF/ft for low capacitance, unshielded, twisted-pair cable up to 22pF/ft for backplanes.



Figure 40. Minimum Distance between Bus Nodes as Function of Cable and Load Capacitance

### 7.1.5 Failsafe Biasing Termination

As mentioned in "Full-Failsafe Receiver" on page 19, the ISL315xE transceivers are full-failsafe and capable of tolerating up to 140mV<sub>P-P</sub> of differential noise on a passive bus without needing external failsafe biasing.

However, in harsh industrial environments, such as the factor floors in industrial automation, the differential noise can reach levels of more than  $1V_{P-P}$ . In this case external failsafe biasing at the network's line terminations is strongly recommended. Here the termination resistors  $R_T$  connect through the biasing resistors  $R_B$  to the supply rails  $V_{CC}$  and GND.

Short data links (<100m) only require a single failsafe termination at one cable end, while the other end is terminated with the cable characteristic impedance  $Z_0$  (Figure 41, left circuit).



Figure 41. Failsafe Biasing of Short (<100m) and Long (>100m) Data Links

The corresponding resistor values are calculated with Equations 3 to  $\underline{5}$ .

(EQ. 3) 
$$R_{B} = \frac{V_{S}/V_{AB} + 1}{0.036}$$

$$(\text{EQ. 4}) \hspace{1cm} R_{T2} = \frac{R_B \cdot 120\Omega}{R_B - 60\Omega} \label{eq:R2}$$

(EQ. 5) 
$$R_{T1} = 120\Omega$$

Longer data links (>100m) require two identical failsafe basing networks, one at each cable end, to minimize the differential voltage drop along the bus (<u>Figure 41</u>, right circuit). Their resistor values are calculated using <u>Equations 6</u> and <u>7</u>:

(EQ. 6) 
$$R_B = \frac{2V_S/V_{AB} + 1}{0.036}$$

(EQ. 7) 
$$R_T = \frac{R_B \cdot 120\Omega}{R_B - 60\Omega}$$

Note that Equations 3 to 7 apply to the multi-driver applications of half- and full-duplex networks. For single driver applications, the values of  $R_B$  and  $R_T$  are calculated using Equations 8 and 9.



Figure 42. Failsafe Biasing of a Single-Driver Network

(EQ. 8) 
$$R_B = 60\Omega \cdot \frac{V_S}{V_{AB}}$$

$$(\text{EQ. 9}) \hspace{1cm} R_{T} = \frac{R_{B} \cdot 120\Omega}{R_{B} - 60\Omega} \label{eq:RT}$$

For more details on failsafe biasing refer to <u>TB509</u>.

### 7.2 Transient Protection

Although the ISL315xE transceivers have on-chip transient protection circuitry against Electrostatic Discharge (ESD), they are vulnerable to bursts of Electrical Fast Transients (EFT) and surge transients. Surge transients can be caused by lightning strikes or the switching of power systems including load changes and short circuits. Their energy content is up to 8 million times higher than that of ESD transients and thus, requires the addition of external transient protection.

Because standard RS-485 transceivers have asymmetric stand-off voltages of -9V and +14V, external protection requires a bidirectional Transient Voltage Suppressor (TVS) with asymmetric breakdown voltages. The only device satisfying this requirement is the 400W TVS, SM712.

The SM712 operates across the asymmetrical common-mode voltage range from -7V to +12V. The device protects transceivers against ESD, EFT, and surge transients up to the following levels:

- IEC61000-4-2 (ESD) +15kV (air), +8kV (contact)
- IEC61000-4-4 (EFT) 40A (5/50ns)
- IEC61000-4-5 (Lightning) 12A (8/20μs)

Because the transceiver's ESD cells and the SM712 have a similar switching characteristics, series resistors (R<sub>S</sub>) are used to prevent the two protection schemes from interacting with one another.

These resistors can be carbon composite or pulse-proof thick-film resistors which should be inserted between the TVS and the transceiver bus terminals to limit the bus currents into the transceiver during a surge event. Their value should be less than  $20\Omega$  to minimize the attenuation of the bus voltage during normal operation. Figure 43 shows the schematic of a 1kV surge protection example for the ISL3152E and its bill of materials.



| Name | Function                                   | Order No.                | Vendor  |
|------|--------------------------------------------|--------------------------|---------|
| XCVR | 5V, 115kbps transceiver                    | ISL3152EIBZ              | Renesas |
| TVS  | 400W (8,20µs),<br>bidirectional TVS        | SM712.TCT                | Semtech |
| RS   | 10Ω, 0.2W, pulse-proof thick-film resistor | CRCW0603-HP<br>e3 series | Vishay  |

Figure 43. IEC61000-4-5 Level 2 (1kV) Surge Protection and Associated Bill of Materials

For more information on transient protection, refer to AN1976, AN1977, AN1978, and AN1979.

### 7.3 Layout Guidelines

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3MHz to 3GHz, high-frequency layout techniques must be applied during PCB design.

- For your PCB design to be successful, start with the design of the protection circuit in mind.
- Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- Use V<sub>CC</sub> and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance.
- Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.



- $\bullet$  Apply 100nF to 220nF bypass capacitors as close as possible to the  $V_{CC}$  pins of the transceiver, UART, and controller ICs on the board.
- Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize the effective via-inductance.
- Use  $1k\Omega$  to  $10k\Omega$  pull-up/down resistors for the transceiver enable lines to limit noise currents into these lines during transient events.
- Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.

#### 7.3.1 **Layout Example**



Figure 44. ISL3152E Layout Example

# 8. Revision History

| Date         | Rev. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 11, 2021 | 5.1  | Updated Links throughout. Removed obsolete PDIP part and applicable information throughout. Updated Ordering Information table formatting. Updated Figure 18. Updated POD M8.15 to the latest revision, changes are as follows: -Added the coplanarity spec into the drawing Updated PODs M8.118 and M10.118 to the latest revisions, changes are as follows: -Corrected typo in the side view 1 updating package thickness tolerance from ±010 to ±0.10. Updated POD M14.15 to the latest revision, changes are as follows: -In Side View B and Detail A added lead length dimension (1.27 – 0.40) Changed angle of the lead to 0-8 degrees.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Jun 3, 2020  | 5.0  | Changed minimum value for maximum data rate from 115kbps to 115.2kbps on page 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Apr 19, 2018 | 4.0  | Updated to the latest Renesas formatting. Updated title. Updated Application and Features bullets. Updated Table 1. Updated Ordering Information table by adding all available parts, updating Note 1, and removing Notes 2 through 5. Updated Pin Descriptions. Updated Figures 1 through 9. Updated Recommended Operating Conditions - Supply Voltage. Added Device Description sections Rewrote the Application Information sections. Added the following Typical Performance curves: -Driver Output High and Low Voltages vs Output Current -Driver Output Voltages vs Common-Mode Voltage -Driver Output Voltage vs Supply Voltage -Supply Current vs Data Rate for all three data rate versions                                                                                                                                                                                                                                                                                                                                                                   |
| Aug 23, 2017 | 3.0  | Updated the Receiving Truth Table. Updated header/footer. Updated the POD M8.118 from revision 2 to revision 4. Changes since revision 2: -Updated to new format by adding land pattern and moving dimensions from the table to the drawingCorrected lead width dimension in side view 1 from "0.25 - 0.036" to "0.25 - 0.36". Updated the POD M10.118 from revision 0 to revision 1. Changes since revision 0: -Updated to new format by adding land pattern and moving dimensions from the table to the drawing. Updated the POD M14.15 from revision 0 to revision 1. Changes since revision 0: -Updated to new format by adding land pattern and moving dimensions from the table to the drawing. Updated the POD M8.15 from revision 1 to revision 4. Changes since revision 1: -Changed Note 1 "1982" to "1994" -In the Typical Recommended Land pattern, changed the following: 2.41 (0.095) to 2.20 (0.087) 0.76 (0.030) to 0.60 (0.023) 0.20 to 5.20 (0.205) Updated to new format by adding land pattern and moving dimensions from the table to the drawing. |
| Jun 30 2009  | 2.0  | Converted to new Intersil template. Rev. 2 changes are as follows:  Page 1 – Introduction was reworded to fit graphs. Features section by listing only key features.  Added performance graphs.  Page – 2 Updated Ordering Information by numbering all notes and referencing them on each part.  Added MSL Note as new standard with linked parts to device info page. Updated Pinout name to Pin Configurations with Pin Descriptions following on page 3.  Page 5 – Added Boldface limit verbiage in Electrical specifications table and added bold formatting for Min and Max over-temperature limits.  Page 17 – Added Revision History and Products information with all links included.                                                                                                                                                                                                                                                                                                                                                                          |
| Jan 17 2008  | 1.0  | Added 8 Ld PDIP to ordering information, POD, and Thermal resistance. Applied Intersil Standards as follows: Updated ordering information with Notes for tape and reel reference, Pb-free PDIP and lead finish. Added Pb-free reflow link and Pb-free note to Thermal Information. Added E8.3 POD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Dec 14, 2006 | 0.0  | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# 9. Package Outline Drawings

For the most recent package outline drawing, see M8.15.

M8.15

8 Lead Narrow Body Small Outline Plastic Package Rev 5, 4/2021







Side View "A"



#### NOTES:

- 1 Dimensioning and tolerancing conform to AMSEY14.5m-1994.
- 2 Package length does not include mold flash, protrustion or gate burrs. Mold flash, protrustion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 3. Package width does not include interlead flash or protrustions. Interlead flash and protrustions shallnot exceed 0.25mm (0.010 inch) per side.
- 4. The chamfer on the body is optional. if it is not present, a visual index feature must be located within the crosshatched area.
- 5 Terminal numbers are shown for reference only.
- 6 The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- 7 Controlling dimension: MILLIMETER. Converted inch dimension are not necessarily exact.
- 8 This outline conforms to JEDEC publication MS-012-AA ISSUE C.

M8.118 8 Lead Mini Small Outline Plastic Package Rev 5, 5/2021

For the most recent package outline drawing, see M8.118.











TYPICAL RECOMMENDED LAND PATTERN

(1.40)

#### NOTES:

- 1. Dimensions are in millimeters.
- Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

M10.118 10 Lead Mini Small Outline Plastic Package Rev 2, 5/2021

For the most recent package outline drawing, see M10.118.



1.10 MAX

SIDE VIEW 2

0.09 - 0.20

**TOP VIEW** 





(0.50)

TYPICAL RECOMMENDED LAND PATTERN

#### NOTES:

- 1. Dimensions are in millimeters.
- Dimensioning and tolerancing conform to JEDEC MO-187-BA and AMSEY14.5m-1994.
- Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

M14.15 14 Lead Narrow Body Small Outline Plastic Package Rev 2, 6/20

For the most recent package outline drawing, see M14.15.





Typical Recommended Land Pattern

#### Notes:

- Dimensions are in millimeters.
   Dimensions in ( ) for reference only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- 3 Datums A and B are determined at Datum H.
- Dimension does not include interlead flash or protrusions.
   Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5 The pin #1 Identifier can be either a mold or mark feature.
- <u>6</u> Does not include dambar protrusion. Allowable dambar protrusion shall be 0.10mm total in excess of lead width at maximum condition.
- 7. Reference to JEDEC MS-012-AB.