## RENESAS

## DATASHEET

### ISL3159E

# ±15kV ESD Protected, +125°C, 40Mbps, 5V, PROFIBUS, Full Fail-Safe, RS-485/RS-422 Transceiver

The ISL3159E is a ±15kV IEC61000 ESD protected, 5V powered, single transceiver that meets both the RS-485 and RS-422 standards for balanced communication. It also features the larger output voltage and higher data rate (up to 40Mbps) required by high speed PROFIBUS applications, and is offered in industrial and extended Industrial (-40 °C to +125 °C) temperature ranges. The low bus currents (+220 $\mu$ A/-150 $\mu$ A) present a 1/5 unit load to the RS-485 bus. This allows up to 160 transceivers on the network without violating the RS-485 specification's load limit and without using repeaters.

This transceiver requires a 5V  $\pm 10\%$  tolerance supply, and delivers at least a 2.1V differential output voltage over this supply range. This translates into better noise immunity (data integrity), longer reach, or the ability to drive up to six  $120\Omega$  terminations in "star" or other nonstandard bus topologies, at the exceptional 40Mbps data rate.

SCSI applications benefit from the ISL3159E's low receiver and transmitter part-to-part skews. The ISL3159E is perfect for high speed parallel applications requiring simultaneous capture of large numbers of bits. The low bit-to-bit skew eases the timing constraints on the data latching signal.

Receiver (Rx) inputs feature a "full fail-safe" design, which ensures a logic high Rx output if Rx inputs are floating, shorted, or terminated but undriven. Rx outputs feature high drive levels (typically >30mA at  $V_{OL} = 1V$ ) to ease the design of optically isolated interfaces.

Hot plug circuitry ensures that the Tx and Rx outputs remain in a high impedance state while the power supply stabilizes.

Driver (Tx) outputs are short-circuit protected, even for voltages exceeding the power supply voltage. Additionally, on-chip thermal shutdown circuitry disables the Tx outputs to prevent damage if power dissipation becomes excessive.

### **Related Literature**

· For a full list of related documents, refer to our website

### **Features**

- Large differential V<sub>OUT</sub> ..... 2.8V into 54Ω Better noise immunity, or drive up to 6 terminations
- High data rates..... up to 40Mbps
- Specified for +125°C operation
- 11/13ns (maximum) Tx/Rx propagation delays; 1.5ns (maximum) skew
- 1/5 unit load allows up to 160 devices on the bus
- Full fail-safe (open, shorted, terminated/undriven) receiver
- High Rx I<sub>OL</sub> to drive optocouplers for isolated applications
- Hot plug Tx and Rx outputs remain three-state during power-up
- Low quiescent supply current...... 4mA
- + Low current shutdown mode  $\ldots \ldots \ldots 1 \mu A$
- -7V to +12V common-mode input voltage range
- Three-state Rx and Tx outputs
- Operates from a single +5V supply (10% tolerance)
- Current limiting and thermal shutdown for driver overload protection
- Pb-free (RoHS compliant)

### **Applications**

- PROFIBUS DP and FMS networks
- SCSI "fast 40" drivers and receivers
- Motor controller/position encoder systems
- Factory automation
- Field bus networks
- Security networks
- · Building environmental control systems
- Industrial/process control networks





FIGURE 1. TYPICAL OPERATING CIRCUIT



FN6364 Rev.3.00 Aug 28, 2017

### **Ordering Information**

| PART NUMBER<br>( <u>Notes 3, 4</u> ) | PART MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG. DWG. # |
|--------------------------------------|--------------|---------------------|-----------------------------|-------------|
| ISL3159EIBZ ( <u>Note 1</u> )        | 3159 EIBZ    | -40 to +85          | 8 Ld SOIC                   | M8.15       |
| ISL3159EIUZ ( <u>Note 1</u> )        | 3159Z        | -40 to +85          | 8 Ld MSOP                   | M8.118      |
| ISL3159EIRZ ( <u>Note 2</u> )        | 159Z         | -40 to +85          | 10 Ld DFN                   | L10.3x3C    |
| ISL3159EFBZ ( <u>Note 1</u> )        | 3159 EFBZ    | -40 to +125         | 8 Ld SOIC                   | M8.15       |
| ISL3159EFUZ ( <u>Note 1</u> )        | 159FZ        | -40 to +125         | 8 Ld MSOP                   | M8.118      |
| ISL3159EFRZ ( <u>Note 2</u> )        | 59FZ         | -40 to +125         | 10 Ld DFN                   | L10.3x3C    |

NOTES:

- 1. Add "-T" suffix for 2.5k unit or "-T7A" suffix for 250 unit tape and reel options. Refer to TB347 for details on reel specifications.
- 2. Add "-T" suffix for 6k unit or "-T7A" suffix for 250 unit tape and reel options. Refer to TB347 for details on reel specifications.
- 3. Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 4. For Moisture Sensitivity Level (MSL), refer to the product information page for the ISL 3159E. For more information on MSL, refer to TB363.

#### TABLE 1. KEY DIFFERENCES BETWEEN HIGH-SPEED INTERFACE FAMILY OF PARTS

| PART NUMBER | FULL/HALF DUPLEX | VCC<br>(V) | VOD<br>(V) | DATA RATE<br>(Mbps) |
|-------------|------------------|------------|------------|---------------------|
| ISL3179E    | Half             | 3.3        | 1.5        | 40                  |
| ISL3180E    | Full             | 3.3        | 1.5        | 40                  |
| ISL3159E    | Half             | 5          | 2.1        | 40                  |
| ISL3259E    | Half             | 5          | 2.1        | 100                 |

### **Pin Configurations**

DE 3

DI



6 A/Y

5 GND





### **Truth Table**

| TRANSMITTING   |        |                                                                            |                                                                                                                                                              |  |  |  |  |
|----------------|--------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| INPUTS OUTPUTS |        |                                                                            |                                                                                                                                                              |  |  |  |  |
| DE DI B/Z A/   |        |                                                                            |                                                                                                                                                              |  |  |  |  |
| 1              | 1      | 0                                                                          | 1                                                                                                                                                            |  |  |  |  |
| 1              | 0      | 1                                                                          | 0                                                                                                                                                            |  |  |  |  |
| 0              | Х      | High-Z                                                                     | High-Z                                                                                                                                                       |  |  |  |  |
| 0              | Х      | High-Z * High-Z *                                                          |                                                                                                                                                              |  |  |  |  |
|                | INPUTS | INPUTS           DE         DI           1         1           1         0 | INPUTS         OUTF           DE         DI         B/Z           1         1         0           1         0         1           0         X         High-Z |  |  |  |  |

NOTE: \*Shutdown mode

### **Truth Table**

|    | RECEIVING     |                                  |              |  |  |  |  |
|----|---------------|----------------------------------|--------------|--|--|--|--|
|    | INPUTS OUTPUT |                                  |              |  |  |  |  |
| RE | DE            | A-B                              | RO           |  |  |  |  |
| 0  | 0             | V <sub>AB</sub> ≥ -0.05V         | 1            |  |  |  |  |
| 0  | 0             | -0.05V > V <sub>AB</sub> > -0.2V | Undetermined |  |  |  |  |
| 0  | 0             | $V_{AB} \le -0.2V$               | 0            |  |  |  |  |
| 0  | 0             | Inputs Open/Shorted              | 1            |  |  |  |  |
| 1  | 1             | X                                | High-Z       |  |  |  |  |
| 1  | 0             | X                                | High-Z*      |  |  |  |  |

NOTE: \*Shutdown mode



### **Pin Descriptions**

| PIN             | FUNCTION                                                                                                                                                                                                                                        |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO              | Receiver output.<br>If A-B ≥ -50mV, RO is high.<br>If A-B ≤ -200mV, RO is low.<br>If A and B are unconnected (floating) or shorted, or connected to a terminated bus that is undriven, RO is high.                                              |
| RE              | Receiver output enable.<br>RO is enabled when RE is low.<br>RO is high impedance when RE is high.<br>If the Rx enable function isn't required, connect RE directly to GND.                                                                      |
| DE              | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high. They are high impedance when DE is low. If the Tx enable function isn't required, connect DE to $V_{CC}$ through a $1\mathbf{k}\Omega$ or greater resistor. |
| DI              | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low.                                                                                                                 |
| GND             | Ground connection. This is also the potential of the DFN's exposed metal pad.                                                                                                                                                                   |
| A/Y             | $\pm$ 15kV IEC61000 ESD protected RS-485/422 level, noninverting receiver input and noninverting driver output. This pin is an input (A) if DE = 0; pin is an output (Y) if DE = 1.                                                             |
| B/Z             | $\pm$ 15kV IEC61000 ESD protected RS-485/422 level, inverting receiver input and inverting driver output. This pin is an input (B) if DE = 0; pin is an output (Z) if DE = 1.                                                                   |
| v <sub>cc</sub> | System power supply input (4.5V to 5.5V).                                                                                                                                                                                                       |
| NC              | No internal connection.                                                                                                                                                                                                                         |
| EP              | The exposed metal pad on the bottom of the DFN; connect to GND.                                                                                                                                                                                 |

### **Typical Operating Circuit**



FIGURE 2. TYPICAL OPERATING CIRCUIT

#### **Absolute Maximum Ratings**

| V <sub>CC</sub> to GND |                                       |
|------------------------|---------------------------------------|
| Input Voltages         |                                       |
| DI, DE, RE             |                                       |
| Input/Output Voltages  |                                       |
| A/Y, B/Z               |                                       |
| R0                     | 0.3V to (V <sub>CC</sub> +0.3V)       |
| Short-circuit Duration |                                       |
| Υ, Ζ                   | Continuous                            |
| ESD Rating Refer       | to <u>"Electrical Specifications"</u> |

#### **Operating Conditions**

**Temperature Range** 

| ISL3159EF | - | 40°C to +125°C |
|-----------|---|----------------|
| ISL3159EI |   | 40°C to +85°C  |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 5.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. Refer to <u>TB379</u> for details.
- 6. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. Refer to <u>TB379</u>.
- 7. For  $\theta_{\text{JC}},$  the "case temp" location is taken at the package top center.
- 8. For  $\theta_{\text{JC}}$  the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; unless otherwise specified. Typical values are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C, (<u>Note 9</u>)

| PARAMETER                                                                                         | SYMBOL            | TEST CONDITIONS                                                                |                                 | TEMP<br>(°C) | MIN<br>( <u>Note 19</u> ) | ТҮР  | MAX<br>( <u>Note 19</u> ) | UNIT |
|---------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------|---------------------------------|--------------|---------------------------|------|---------------------------|------|
| DC CHARACTERISTICS                                                                                |                   |                                                                                |                                 |              |                           |      |                           | ·    |
| Driver Differential V <sub>OUT</sub>                                                              | V <sub>OD</sub>   | No Load                                                                        |                                 | Full         | -                         | -    | v <sub>cc</sub>           |      |
|                                                                                                   |                   | $R_{L} = 100\Omega (RS-422) (Figure 1000)$                                     | <u>re 3A</u> )                  | Full         | 2.6                       | 3.4  | -                         | v    |
|                                                                                                   |                   | $R_{L} = 54\Omega (RS-485)$                                                    | I Suffix                        | Full         | 2.1                       | 2.8  | V <sub>CC</sub>           | v    |
|                                                                                                   |                   | ( <u>Figure 3A</u> )                                                           | F Suffix, ( <u>Note 18</u> )    | Full         | 2.1                       | 2.8  | v <sub>cc</sub>           | v    |
|                                                                                                   |                   | $R_L = 60\Omega$ , $-7V \le V_{CM} \le 12^{\circ}$                             | V ( <u>Figure 3B, Note 18</u> ) | Full         | 1.9                       | 2.7  | -                         | v    |
| Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for<br>Complementary Output States | ΔV <sub>OD</sub>  | $R_L = 54\Omega$ or 100Ω ( <u>Figure 3A</u> )                                  |                                 | Full         | -                         | 0.01 | 0.2                       | v    |
| Driver Common-Mode V <sub>OUT</sub>                                                               | V <sub>OC</sub>   | $R_L = 54\Omega$ or 100Ω (Figure 3A, Note 18)                                  |                                 | Full         | -                         | 2    | 3                         | v    |
| Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output States  | ΔV <sub>OC</sub>  | $R_L = 54\Omega$ or 100Ω ( <u>Figure 3A</u> )                                  |                                 | Full         | -                         | 0.01 | 0.2                       | v    |
| Logic Input High Voltage                                                                          | VIH               | DI, DE, RE                                                                     |                                 | Full         | 2                         | -    | -                         | v    |
| Logic Input Low Voltage                                                                           | VIL               | DI, DE, RE                                                                     |                                 | Full         | -                         | -    | 0.8                       | v    |
| Logic Input Current                                                                               | IIN1              | $DI = DE = \overline{RE} = 0V \text{ or } V_{CC}$                              |                                 | Full         | -2                        | -    | 2                         | μA   |
| Input Current (A/Y, B/Z)                                                                          | I <sub>IN2</sub>  | DE = 0V, V <sub>CC</sub> = 0V or 5.5V                                          | V <sub>IN</sub> = 12V           | Full         | -                         | -    | 220                       | μA   |
|                                                                                                   |                   |                                                                                | V <sub>IN</sub> = -7V           | Full         | -160                      | -    | -                         | μA   |
| Driver Short-Circuit Current,<br>V <sub>0</sub> = High or Low                                     | I <sub>OSD1</sub> | $DE = V_{CC}, -7V \le V_{Y} \text{ or } V_{Z} \le 12V \ (\underline{Note 11})$ |                                 | Full         | -                         | -    | ±250                      | mA   |
| Differential Capacitance                                                                          | CD                | A/Y to B/Z                                                                     |                                 | 25           | -                         | 9    | -                         | pF   |
| Receiver Differential Threshold<br>Voltage                                                        | V <sub>TH</sub>   | $-7V \le V_{CM} \le 12V$                                                       |                                 | Full         | -200                      | -    | -50                       | mV   |

#### **Thermal Information**

| Thermal Resistance (Typical)                    | θ <sub>JA</sub> (°C/W) | θ <b>JC</b> (°C∕W)    |
|-------------------------------------------------|------------------------|-----------------------|
| 8 Ld SOIC Package ( <u>Notes 5</u> , <u>7</u> ) | 105                    | 60                    |
| 8 Ld MSOP Package ( <u>Notes 5</u> , <u>7</u> ) | 140                    | 55                    |
| 10 Ld DFN Package ( <u>Notes 6</u> , <u>8</u> ) | 46                     | 3.5                   |
| Maximum Junction Temperature (Plastic Pac       | kage)                  | +150°C                |
| Maximum Storage Temperature Range               | 6                      | 5°C to +150°C         |
| Pb-free Reflow Profile                          |                        | Refer to <u>TB493</u> |



**Electrical Specifications** Test Conditions:  $V_{CC}$  = 4.5V to 5.5V; unless otherwise specified. Typical values are at  $V_{CC}$  = 5V,  $T_A$  = +25°C, (<u>Note 9</u>) (Continued)

| PARAMETER                                               | SYMBOL                              | TEST CONDITIONS                                                                             | TEMP<br>(°C) | MIN<br>( <u>Note 19</u> ) | ТҮР    | MAX<br>( <u>Note 19</u> ) | UNIT |
|---------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------|--------------|---------------------------|--------|---------------------------|------|
| Receiver Input Hysteresis                               | ∆V <sub>TH</sub>                    | V <sub>CM</sub> = 0V                                                                        | 25           | -                         | 28     | -                         | mV   |
| Receiver Output High Voltage                            | V <sub>OH</sub>                     | I <sub>0</sub> = -8mA, V <sub>ID</sub> = -50mV                                              | Full         | V <sub>CC</sub> - 0.5     | -      | -                         | v    |
| Receiver Output Low Voltage                             | V <sub>OL</sub>                     | I <sub>0</sub> = +10mA, V <sub>ID</sub> = -200mV                                            | Full         | -                         | -      | 0.4                       | v    |
| Receiver Output Low Current                             | I <sub>OL</sub>                     | V <sub>OL</sub> = 1V, V <sub>ID</sub> = -200mV                                              | Full         | 25                        | 40     | -                         | mA   |
| Three-state (high impedance)<br>Receiver Output Current | I <sub>OZR</sub>                    | $0.4V \le V_0 \le 2.4V$                                                                     | Full         | -1                        | 0.015  | 1                         | μΑ   |
| Receiver Input Resistance                               | R <sub>IN</sub>                     | $-7V \le V_{CM} \le 12V$                                                                    | Full         | 54                        | 80     | -                         | kΩ   |
| Receiver Short-Circuit Current                          | I <sub>OSR</sub>                    | $0V \le V_0 \le V_{CC}$                                                                     | Full         | ±20                       | -      | ±110                      | mA   |
| SUPPLY CURRENT                                          |                                     | 1                                                                                           | 1            | 1                         |        |                           |      |
| No-Load Supply Current ( <u>Note 10</u> )               | Icc                                 | DI = DE = OV or V <sub>CC</sub>                                                             | Full         | -                         | 2.6    | 4                         | mA   |
| Shutdown Supply Current                                 | I <sub>SHDN</sub>                   | $DE = OV, \overline{RE} = V_{CC}, DI = OV \text{ or } V_{CC}$                               | Full         | -                         | 0.05   | 1                         | μA   |
| ESD PERFORMANCE                                         |                                     | 1                                                                                           | 1            | 1                         |        |                           |      |
| RS-485 Pins (A/Y, B/Z)                                  |                                     | IEC61000-4-2, Air-Gap Discharge Method                                                      | 25           | -                         | ±15    | -                         | kV   |
|                                                         |                                     | IEC61000-4-2, Contact Discharge Method                                                      | 25           | -                         | ±8     | -                         | kV   |
|                                                         |                                     | Human Body Model, From Bus Pins to GND                                                      | 25           | -                         | ±16.5  | -                         | kV   |
| All Pins                                                |                                     | HBM, per MIL-STD-883 Method 3015                                                            | 25           | -                         | > ±9   | -                         | kV   |
|                                                         |                                     | Machine Model                                                                               | 25           | -                         | > ±400 | -                         | v    |
| DRIVER SWITCHING CHARACTERIS                            | TICS                                | I                                                                                           |              | 1                         |        |                           |      |
| Maximum Data Rate                                       | f <sub>MAX</sub>                    | $V_{OD} \ge \pm 1.5V$ , $R_D = 54\Omega$ , $C_L = 100pF(Figure 6)$                          | Full         | 40                        | -      | -                         | Mbps |
| Driver Differential Output Delay                        | t <sub>DD</sub>                     | $R_D = 54\Omega$ , $C_D = 50pF$ ( <u>Figure 4</u> )                                         | Full         | -                         | 8      | 12                        | ns   |
| Driver Differential Output Skew                         | <sup>t</sup> skew                   | $R_D = 54\Omega$ , $C_D = 50pF$ ( <u>Figure 4</u> )                                         | Full         | -                         | 0.5    | 1.5                       | ns   |
| Prop Delay Part-to-Part Skew                            | t <sub>SKP-P</sub>                  | $R_{D} = 54\Omega, C_{D} = 50pF (Figure 4, Note 17)$                                        | Full         | -                         | -      | 4                         | ns   |
| Driver Differential Rise or Fall<br>Time                | t <sub>R</sub> , t <sub>F</sub>     | $R_D = 54\Omega, C_D = 50pF(\frac{Figure 4}{2})$                                            | Full         | 2                         | 5      | 8                         | ns   |
| Driver Enable to Output High                            | t <sub>ZH</sub>                     | $R_L = 110\Omega$ , $C_L = 50pF$ , SW = GND<br>(Figure 5, Note 12)                          | Full         | -                         | 13     | 20                        | ns   |
| Driver Enable to Output Low                             | <sup>t</sup> zL                     | $R_L = 110\Omega$ , $C_L = 50pF$ , SW = $V_{CC}$<br>(Figure 5, Note 12)                     | Full         | -                         | 11     | 20                        | ns   |
| Driver Enable Time Skew                                 | <sup>t</sup> enskew                 | t <sub>ZH</sub> (Y or Z) - t <sub>ZL</sub> (Z or Y)                                         | Full         | -                         | 2.5    | -                         | ns   |
| Driver Disable from Output High                         | t <sub>HZ</sub>                     | $R_L = 110\Omega$ , $C_L = 50pF$ , SW = GND ( <u>Figure 5</u> )                             | Full         | -                         | 14     | 20                        | ns   |
| Driver Disable from Output Low                          | t <sub>LZ</sub>                     | $R_L = 110\Omega$ , $C_L = 50pF$ , SW = $V_{CC}$ (Figure 5)                                 | Full         | -                         | 12     | 20                        | ns   |
| Driver Disable Time Skew                                | <sup>t</sup> DISSKEW                | $ t_{HZ} (Y \text{ or } Z) - t_{LZ} (Z \text{ or } Y) $                                     | Full         | -                         | 3      | -                         | ns   |
| Time to Shutdown                                        | t <sub>SHDN</sub>                   | ( <u>Note 14</u> )                                                                          | Full         | 60                        | -      | 600                       | ns   |
| Driver Enable from Shutdown to<br>Output High           | t <sub>ZH(SHDN)</sub>               | R <sub>L</sub> = 110Ω, C <sub>L</sub> = 50pF, SW = GND<br>( <u>Figure 5, Notes 14, 15</u> ) | Full         | -                         | -      | 1000                      | ns   |
| Driver Enable from Shutdown to<br>Output Low            | <sup>t</sup> ZL(SHDN)               | $R_L = 110\Omega$ , $C_L = 50pF$ , SW = V <sub>CC</sub><br>(Figure 5, Notes 14, 15)         | Full         | -                         | -      | 1000                      | ns   |
| RECEIVER SWITCHING CHARACTER                            | ISTICS                              |                                                                                             | 1            | 1                         |        |                           |      |
| Maximum Data Rate                                       | f <sub>MAX</sub>                    | $V_{ID} = \pm 1.5V$                                                                         | Full         | 40                        | -      | -                         | Mbps |
| Receiver Input to Output Delay                          | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 7)                                                                                  | Full         | -                         | 9      | 13                        | ns   |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub>     | <sup>t</sup> SKD                    | (Figure 7)                                                                                  | Full         | -                         | 0      | 1.5                       | ns   |
| Prop Delay Part-to-Part Skew                            | t <sub>SKP-P</sub>                  | (Figure 7, Note 17)                                                                         | Full         | -                         | -      | 4                         | ns   |

FN6364 Rev.3.00 Aug 28, 2017



**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; unless otherwise specified. Typical values are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C, (Note 9) (Continued)

| PARAMETER                                       | SYMBOL                 | TEST CONDITIONS                                                                    | TEMP<br>(°C) | MIN<br>( <u>Note 19</u> ) | ТҮР | MAX<br>( <u>Note 19</u> ) | UNIT |
|-------------------------------------------------|------------------------|------------------------------------------------------------------------------------|--------------|---------------------------|-----|---------------------------|------|
| Receiver Enable to Output High                  | t <sub>ZH</sub>        | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND<br>( <u>Figure 8</u> , <u>Note 13</u> ) | Full         | -                         | -   | 12                        | ns   |
| Receiver Enable to Output Low                   | t <sub>ZL</sub>        | $R_{L} = 1k\Omega, C_{L} = 15pF, SW = V_{CC}$ (Figure 8, Note 13)                  | Full         | -                         | -   | 12                        | ns   |
| Receiver Disable from Output High               | t <sub>HZ</sub>        | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 8</u> )                     | Full         | -                         | -   | 12                        | ns   |
| Receiver Disable from Output Low                | t <sub>LZ</sub>        | $R_L = 1k\Omega, C_L = 15pF, SW = V_{CC} (Figure 8)$                               | Full         | -                         | -   | 12                        | ns   |
| Time to Shutdown                                | <sup>t</sup> SHDN      | ( <u>Note 14</u> )                                                                 | Full         | 60                        | -   | 600                       | ns   |
| Receiver Enable from Shutdown to<br>Output High | t <sub>ZH</sub> (SHDN) | $R_{L} = 1k\Omega, C_{L} = 15pF, SW = GND$<br>(Figure 8, Notes 14, 16)             | Full         | -                         | -   | 1000                      | ns   |
| Receiver Enable from Shutdown to<br>Output Low  | t <sub>ZL(SHDN)</sub>  | $R_L = 1k\Omega, C_L = 15pF, SW = V_{CC}$<br>(Figure 8, Notes 14, 16)              | Full         | -                         | -   | 1000                      | ns   |

NOTES:

9. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.

10. Supply current specification is valid for loaded drivers when DE = 0V.

- 11. Applies to peak current. Refer to <u>"Typical Performance Curves" on page 8</u> for more information.
- 12. Because of the shutdown feature, keep  $\overline{RE} = 0$  to prevent the device from entering SHDN.
- 13. Because of the shutdown feature, the  $\overline{RE}$  signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
- 14. These ICs are put into shutdown by bringing RE high and DE low. If the inputs are in this state for less than 60ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 700ns, the parts are guaranteed to have entered shutdown. See <u>"Low Power Shutdown Mode" on page 12</u>.
- 15. Keep  $\overline{RE}$  = VCC, and set the DE signal low time >700ns to ensure that the device enters SHDN.
- 16. Set the  $\overline{\text{RE}}$  signal high time >700ns to ensure that the device enters SHDN.
- 17. This is the part-to-part skew between any two units tested with identical test conditions (temperature, V<sub>CC</sub>, etc.).
- 18.  $V_{CC} = 5V \pm 5\%$
- 19. Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested.

### **Test Circuits and Waveforms**



FIGURE 3A.  $\rm V_{OD}$  AND  $\rm V_{OC}$ 



FIGURE 3B.  $\mathbf{V}_{\textbf{OD}}$  with common-mode load

FIGURE 3. DC DRIVER TEST CIRCUITS







FIGURE 4A. TEST CIRCUIT

FIGURE 4B. MEASUREMENT POINTS

FIGURE 4. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES



| PARAMETER             | OUTPUT | RE                   | DI  | SW              |
|-----------------------|--------|----------------------|-----|-----------------|
| t <sub>HZ</sub>       | Y/Z    | x                    | 1/0 | GND             |
| t <sub>LZ</sub>       | Y/Z    | x                    | 0/1 | V <sub>CC</sub> |
| <sup>t</sup> zн       | Y/Z    | 0 ( <u>Note 12</u> ) | 1/0 | GND             |
| t <sub>ZL</sub>       | Y/Z    | 0 ( <u>Note 12</u> ) | 0/1 | V <sub>CC</sub> |
| t <sub>HZ(SHDN)</sub> | Y/Z    | 1 ( <u>Note 15</u> ) | 1/0 | GND             |
| t <sub>LZ(SHDN)</sub> | Y/Z    | 1 ( <u>Note 15</u> ) | 0/1 | v <sub>cc</sub> |

FIGURE 5A. TEST CIRCUIT



FIGURE 5B. MEASUREMENT POINTS

FIGURE 5. DRIVER ENABLE AND DISABLE TIMES



FIGURE 6A. TEST CIRCUIT



FIGURE 6B. MEASUREMENT POINTS

FIGURE 6. DRIVER DATA RATE



#### Test Circuits and Waveforms (Continued)





**FIGURE 7A. TEST CIRCUIT** 







| PARAMETER                                | DE | Α     | sw              |
|------------------------------------------|----|-------|-----------------|
| t <sub>HZ</sub>                          | 0  | +1.5V | GND             |
| t <sub>LZ</sub>                          | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH</sub> ( <u>Note 13</u> )       | 0  | +1.5V | GND             |
| t <sub>ZL</sub> ( <u>Note 13</u> )       | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>HZ(SHDN)</sub> ( <u>Note 16</u> ) | 0  | +1.5V | GND             |
| t <sub>LZ(SHDN)</sub> ( <u>Note 16</u> ) | 0  | -1.5V | v <sub>cc</sub> |

**FIGURE 8A. TEST CIRCUIT** 



FIGURE 8B. MEASUREMENT POINTS



### Typical Performance Curves V<sub>CC</sub> = 5V, T<sub>A</sub> = +25°C; unless otherwise specified





TEMPERATURE



### Typical Performance Curves V<sub>CC</sub> = 5V, T<sub>A</sub> = +25°C; unless otherwise specified (Continued)







FIGURE 13. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE







FIGURE 12. SUPPLY CURRENT vs TEMPERATURE



FIGURE 14. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE





### Typical Performance Curves $v_{cc} = 5V$ , $T_A = +25$ °C; unless otherwise specified (Continued)









FIGURE 18. DRIVER AND RECEIVER WAVEFORMS DRIVING 350 FEET (107 METERS) OF CAT5 CABLE (DOUBLE TERMINATED WITH 120Ω)

### **Die Characteristics**

## SUBSTRATE AND DFN THERMAL PAD POTENTIAL (POWERED UP)

GND

#### PROCESS

Si Gate BiCMOS

### **Application Information**

RS-485 and RS-422 are differential (balanced) data transmission standards for use in long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 receivers on each bus, assuming one unit load devices. RS-485 is a true multipoint standard, which allows up to 32 one unit load devices (any mix of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 specification requires that drivers must handle bus contention without sustaining any damage.

Another important advantage of RS-485 is the extended Common-Mode Range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for cable lengths as long as 4000ft (~1200m), so the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields.

#### **Receiver (Rx) Features**

This transceiver utilizes a differential input receiver for maximum noise immunity and common-mode rejection. Input sensitivity is  $\pm 200$  mV, as required by the RS422 and RS-485 specifications. Receiver inputs function with common-mode voltages as great as 7V outside the power supplies (that is,  $\pm 12V$  and  $\pm 7V$ ), making them ideal for long networks, or industrial environments, where induced voltages are a realistic concern.

The receiver input resistance of 50k $\Omega$  surpasses the RS-422 specification of 4k $\Omega$ , and is five times the RS-485 "Unit Load" (UL) requirement of 12k $\Omega$  minimum. Thus, the ISL3159E is known as a "one-fifth UL" transceiver, and there can be up to 160 devices on the RS-485 bus while still complying with the RS-485 loading specification.

The receiver is a "full fail-safe" version that guarantees a high level receiver output if the receiver inputs are unconnected (floating), shorted together, or connected to a terminated bus with all the transmitters disabled (terminated/undriven).

Rx outputs deliver large low state currents (typically >30mA) at  $V_{OL} = 1V$  (to ease the design of optically coupled isolated networks).

Receivers easily meet the 40Mbps data rate supported by the driver, and the receiver output is tri-statable using the active low  $\overline{\text{RE}}$  input.

#### **Driver (Tx) Features**

The RS-485/RS-422 driver is a differential output device that delivers at least 2.1V across a 54 $\Omega$  load (RS-485/PROFIBUS), and at least 2.6V across a 100 $\Omega$  load (RS-422) even with V<sub>CC</sub> = 4.5V. The drivers feature low propagation delay skew to maximize bit width and to minimize EMI.

Driver outputs are not slew rate limited, so faster output transition times allow data rates of at least 40Mbps. Driver outputs are tri-statable using the active high DE input. For parallel applications, bit-to-bit skews between any two ISL3159E transmitter and receiver pairs are guaranteed to be no worse than 8ns (4ns max for any two Tx, 4ns max for any two Rx).

#### High V<sub>OD</sub> Improves Noise Immunity and Flexibility

The ISL3159E driver design delivers larger differential output voltages (V<sub>OD</sub>) than the RS-485 standard requires, or than most RS-485 transmitters can deliver. The minimum  $\pm 2.1V V_{OD}$  guarantees at least  $\pm 600$ mV more noise immunity than networks built using standard 1.5V V<sub>OD</sub> transmitters.

Another advantage of the large V<sub>OD</sub> is the ability to drive more than two bus terminations, which allows use of the ISL3159E in "star" and other multiterminated, nonstandard network topologies. Figure 9 on page 8 details the transmitter's V<sub>OD</sub> vs I<sub>OUT</sub> characteristic, and includes load lines for four (30Ω) and six (20Ω) 120Ω terminations. Figure 9 shows that the driver typically delivers 1.9/1.5V into 4/6 terminations, even at +85°C. The RS-485 standard requires a minimum 1.5V V<sub>OD</sub> into two terminations, but the ISL3159E typically delivers RS-485 voltage levels with 2x to 3x the number of terminations.

#### **ESD** Protection

All pins on the ISL3159E include Class 3 (>9kV) Human Body Model (HBM) ESD protection structures, but the RS-485 pins (driver outputs and receiver inputs) incorporate advanced structures allowing them to survive ESD events in excess of  $\pm 16.5$ kV HBM and  $\pm 15$ kV IEC61000-4-2. The RS-485 pins are particularly vulnerable to ESD strikes because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that can destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up and without degrading the RS-485 common-mode range of -7V to +12V. This built-in ESD protection eliminates the need for board level protection structures (for example, transient suppression diodes) and the associated, undesirable capacitive load they present.

#### IEC61000-4-2 Testing

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-485 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The IEC61000 standard's lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-485 pins allows the design of equipment meeting Level 4 criteria without the need for additional board level protection on the RS-485 port.

#### **AIR-GAP DISCHARGE TEST METHOD**

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is more difficult to obtain repeatable results. The ISL3159E RS-485 pins withstand ±15kV air-gap discharges.



#### **CONTACT DISCHARGE TEST METHOD**

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than ±9kV. The RS-485 pins of the ISL3159E survive ±8kV contact discharges.

#### **Hot Plug Function**

When a piece of equipment powers up, a period of time occurs in which the processor or ASIC driving the RS-485 control lines (DE,  $\overline{\text{RE}}$ ) is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may crash the bus. To avoid this scenario, the ISL3159E incorporates a "hot plug" function. Circuitry monitoring V<sub>CC</sub> ensures that, during power-up and power-down, the Tx and Rx outputs remain disabled, regardless of the state of DE and  $\overline{\text{RE}}$ , if V<sub>CC</sub> is less than ~3.2V. This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states.



FIGURE 20. HOT PLUG PERFORMANCE (ISL3159E) vs ISL83088E WITHOUT HOT PLUG CIRCUITRY

#### **Data Rate, Cables and Terminations**

Twisted pair is the cable of choice for RS-485, RS-422 and PROFIBUS networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common-mode signals, which are effectively rejected by the differential receivers in these ICs.

According to guidelines in the RS-422 and PROFIBUS specifications, networks operating at data rates in excess of 3Mbps should be limited to cable lengths of 100m (328ft) or less, and the PROFIBUS specification recommends that the more expensive "Type A" (22AWG) cable be used. The ISL3159E's large differential output swing, fast transition times, and high drive-current output stages allow operation even at 40Mbps over standard "CAT5" cables in excess of 100m (328ft). Figure 18 on page 10 details the ISL3159E performance at this condition, with a 120 $\Omega$  termination resistor at both the driver and the receiver ends. Note that the differential signal delivered to the receiver at the end of the cable (A-B) still exceeds 1V, so even longer cables could be driven if lower noise margins are

acceptable. Of course, jitter or some other criteria may limit the network to shorter cable lengths than those discussed here. If more noise margin is desired, shorter cables produce a larger receiver input signal as illustrated in <u>Figure 17 on page 10</u>. Performance should be even better if using the "Type A" cable.

The ISL3159E may also be used at slower data rates over longer cables, but some limitations apply. The Rx is optimized for high speed operation, so its output may glitch if the Rx input differential transition times are too slow. Keeping the transition times below 500ns, (which equates to the Tx driving a 1000ft (305m) CAT 5 cable) yields excellent performance across the full operating temperature range.

To minimize reflections, proper termination is imperative when using this high data rate transceiver. In point-to-point, or point-to-multipoint (single driver on bus) networks, the main cable should be terminated in its characteristic impedance (typically 120 $\Omega$  for "CAT5" and 220 $\Omega$  for "Type A") at the end farthest from the driver. In multireceiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multidriver) systems require that the main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible.

#### **Built-in Driver Overload Protection**

As stated previously, the RS-485 specification requires that drivers survive worst case bus contentions undamaged. These transmitters meet this requirement using driver output short-circuit current limits, and on-chip thermal shutdown circuitry.

The driver output stages incorporate short-circuit current limiting circuitry, which ensures that the output current never exceeds the RS-485 specification, even at the common-mode voltage range extremes. In the event of a major short-circuit condition, the device also includes a thermal shutdown feature that disables the drivers whenever the die temperature becomes excessive. This eliminates the power dissipation, allowing the die to cool. The drivers automatically reenable after the die temperature drops about 15 °. If the contention persists, the thermal shutdown/reenable cycle repeats until the fault is cleared. Receivers stay operational during thermal shutdown.

#### Low Power Shutdown Mode

This BiCMOS transceiver uses a fraction of the power required by its bipolar counterparts, but it also includes a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 50nA trickle. It enters shutdown whenever the receiver and driver are *simultaneously* disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns. Disabling both the driver and the receiver for less than 60ns guarantees that the transceiver will not enter shutdown.

Note that receiver and driver enable times increase when the transceiver enables from shutdown. Refer to <u>Notes 12</u>, <u>13</u>, <u>14</u>, <u>15</u>, and <u>16</u> on <u>page 6</u> for more information.



**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE            | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| August 28, 2017 | FM6364.3 | Added Related Literature section.<br>Added V <sub>AB</sub> information to Receiving Truth Table on page 2.<br>Applied Intersil A Renesas Company template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| August 25, 2015 | FN6364.2 | Added Key Differences table to page 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| July 29, 2015   | FN6364.1 | Reformatted datasheet to newest template and standards.         Ordering Information table - added MSL note 3.         Added in "Thermal Information" on page 4 Tjc for packages plus corresponding notes and changed Tja from 75 to 46 for DFN package.         Pin Description on page 3 - Added row for EP and added to description of GND.         Updated note references on Figures 5B and 8B.         Die Characteristics section on page 10: removed Transistor Count         Added Revision History table and About Intersil section.         Updated POD M8.118 from rev 2 to rev 4. Changes since rev 2:         · Updated to new intersil format by adding land pattern and moving dimensions from table onto drawing         - Corrected lead width dimension in side view 1 from "0.25 - 0.036" to "0.25 - 0.36"         Updated POD L10.3x3C from rev 1 to rev 4. Changes since rev 1:         - Updated Format to new standard         - Removed package outline and included center to center distance between lands on recommended land pattern.         - Removed Note 4 "Dimension b applies to the metallized terminal and is measured between 0.18mm and 0.30mm from the terminal tip." since it is not applicable to this package. Renumbered notes accordingly.         - Tiebar shown (if present) is a non-functional feature.         To: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends).         Updated POD M8.15 from rev 1 to rev 4. Changes since rev 1:         · Updated POD M8.15 from rev 1 to rev 4. Changes since rev 1: |  |



#### **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing, and high-end consumer markets.

For the most updated datasheet, application notes, related documentation, and related parts, see the respective product information page found at <u>www.intersil.com</u>.

For a listing of definitions and abbreviations of common terms used in our documents, visit www.intersil.com/glossary.

You can report errors or suggestions for improving this datasheet by visiting <u>www.intersil.com/ask</u>.

Reliability reports are also available from our website at www.intersil.com/support.

© Copyright Intersil Americas LLC 2007-2017. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <u>www.intersil.com/en/support/qualandreliability.html</u>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN6364 Rev.3.00 Aug 28, 2017



### **Package Outline Drawing**

M8.118

**8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE** Rev 4, 7/11

> ∕5∖ 3.0±0.05 Α D 8 4.9±0.15 <u>/</u>5 PIN#1 ID 1 2 в 0.65 BSC TOP VIEW

For the most recent package outline drawing, see <u>M8.118</u>.







TYPICAL RECOMMENDED LAND PATTERN

NOTES:

- 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- Dimensions are measured at Datum Plane "H". /5.
- 6. Dimensions in ( ) are for reference only.



### **Package Outline Drawing**

L10.3x3C

10 LEAD DUAL FLAT PACKAGE (DFN) Rev 4, 3/15



For the most recent package outline drawing, see <u>L10.3x3C</u>.





TYPICAL RECOMMENDED LAND PATTERN





NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends).
- **The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.**
- 6. Compliant to JEDEC MO-229-WEED-3 except for E-PAD dimensions.

