Negative Signal Swing, Sub-ohm, Dual SPST with Click and Pop Elimination Single Supply Switch

The Intersil ISL54063 and ISL54064 devices are a low ON-resistance, low voltage, bi-directional, dual single-pole/single-throw (SPST) analog switch. It is designed to operate from a single +1.8 V to +6.5 V supply and pass signals that swing down to 6.5 V below the positive supply rail. Targeted applications include battery powered equipment that benefit from low ron $(0.56 \Omega)$, low power consumption (20nA) and fast switching speeds ( t ON $=55 \mathrm{~ns}$, $\mathrm{t}_{\mathrm{OFF}}=18 \mathrm{~ns}$ ). The digital inputs are 1.8 V logic-compatible up to a +3 V supply. The ISL54063 and ISL54064 also features integrated circuitry to eliminate click and pop noise to an audio speaker. The ISL54063, ISL54064 are offered in a small form factor package, alleviating board space limitations. It is available in a tiny 10 Ld $1.8 \times 1.4 \mathrm{~mm} \mu$ TQFN or $10 \mathrm{Ld} 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN package.
The ISL54063 is a committed dual single-pole/single-throw (SPST) that consist of two normally open (NO) switches with independent logic control. The ISL54064 is a committed dual single-pole/single-throw (SPST) that consist of two normally closed (NC) switches with independent logic control.

TABLE 1. FEATURES AT A GLANCE

|  | ISL54063 | ISL54064 |
| :---: | :---: | :---: |
| Number of Switches | 2 | 2 |
| SW | SPST NO | SPST NC |
| 4.3 V ron | $0.65 \Omega$ | $0.65 \Omega$ |
| 4.3 V ton/toff | 43ns/23ns | $43 \mathrm{~ns} / 23 \mathrm{~ns}$ |
| 2.7 V ron | $0.9 \Omega$ | $0.9 \Omega$ |
| 2.7 V ton/toff | $55 \mathrm{~ns} / 18 \mathrm{~ns}$ | $55 \mathrm{~ns} / 18 \mathrm{~ns}$ |
| 1.8 V ron | $1.8 \Omega$ | $1.8 \Omega$ |
| 1.8 V ton/toff | 145ns/28ns | 145ns/28ns |
| Packages | 10 Ld $\mu$ TQFN, 10 Ld TDFN |  |



## Features

- Pb-free (RoHS Compliant)
- Negative Signal Swing (Max 6.5V below V+)
- Audio Click and Pop Elimination Circuitry
- ON-Resistance (ron)
- $\mathrm{V}+=+4.5 \mathrm{~V}$ $.0 .55 \Omega$
- $\mathrm{V}+=+4.3 \mathrm{~V}$ $.0 .57 \Omega$
- $\mathrm{V}+=+2.7 \mathrm{~V}$ $.0 .82 \Omega$
- $\mathrm{V}+=+1.8 \mathrm{~V}$ $.1 .8 \Omega$
- roN Matching Between Channels . . . . . . . . . . . . . . . . . $10 \mathrm{~m} \Omega$
- roN Flatness Across Signal Range . . . . . . . . . . . . . . . . $0.35 \Omega$
- Low THD+N @ $32 \Omega$ Load . . . . . . . . . . . . . . . . . . . . . . 0.02\%
- Single Supply Operation. . . . . . . . . . . . . . . . . . +1.8 V to +6.5 V
-Low Power Consumption @ 3V (PD) . . . . . . . . . . . 24nW
- Fast Switching Action (V+ = +4.3V)
- $\mathrm{t}_{\mathrm{ON}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 ns
- toff . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $23 n \mathrm{n}$
- ESD HBM Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . >6kV
- Guaranteed Break-before-Make
- 1.8 V Logic Compatible (+3V supply)
- Low I+ Current when $\mathrm{V}_{\mathrm{INH}}$ is not at the $\mathrm{V}+$ Rail
- Available in 10 Ld $\mu$ TQFN $1.8 \times 1.4 \mathrm{~mm}$ and 10 Ld $3 x 3 \mathrm{~mm}$ TDFN


## Applications

- Audio and Video Switching
- Battery powered, Handheld, and Portable Equipment
- MP3 and Multimedia Players
- Cellular/mobile Phones
- Pagers
- Laptops, Notebooks, Palmtops
- Portable Test and Measurement
- Medical Equipment


## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"

Pinouts (Note 1)


ISL54063 (10 LD $\mu$ TQFN) TOP VIEW


NOTE:

1. Switches Shown for $\mathrm{INx}=$ Logic " 0 ".

## Truth Table

| INx | ISL54063 <br> NOx to COMx | ISL54064 <br> NCx to COMx |
| :---: | :---: | :---: |
| 0 | OFF | ON |
| 1 | ON | OFF |

NOTE: Logic " 0 " $\leq 0.5 \mathrm{~V}$. Logic " $1 " \geq 1.4 \mathrm{~V}$ with a 3 V supply.

ISL54064
(10 LD TDFN)
TOP VIEW


ISL54064 (10 LD $\mu$ TQFN)

TOP VIEW


Pin Descriptions

| PIN | FUNCTION |
| :---: | :--- |
| V+ | IC Power Supply (+1.8V to +6.5V). Decouple V+ to <br> ground by placing a 0.1 $\mu \mathrm{F}$ capacitor at the V+ and GND <br> supply lines as near as the IC as possible. |
| GND | Ground Connection |
| INx | Digital Control Input |
| COM | Analog Switch Common Pin |
| NOx | Analog Switch Normally Open Pin |
| NCx | Analog Switch Normally Closed Pin |
| N.C. | No Connect |

## Ordering Information

| PART <br> NUMBER | PART MARKING | TEMP. RANGE $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { ISL54063IRTZ } \\ & \text { (Note 3) } \end{aligned}$ | 4063 | -40 to +85 | 10 Ld 3x3 TDFN | L10.3×3A |
| $\begin{aligned} & \text { ISL54063IRTZ-T } \\ & \text { (Notes 2, 3) } \end{aligned}$ | 4063 | -40 to +85 | 10 Ld 3x3 TDFN (Tape and Reel) | L10.3×3A |
| ISL54063IRUZ-T (Notes 2, 4) | T6 | -40 to +85 | 10 Ld Thin $\mu$ TQFN (Tape and Reel) | L10.1.8×1.4A |
| $\begin{aligned} & \text { ISL54064IRTZ } \\ & \text { (Note 3) } \end{aligned}$ | 4064 | -40 to +85 | 10 Ld 3x3 TDFN | L10.3×3A |
| $\begin{aligned} & \text { ISL54064IRTZ-T } \\ & \text { (Notes 2, 3) } \end{aligned}$ | 4064 | -40 to +85 | 10 Ld 3x3 TDFN (Tape and Reel) | L10.3×3A |
| $\begin{aligned} & \text { ISL54064IRUZ-T } \\ & \text { (Notes 2, 4) } \end{aligned}$ | T7 | -40 to +85 | 10 Ld Thin $\mu$ TQFN (Tape and Reel) | L10.1.8×1.4A |

NOTES:
2. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD020.
4. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

| Absolute Maximum Ratings |  |
| :---: | :---: |
| V+ to GND | -0.5 to 7.0V |
| Input Voltages |  |
| NOx, NCx (Note 5) | $(\mathrm{V}+-7 \mathrm{~V})$ to ( $\left.(\mathrm{V}+)^{+0.5 \mathrm{~V}}\right)$ |
| INx (Note 5) | -0.5 to ((V+) + 0.5V) |
| Output Voltages |  |
| COMx (Note 5) | $(\mathrm{V}+-7 \mathrm{~V})$ to ((V+) + 0.5V) |
| Continuous Current NOx, NCx, or COMx | . . $\pm 300 \mathrm{~mA}$ |
| Peak Current NOx, NCx, or COMx |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 500 \mathrm{~mA}$ |
| ESD Rating: |  |
| Human Body Model | . $>6 \mathrm{kV}$ |
| Machine Model. | . $>400 \mathrm{~V}$ |
| Charged Device Model | . $>1.5 \mathrm{kV}$ |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 10 Ld 3x3 TDFN Package (Notes 6, 8) | 55 | 18 |
| 10 Ld $\mu$ TQFN Package (Note 7) | 155 | N/A |
| Maximum Junction Temperature (Plastic P | ackage). | $+150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range | ...... -6 | C to $+150^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile. http://www.intersil.com/pbfree/Pb-Free | flow.asp | e link below |

## Operating Conditions

Temperature Range
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Power Supply Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . +1.8 V to +6.5 V

AUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
5. Signals on NC, NO, IN, or COM exceeding V+ or GND by the specified amount are clamped by internal diodes. Limit forward diode current to maximum current ratings.
6. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
7. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
8. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

Electrical Specifications - 5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 9), Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN (Notes 10, 11) | TYP | MAX <br> (Notes 10, 11) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| ON-Resistance, ron | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=(\mathrm{V}+-$ 6.5) to $\mathrm{V}+$ (see Figure 4) | 25 | - | 0.55 | - | $\Omega$ |
|  |  | Full | - | 0.68 | - | $\Omega$ |
| ron Matching Between Channels, $\Delta r_{\mathrm{ON}}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Voltage at max ron, (Note 13) | 25 | - | 15 | - | $\mathrm{m} \Omega$ |
|  |  | Full | - | 30 | - | $\mathrm{m} \Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{R}_{\mathrm{FLAT}}(\mathrm{ON})$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=(\mathrm{V}+-$ 6.5 ) to $\mathrm{V}+$, (Note 12) | 25 | - | 0.11 | - | $\Omega$ |
|  |  | Full | - | 0.14 | - | $\Omega$ |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=-1.5 \mathrm{~V}, 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Float | 25 | - | 49 | - | nA |
|  |  | Full | - | 0.7 | - | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { see Figure 1) } \end{aligned}$ | 25 | - | 35 | - | ns |
|  |  | Full | - | 30 | - | ns |
| Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { see Figure } 1) \end{aligned}$ | 25 | - | 10 | - | ns |
|  |  | Full | - | 15 | - | ns |
| Charge Injection, Q | $\mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ (see Figure 2) | 25 | - | 170 | - | pC |
| OFF-Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}$ (see Figure 3) | 25 | - | 60 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}$ (see Figure 5) | 25 | - | -75 | - | dB |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\mathrm{COM}}=0.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=32 \Omega$ | 25 | - | 0.02 | - | \% |
| -3dB Bandwidth | $\mathrm{V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | - | 60 | - | MHz |
| NO x or NCx OFF Capacitance, Coff | $\mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 36 | - | pF |
| COMx ON Capacitance, $\mathrm{C}_{\mathrm{COM}(\mathrm{ON})}$ | $\mathrm{f}=1 \mathrm{MHz}$ (See Figure 6) | 25 | - | 88 | - | pF |

Electrical Specifications -5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 9 ), Unless Otherwise Specified. (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { MIN } \\ \text { (Notes 10, 11) } \end{array}$ | TYP | $\begin{array}{\|c} \hline \text { MAX } \\ \text { (Notes 10, 11) } \end{array}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | 0.02 | 0.1 | $\mu \mathrm{A}$ |
|  |  | Full | - | 2.5 | - | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | - | - | V |
| Input Current, $\mathrm{I}_{\text {INH, }} \mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | -0.1 | - | 0.1 | $\mu \mathrm{A}$ |
|  |  | Full | - | 0.89 | - | $\mu \mathrm{A}$ |

## Electrical Specifications-4.3V Supply

Test Conditions: $\mathrm{V}+=+3.9 \mathrm{~V}$ to $+4.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Note 9$)$, Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | $\begin{gathered} \text { MIN } \\ \text { (Notes 10, 11) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 10, 11) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}+=4.3 \mathrm{~V}, \mathrm{I} \mathrm{COM}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \\ & (\mathrm{V}+-6.5 \mathrm{~V}) \text { to } \mathrm{V}+\text {, (See Figure } 4) \end{aligned}$ | 25 | - | 0.57 | - | $\Omega$ |
|  |  | Full | - | 0.68 | - | $\Omega$ |
| ron Matching Between Channels, ${ }^{\Delta} \mathrm{r} \mathrm{ON}$ | $\mathrm{V}+=4.3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Voltage at max ron, (Note 13) | 25 | - | 15 | - | $\mathrm{m} \Omega$ |
|  |  | Full | - | 30 | - | $\mathrm{m} \Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{R}_{\text {FLAT(ON) }}$ | $\begin{aligned} & \mathrm{V}+=4.3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=(\mathrm{V}+- \\ & 6.5 \mathrm{~V}) \text { to } \mathrm{V}+\text {, (Note 12) } \end{aligned}$ | 25 | - | 0.1 | - | $\Omega$ |
|  |  | Full | - | 0.14 | - | $\Omega$ |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=4.3 \mathrm{~V}, \mathrm{~V}_{\text {COM }}=-1.2 \mathrm{~V}, 4.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Float | 25 | -0.1 | - | 0.1 | $\mu \mathrm{A}$ |
|  |  | Full | - | 1.1 | - | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, $\mathrm{t}_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}+=3.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { see Figure 1) } \end{aligned}$ | 25 | - | 43 | - | ns |
|  |  | Full | - | 50 | - | ns |
| Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=3.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { see Figure 1) } \end{aligned}$ | 25 | - | 23.1 | - | ns |
|  |  | Full | - | 23.2 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | 25 | - | 200 | - | pC |
| OFF-Isolation | $\begin{aligned} & R_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}} \\ & \text { (see Figure 3) } \end{aligned}$ | 25 | - | 60 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}$ (see Figure 5) | 25 | - | -75 | - | dB |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\text {COM }}=2 \mathrm{~V}_{\text {P-P, }}, \mathrm{R}_{\mathrm{L}}=32 \Omega$ | 25 | - | 0.04 | - | \% |
| -3dB Bandwidth | $\mathrm{V}_{\text {COM }}=1 \mathrm{~V}_{\text {RMS }}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | - | 60 | - | MHz |
| NOx or NCx OFF Capacitance, Coff | $\mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 36 | - | pF |
| COMx ON Capacitance, C COM(ON) | $\mathrm{f}=1 \mathrm{MHz}$ (see Figure 6) | 25 | - | 88 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=+4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | 0.003 | 0.1 | $\mu \mathrm{A}$ |
|  |  | Full | - | 2.6 | - | $\mu \mathrm{A}$ |
| Positive Supply Current, I+ | $\mathrm{V}+=+4.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.85 \mathrm{~V}$ | 25 | - | 0.89 | 12 | $\mu \mathrm{A}$ |

## Electrical Specifications - 4.3V Supply

Test Conditions: $\mathrm{V}+=+3.9 \mathrm{~V}$ to $+4.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Note 9 ), Unless Otherwise Specified. (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | MIN (Notes 10, 11) | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 10, 11) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 1.6 | - | - | V |
| Input Current, ${ }_{\text {l }}$ INH, $\mathrm{l}_{\text {INL }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
|  |  | Full | - | 0.5 | - | $\mu \mathrm{A}$ |

Electrical Specifications - 3V Supply
Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Note 9$)$, Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN (Notes 10, 11) | TYP | MAX <br> (Notes 10, 11) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| ON-Resistance, ron | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ ( $\mathrm{V}+-6.5 \mathrm{~V}$ ) to $\mathrm{V}+$ (see Figure 4 ) | 25 | - | 0.82 | - | $\Omega$ |
|  |  | Full | - | 0.94 | - | $\Omega$ |
| ron Matching Between Channels, ${ }^{\Delta} \mathrm{r} \mathrm{ON}$ | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Voltage at max ron, (Note 13) | 25 | - | 10 | - | $\mathrm{m} \Omega$ |
|  |  | Full | - | 30 | - | $\mathrm{m} \Omega$ |
| ron Flatness, $\mathrm{R}_{\text {FLAT(ON) }}$ | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=(\mathrm{V}+- \\ & 6.5 \mathrm{~V}) \text { to } \mathrm{V}+,(\text { Notes } 12,14) \end{aligned}$ | 25 | - | 0.35 | 0.5 | $\Omega$ |
|  |  | Full | - | 0.4 | 0.55 | $\Omega$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, O ON | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { see Figure 1) } \end{aligned}$ | 25 | - | 50 | - | ns |
|  |  | Full | - | 60 | - | ns |
| Turn-OFF Time, toff | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$, $C_{L}=35 p F$ (see Figure 1) | 25 | - | 27 | - | ns |
|  |  | Full | - | 35 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | 25 | - | 94 | - | pC |
| OFF-Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}$ (see Figure 3) | 25 | - | 60 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}$ (see Figure 5) | 25 | - | -75 | - | dB |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\mathrm{COM}}=0.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=32 \Omega$ | 25 | - | 0.04 | - | \% |
| -3dB Bandwidth | $\mathrm{V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | - | 60 | - | MHz |
| NOx or NCx OFF Capacitance, Coff | $\mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 36 | - | pF |
| COMx ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $\mathrm{f}=1 \mathrm{MHz}$ (see Figure 6) | 25 | - | 88 | - | pF |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, VINL |  | 25 | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | 25 | 1.4 | - | - | V |
| Input Current, $\mathrm{I}_{\mathrm{INH}}, \mathrm{l}_{\mathrm{INL}}$ | $\mathrm{V}+=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
|  |  | Full | - | 0.4 | - | $\mu \mathrm{A}$ |


| Electrical Specifications - 1.8V Supply | Test Conditions: $\mathrm{V}+=+1.8 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.4 \mathrm{~V}$ (Note 9), Unless Otherwise Specified. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN (Notes 10, 11) | TYP | MAX (Notes 10, 11) | UNITS |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \\ & (\mathrm{V}+-6.5 \mathrm{~V}) \text { to } \mathrm{V}+(\text { see Figure } 4) \end{aligned}$ | 25 | - | 1.87 | - | $\Omega$ |
|  |  | Full | - | 1.97 | - | $\Omega$ |
| ron Matching Between Channels, ${ }^{\Delta} \mathrm{r} \mathrm{ON}$ | $\mathrm{V}+=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Voltage at max ron, (Note 13) | 25 | - | 16 | - | $\mathrm{m} \Omega$ |
|  |  | Full | - | 30 | - | $\mathrm{m} \Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{R}_{\mathrm{FLAT}}(\mathrm{ON})$ | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=(\mathrm{V}+-6.5 \mathrm{~V}) \text { to } \mathrm{V}+,(\text { Note } 12) \end{aligned}$ | 25 | - | 1.34 | - | $\Omega$ |
|  |  | Full | - | 1.43 | - | $\Omega$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \text { (see Figure 1) } \end{aligned}$ | 25 | - | 145 | - | ns |
|  |  | Full | - | 150 | - | ns |
| Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { see Figure } 1) \end{aligned}$ | 25 | - | 20 | - | ns |
|  |  | Full | - | 22 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | 25 | - | 40 | - | pC |
| -3dB Bandwidth | $\mathrm{V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | - | 60 | - | MHz |
| NOx or NCx OFF Capacitance, Coff | $\mathrm{f}=1 \mathrm{MHz}$ (see Figure 6) | 25 | - | 36 | - | pF |
| COMx ON Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $\mathrm{f}=1 \mathrm{MHz}$ (see Figure 6) | 25 | - | 88 | - | pF |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | 25 | - | - | 0.4 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | 25 | 1.0 | - | - | V |
| Input Current, $\mathrm{I}_{\mathrm{INH}}, \mathrm{I}_{\mathrm{INL}}$ | $\mathrm{V}+=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| Input Current, $\mathrm{l}_{\mathrm{INH}}$, $\mathrm{I}_{\mathrm{INL}}$ | $\mathrm{V}+=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | - | 0.38 | - | $\mu \mathrm{A}$ |

NOTES:
9. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.
10. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
11. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
12. Flatness is defined as the difference between maximum and minimum value of ON-resistance over the specified analog signal range.
13. ron matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max ron value, between NC1 and NC2 or between NO1 and NO2.
14. Limits established by characterization and are not production tested.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.
$V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+r_{O N}}$
FIGURE 1B. TEST CIRCUIT

FIGURE 1. SWITCHING TIMES


Repeat test for all switches.
FIGURE 2B. TEST CIRCUIT
FIGURE 2A. MEASUREMENT POINTS
FIGURE 2. CHARGE INJECTION


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 3. OFF-ISOLATION TEST CIRCUIT


Repeat test for all switches.
FIGURE 4. ron TEST CIRCUIT

Test Circuits and Waveforms (Continued)


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 5. CROSSTALK TEST CIRCUIT

${ }^{*} \mathrm{~V}_{\mathrm{INx}}$ waveform for Click and Pop Elimination on NOx terminal. For Click and Pop Elimination on NCx terminal invert $\mathrm{V}_{\mathrm{INx}}$.
$\mathrm{t}_{\mathrm{D}}=\mathbf{2 0 0} \mathrm{ms}$ measured at $\mathbf{5 0 \%}$ points.
FIGURE 7A. CLICK AND POP WAVEFORM


FIGURE 6. CAPACITANCE TEST CIRCUIT


FIGURE 7B. CLICK AND POP TEST CIRCUIT

FIGURE 7. CLICK AND POP ELIMINATION

## Detailed Description

The ISL54063 and ISL54064 are bidirectional, dual single pole-single throw (SPST) analog switches that offers precise switching from a single 1.8 V to 6.5 V supply with low ON-resistance ( $0.83 \Omega$ ), high speed operation ( $\mathrm{t} \mathrm{ON}=55 \mathrm{~ns}$, $t_{\text {OFF }}=18 \mathrm{~ns}$ ) and negative signal swing capability. The device is especially well suited for portable battery powered equipment due to its low operating supply voltage ( 1.8 V ), low power consumption ( 20 nA ), and a tiny $1.8 \mathrm{mmx} 1.4 \mathrm{~mm} \mu$ TQFN package or a $3 m m x 3 m m$ TDFN package. The low ON-resistance and ron flatness provide very low insertion loss and signal distortion for applications that require signal switching with minimal interference by the switch.

The ISL54063 is a normally open (NO) SPST analog switch. The ISL54064 is a normally closed (NC) SPST analog switch.

## Supply Sequencing and Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. The ISL54063 and

ISL54064 contains ESD protection diodes on each pin of the IC (see Figure 8). These diodes connect to either a +Ring or Ring for ESD protection. To prevent forward biasing the ESD diodes to the +Ring, $V+$ must be applied before any input signals, and the input signal voltages must remain between recommended operating range.

If these conditions cannot be guaranteed, then precautions must be implemented to prohibit the current and voltage at the logic pin and signal pins from exceeding the maximum ratings of the switch. The following two methods can be used to provided additional protection to limit the current in the event that the voltage at a logic pin or switch terminal goes above the $\mathrm{V}+$ rail.

Logic inputs can be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the logic input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage.

This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose
of using a low ron switch. Alternatively, connecting external Schottky diodes from the $V+$ rail to the signal pins will shunt the fault current through the Schottky diode instead of through the internal ESD diodes, thereby protecting the switch. These Schottky diodes must be sized to handle the expected fault current..


## Power-Supply Considerations

The ISL54063 and ISL54064 construction is typical of most single supply CMOS analog switches which have two supply pins: V+ and GND. V+ and GND provide the CMOS switch bias and sets their analog voltage limits. Unlike switches with a 5.5 V maximum supply voltage, the ISL54063 and ISL54064 have a 6.5 V maximum supply voltage providing plenty of head room for the $10 \%$ tolerance of 5 V supplies due to overshoot and noise spikes.
The minimum recommended supply voltage is 1.8 V . It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specifications" tables, beginning on page 4, and "Typical Performance Curves", beginning on page 11, for details.

V+ and GND also power the internal logic and level shifters. The level shifters convert the input logic levels to V+ and GND signals levels to drive the analog switch gate terminals. A high frequency decoupling capacitor placed as close to the $\mathrm{V}+$ and GND pin as possible is recommended for proper operation of the switch. A value of $0.1 \mu \mathrm{~F}$ is highly recommended.

## Negative Signal Swing Capability

The ISL54063 and ISL54064 contains circuitry that allows the analog switch signal to swing below ground. The device has an analog signal range of 6.5 V below $\mathrm{V}+$ up to the $\mathrm{V}+$ rail (see Figure 14) while maintaining low ron performance. For example, if $\mathrm{V}+=5 \mathrm{~V}$, then the analog input signal range is from -1.5 V to +5 V . If $\mathrm{V}+=2.7 \mathrm{~V}$ then the range is from -3.8 V to +2.7 V .

## Logic-Level Thresholds

This switch family is 1.8 V CMOS compatible $\left(0.45 \mathrm{~V} \mathrm{~V}_{\mathrm{OLMAX}}\right.$ and $1.35 \mathrm{~V} \mathrm{~V}_{\text {OHMIN }}$ ) over a supply range of 1.8 V to 3.3 V (see

Figure 16). At 3.3 V the $\mathrm{V}_{\mathrm{IL}}$ level is 0.5 V maximum. This is still below the 1.8 V CMOS guaranteed low output maximum level of 0.45 V , but noise margin is reduced. At 3.3 V the $\mathrm{V}_{\mathrm{IH}}$ level is 1.4 V minimum. While this is above the 1.8 V CMOS guaranteed high output minimum of 1.35 V under most operating conditions the switch will recognize this as a valid logic high.

The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. The ISL54063 and ISL54064 have been designed to minimize the supply current whenever the digital input voltage is not driven to the supply rails ( 0 V to $\mathrm{V}+$ ). For example driving the device with 2.85 V logic high while operating with a 4.2 V supply the device draws only $1 \mu \mathrm{~A}$ of current.

## High-Frequency Performance

In $50 \Omega$ systems, the ISL54063 and ISL54064 have an ON switch -3 dB bandwidth of 60 MHz (see Figure 19). The frequency response is very consistent over a wide $V+$ range, and for varying analog signal levels.
An OFF switch acts like a capacitor across the open terminals and $A C$ couples higher frequencies, resulting in signal feedthrough from a switch's input to its output. Off-Isolation is the resistance to this feed-through. Crosstalk indicates the amount of feed-through from one switch channel to another switch channel. Figure 20 details the high Off-Isolation and Crosstalk rejection provided by this part. At 100 kHz , Off-Isolation is about 60 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. At 1 MHz , Crosstalk is about 75 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin, V+ and GND. One of these diodes conducts if any analog signal exceeds the recommended analog signal range.
Virtually all the analog switch leakage current comes from the ESD diodes and reversed biased junctions in the switch cell. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased to either the +Ring or -Ring and the analog input signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the + Ring or -Ring and the reverse biased junctions at the internal switch cell constitutes the analog-signal-path leakage current.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 9. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 11. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 14. ANALOG SIGNAL RANGE vs SUPPLY VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 15. CHARGE INJECTION vs SWITCH VOLTAGE


FIGURE 17. TURN - ON TIME vs SUPPLY VOLTAGE


FIGURE 19. FREQUENCY RESPONSE


FIGURE 16. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE


FIGURE 18. TURN - OFF TIME vs SUPPLY VOLTAGE


FIGURE 20. CROSSTALK AND OFF-ISOLATION

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 21. TOTAL HARMONIC DISTORTION vs FREQUENCY

## Die Characteristics

## SUBSTRATE POTENTIAL (POWERED UP):

GND (DFN Paddle Connection: Tie to GND or Float)

## TRANSISTOR COUNT:

432
PROCESS:
Submicron CMOS

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Thin Dual Flat No-Lead Plastic Package (TDFN)



L10.3x3A
10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | MIN |
| :---: | :---: | :---: | :---: | :---: |
|  | NOMINAL | MAX | NOTES |  |
| A | 0.70 | 0.75 | 0.80 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.20 REF |  |  | - |
| b | 0.20 | 0.25 | 0.30 | 5,8 |
| D | 2.95 | 3.0 | 3.05 | - |
| D2 | 2.25 | 2.30 | 2.35 | 7,8 |
| E | 2.95 | 3.0 | 3.05 | - |
| E2 | 1.45 | 1.50 | 1.55 | 7,8 |
| e | 0.50 BSC |  |  |  |
| k | 0.25 | - | - | - |
| L | 0.25 | 0.30 | 0.35 | 8 |
| N | 10 |  |  |  |
| Nd | 5 |  |  |  |

Rev. 3 3/06
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. $N$ is the number of terminals.
3. Nd refers to the number of terminals on $D$.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. Compliant to JEDEC MO-229-WEED-3 except for D2 dimensions.
