# RENESAS

### ISL8117A

Synchronous Step-Down PWM Controller

The **ISL8117A** is a synchronous buck controller to generate POL voltage rails and bias voltage rails for a wide variety of applications in industrial and general purpose segments. Its wide input and output voltage ranges make it suitable for telecommunication and after-market automotive applications. ISL8117A is a derivative from the ISL8117 by replacing its CLKOUT pin with COMP pin to provide flexibility to customers to configure the voltage loop compensation externally.

The ISL8117A uses the valley current modulation technique to bring a hassle-free power supply design with minimal number of components and complete protection from unwanted events.

The ISL8117A offers programmable soft-start and enable functions along with a power-good indicator for ease of supply rail sequencing and other housekeeping requirements. In ideal situations, a complete power supply circuit can be designed with 10 external components and provide OV/OC/OT protections in a space conscious 16 Ld 4mmx4mm QFN package. The package uses an EPAD to improve thermal dissipation and noise immunity. Low pin count, less number of external components and default internal values, makes the ISL8117A an ideal solution for quick to market simple power supply designs. The ISL8117A utilizes single resistor settings for other functions such as operating frequency and overcurrent protection. Its current mode control with  $V_{IN}$ feed-forward enables it to cover various applications. The unique DEM/Skipping mode at light load dramatically lowers standby power consumption with consistent output ripple over different load levels.

### Related Literature

- UG049, "ISL8117AEVAL1Z Evaluation Board User Guide"
- UG050, "ISL8117AEVAL2Z Evaluation Board User Guide"

### Features

- Wide input voltage range: 4.5V to 60V
- Wide output voltage range: 0.6V to 54V
- Light-load efficiency enhancement
	- Low ripple diode emulation mode with pulse skipping
- Programmable soft-start
- Supports prebiased output with SR soft-start
- Programmable frequency: 100kHz to 2MHz
- External sync
- PGOOD indicator
- Forced PWM
- Adaptive shoot-through protection
- No external current sense resistor
	- Use lower MOSFET r<sub>DS(ON)</sub>
- Functional pins with default design values
	- EN, RT, SS/TRK, MOD/SYNC, LGATE/OCS
- Complete protection
	- Overcurrent, overvoltage, over-temperature, undervoltage
- Pb-free (RoHS compliant)

### Applications

- PLC and factory automation
- Industrial equipments
- Security surveillance
- Server and data centers
- Switcher and routers
- Telecom and datacom
- LED panels



FN8752 Rev 0.00  $\bigcap_{\text{August 31, 2015}}$  Page 1 of 23

# DATASHEET

FN8752 Rev 0.00 August 31, 2015

### **Table of Contents**





### <span id="page-2-0"></span>Ordering Information



NOTES:

<span id="page-2-3"></span>1. Add "-T\*" suffix for tape and reel. Please refer to **[TB347](http://www.intersil.com/content/dam/Intersil/documents/tb34/tb347.pdf)** for details on reel specifications.

<span id="page-2-4"></span>[2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials and 100% matte tin](http://www.intersil.com/products/deviceinfo.asp?pn=ISL9444)  plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-2-5"></span>3. For Moisture Sensitivity Level (MSL), please see device information page for **ISL8117A**. For more information on MSL please see techbrief [TB363](http://www.intersil.com/content/dam/Intersil/documents/tb36/tb363.pdf).

#### TABLE 1. TABLE OF KEY DIFFERENCES



### <span id="page-2-1"></span>Pin Configuration



### <span id="page-2-2"></span>Pin Descriptions





### Pin Descriptions (Continued)

<span id="page-3-0"></span>



### <span id="page-4-0"></span>Block Diagram



FIGURE 3. BLOCK DIAGRAM



<span id="page-5-0"></span>Typical Application Schematics





FIGURE 5. ISL8117AEVAL2Z EVALUATION BOARD SCHEMATIC

#### <span id="page-6-0"></span>Absolute Maximum Ratings Thermal Information



<span id="page-6-1"></span>

#### <span id="page-6-2"></span>Recommended Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

- <span id="page-6-4"></span>4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief [TB379](http://www.intersil.com/content/dam/Intersil/documents/tb37/tb379.pdf).
- <span id="page-6-5"></span>5. For  $\theta_{\rm JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

<span id="page-6-3"></span>Electrical Specifications Recommended operating conditions unless otherwise noted. Refer to ["Block Diagram" on page 5](#page-4-0) and "Typical [Application Schematics" on page 6](#page-5-0). V<sub>IN</sub> = 4.5V to 60V, or VCC5V = 5V ±10%, C\_VCC5V = 4.7µF, T<sub>A</sub> = -40°C to +125°C, Typical values are at T<sub>A</sub> = +25°C, unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C.





Electrical Specifications Recommended operating conditions unless otherwise noted. Refer to "Block Diagram" on page 5 and "Typical <u>Application Schematics" on page 6</u>. V<sub>IN</sub> = 4.5V to 60V, or VCC5V = 5V ±10%, C\_VCC5V = 4.7µF, T<sub>A</sub> = -40°C to +125°C, Typical values are at T<sub>A</sub> = +25°C, unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C. (Continued)





**Electrical Specifications** Recommended operating conditions unless otherwise noted. Refer to "Block Diagram" on page 5 and "Typical Application Schematics" on page 6. V<sub>IN</sub> = 4.5V to 60V, or VCC5V = 5V ±10%, C\_VCC5V = 4.7µF, T<sub>A</sub> = -40°C to +125°C, Typical values are at T<sub>A</sub> = +25°C, unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C. (Continued)



NOTES:

<span id="page-8-0"></span>6. In normal operation, where the device is supplied with voltage on the VIN pin, the VCC5V pin provides a 5V output capable of 75mA (minimum). When the device is supplied by an external 5V supply on the EXTBIAS pin, the internal LDO regulator is disabled. The voltage at VCC5V should not exceed the voltage at  $V_{IN}$  at any time. (Refer to ["Pin Descriptions" on page 3](#page-2-2) for more details.)

<span id="page-8-2"></span>7. This is the total shutdown current with  $V_{IN} = 5.6V$  and 60V.

<span id="page-8-3"></span>8. Operating current is the supply current consumed when the device is active but not switching. It does not include gate drive current.

<span id="page-8-1"></span>9. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

<span id="page-8-6"></span>10. Threshold voltage at PHASE pin for turning off the bottom MOSFET during DEM.

<span id="page-8-4"></span>11. When soft-start time is less than 4.5ms, t<sub>PGR</sub> increases. With internal soft-start (the fastest soft-start time), t<sub>PGR</sub> increases close to its max limit 5ms.

<span id="page-8-5"></span>12. Compliance to limits is assured by characterization and design.

### <span id="page-9-0"></span>Typical Performance Curves oscilloscope plots are taken using the ISL8117AEVAL1Z evaluation board, V<sub>IN</sub> = 18V to

60V,  $V_{\text{OUT}}$  = 12V,  $I_{\text{OUT}}$  = 20A unless otherwise noted.



FN8752 Rev 0.00 <br>August 31, 2015 **Page 10 of 23** 

### Typical Performance Curves Oscilloscope plots are taken using the ISL8117AEVAL1Z evaluation board, V<sub>IN</sub> = 18V to

 $60V, V_{OUT} = 12V, I_{OUT} = 20A$  unless otherwise noted. (Continued)





### Typical Performance Curves Oscilloscope plots are taken using the ISL8117AEVAL1Z evaluation board, V<sub>IN</sub> = 18V to

60V,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 20A unless otherwise noted. (Continued)







FIGURE 19. PHASE, LGATE, AND INDUCTOR CURRENT WAVEFORMS



FIGURE 20. OUTPUT RIPPLE, MODE = CCM FIGURE 21. OUTPUT RIPPLE, MODE = DEM







**4ms/DIV V<sub>OUT</sub>** 5V/DIV **PHASE 5V/DIV LGATE 5V/DIV IL 10A/DIV IL 10A/DIV BOOT CAP REFRESH**

FIGURE 22. START-UP WAVEFORMS; MODE = CCM, LOAD = 0A,  $V_{IN}$  = 48V



### Typical Performance Curves Oscilloscope plots are taken using the ISL8117AEVAL1Z evaluation board, V<sub>IN</sub> = 18V to

 $60V, V_{OUT} = 12V, I_{OUT} = 20A$  unless otherwise noted. (Continued)











FIGURE 28. LOAD TRANSIENT RESPONSE;  $V_{IN}$  = 48V, 0A TO 20A 1A/µs STEP LOAD, CCM MODE



FIGURE 25. START-UP WAVEFORMS; MODE = DEM, LOAD = 0A,  $V_{IN}$  = 48V



FIGURE 26. TRACKING; V<sub>IN</sub> = 48V, LOAD = 0A, MODE = CCM FIGURE 27. FREQUENCY SYNCHRONIZATION; V<sub>IN</sub> = 48V, LOAD = 0A, DEFAULT  $f_{SW}$  = 300kHz, SYNC  $f_{SW}$  = 330kHz



FIGURE 29. OCP RESPONSE, OUTPUT SHORT-CIRCUITED FROM NO LOAD TO GROUND AND RELEASED, CCM MODE,  $V_{IN}$  = 48V

### <span id="page-13-0"></span>Functional Description

#### <span id="page-13-1"></span>General Description

The ISL8117A integrates control circuits for a synchronous buck converter. The driver and protection circuits are also integrated to simplify the end design.

The part has an independent enable/disable control line EN, which provides a flexible power-up sequencing and a simple VIN UVP implementation. The soft-start time is programmable by adjusting the soft-start capacitor connected from SS/TRK.

The valley current mode control scheme with input voltage feed-forward ramp simplifies loop compensation and provides excellent rejection to input voltage variation.

#### <span id="page-13-2"></span>Input Voltage Range

The ISL8117A is designed to operate from input supplies ranging from 4.5V to 60V.

The input voltage range can be effectively limited by the available minimum PWM off-time as shown in **[Equation 2](#page-13-7)**.

$$
V_{IN(min)} \ge \left(\frac{V_{OUT} + V_{d1}}{1 - t_{OFF(min)} \times Frequency}\right) + V_{d2} - V_{d1}
$$
 (EQ. 2)

Where,

 $V_{d1}$  = sum of the parasitic voltage drops in the inductor discharge path, including the lower FET, inductor and PC board.  $V_{d2}$  = sum of the voltage drops in the charging path, including the upper FET, inductor and PC board resistances.

 $t_{OFF(min)} = 308$ ns.

The maximum input voltage and minimum output voltage is limited by the minimum on-time  $(t_{ON(min)})$  as shown in [Equation 3.](#page-13-9)

$$
V_{IN(max)} \leq \left(\frac{V_{OUT}}{t_{ON(min)} \times Frequency}\right)
$$
 (Eq. 3)

Where,  $t_{ON(min)} = 40$ ns in CCM and 60ns in DEM.

#### <span id="page-13-3"></span>Internal 5V Linear Regulator (VCC5V) and External VCC Bias Supply (EXTBIAS)

All the ISL8117A functions can be internally powered from an on-chip, low dropout 5V regulator or an external 5V bias voltage via the EXTBIAS pin. Bypass the linear regulator's output (VCC5V) with a 4.7µF capacitor to the power ground. The ISL8117A also employs an undervoltage lockout circuit, which disables all regulators when VCC5V falls below 3.5V.

The internal LDO can source over 75mA to supply the IC, power the low-side gate driver and charge the boot capacitor. When driving large FETs at high switching frequency, little or no regulator current may be available for external loads.

For example, a single large FET with 15nC total gate charge requires 15nC x 300kHz = 4.5mA (15nC x 600kHz = 9mA). Also, at higher input voltages with larger FETs, the power dissipation across the internal 5V will increase. Excessive dissipation across this regulator must be avoided to prevent junction temperature

rise. Thermal protection may be triggered if die temperature increases above +160°C due to excessive power dissipation.

When large MOSFETs are used, an external 5V bias voltage can be applied to the EXTBIAS pin to alleviate excessive power dissipation. Voltage at the EXTBIAS pin must always be lower than the voltage at the VIN pin to prevent biasing of the power stage through EXTBIAS and VCC5V. An external UVLO circuit might be necessary to guarantee smooth soft-starting.

The internal LDO has an overcurrent limit of typically 120mA. For better efficiency, connect VCC5V to VIN for 5V ±10% input applications.

#### <span id="page-13-4"></span>Enable and Soft-Start Operation

Pulling the EN pin high or low can enable or disable the controller. When the EN pin voltage is higher than 1.6V, the controller is enabled to initialize its internal circuit. After the VCC5V pin reaches the UVLO threshold, ISL8117A soft-start circuitry becomes active. The internal 2µA charge current begins charging up the soft-start capacitor connected from the SS/TRK pin to GND. The voltage error amplifier reference voltage is clamped to the voltage on the SS/TRK pin. The output voltage thus rises from 0V to regulation as SS/TRK rises from 0V to 0.6V. Charging of the soft-start capacitor continues until the voltage on the SS/TRK pin reaches 3V.

<span id="page-13-7"></span>Typical applications for ISL8117A use programmable analog soft-start or SS/TRK pin for tracking. The soft-start time can be set by the value of the soft-start capacitor connected from the SS/TRK to GND. Inrush current during start-up can be alleviated by adjusting the soft-starting time.

The typical soft-start time is set according to **Equation 4:** 

<span id="page-13-8"></span>
$$
t_{SS} = 0.6 \vee \left(\frac{C_{SS}}{2\mu A}\right) \tag{Eq. 4}
$$

<span id="page-13-9"></span>When the soft-starting time set by external  $C_{SS}$  or tracking is less than 1.5ms, an internal soft-start circuit of 1.5ms takes over the soft-start.

PGOOD will toggle to high when the corresponding output is up and in regulation.

Pulling the EN low disables the PWM output and internal LDO to achieve low standby current. The SS/TRK pin will also be discharged to GND by an internal MOSFET with  $70\Omega$  r<sub>DS(ON)</sub>.

#### <span id="page-13-5"></span>Output Voltage Programming

The ISL8117A provides a precision 0.6V internal reference voltage to set the output voltage. Based on this internal reference, the output voltage can thus be set from 0.6V up to a level determined by the input voltage, the maximum duty cycle and the conversion efficiency of the circuit.

A resistive divider from the output to ground sets the output voltage. The center point of the divider shall be connected to the FB pin. The output voltage value is determined by **Equation 5.** 

<span id="page-13-6"></span>
$$
V_{OUT} = 0.6V \left(\frac{R_1 + R_2}{R_2}\right)
$$
 (EQ. 5)

Where  $R_1$  is the top resistor of the feedback divider network and  $R<sub>2</sub>$  is the bottom resistor connected from FB to ground.



#### <span id="page-14-0"></span>Tracking Operation

The ISL8117A can be set up to track an external supply. To implement tracking, a resistive divider is connected between the external supply output and ground. The center point of the divider shall be connected to the SS/TRK pin of ISL8117A. The resistive divider ratio sets the ramping ratio between the two voltage rails. To implement coincident tracking, set the tracking resistive divider ratio exactly the same as the ISL8117A output resistive divider given by **[Equation 5](#page-13-6) on [page 14](#page-13-6)**. Make sure that the voltage at SS/TRK is greater than 0.6V when the master rail reaches regulation.

To minimize the impact of the 2µA soft-start current on the tracking function, it is recommended to use resistors of less than  $10$ kΩ for the tracking resistive divider.

When Overcurrent Protection (OCP) is triggered, the internal minimum soft-start circuit determines the OCP soft-start hiccup.

#### <span id="page-14-1"></span>Light-Load Efficiency Enhancement

When MOD/SYNC is tied to VCC5V, the ISL8117A operates in high efficiency diode emulation mode and pulse skipping mode in light-load condition. The inductor current is not allowed to reverse (discontinuous operation). At very light loads, the converter goes into diode emulation and triggers the pulse skipping function. In pulse skipping mode, the upper MOSFET remains off until the output voltage drops to the point the error amplifier output goes above the pulse skipping mode threshold. The minimum  $t_{ON}$  in the pulse skipping mode is 60ns.

#### <span id="page-14-2"></span>Prebiased Power-Up

The ISL8117A has the ability to soft-start with a prebiased output. The output voltage would not be yanked down during prebiased start-up. The PWM is not active until the soft-start ramp reaches the output voltage times the resistive divider ratio.

Overvoltage protection is alive during soft-starting.

#### <span id="page-14-3"></span>Frequency Selection

Switching frequency selection is a trade-off between efficiency and component size. Low switching frequency improves efficiency by reducing MOSFET switching loss. To meet the output ripple and load transient requirements, operation at a low switching frequency would require larger inductance and output capacitance. The switching frequency of the ISL8117A is set by a resistor connected from the RT pin to GND according to [Equation 1](#page-3-0) on [page 4](#page-3-0)

The frequency setting curve shown in [Figure 30](#page-14-7) assists in selecting the correct value for  $R_T$ .



FIGURE 30.  $R_T$  vs SWITCHING FREQUENCY  $f_{SW}$ 

#### <span id="page-14-7"></span><span id="page-14-4"></span>Frequency Synchronization

The MOD/SYNC pin may be used to synchronize ISL8117A to an external clock. When the MOD/SYNC pin is connected to an external clock, ISL8117A will synchronize to this external clock frequency. For proper operation, the frequency set by resistor  $R<sub>T</sub>$ should be lower than the external clock frequency.

When frequency synchronization is in action, the controllers will enter forced continuous current mode at light load.

#### <span id="page-14-5"></span>Gate Control Logic

The gate control logic translates the PWM signal into gate drive signals providing amplification, level shifting and shoot-through protection. The gate driver has circuitry that helps optimize the IC performance over a wide range of operational conditions. As MOSFET switching times can vary dramatically from type to type and with input voltage, the gate control logic provides adaptive dead time by monitoring real gate waveforms of both the upper and the lower MOSFETs. Shoot-through control logic provides a 16ns dead time to ensure that both the upper and lower MOSFETs will not turn on simultaneously causing a shoot-through condition.

#### <span id="page-14-6"></span>Gate Driver

The low-side gate driver is supplied from VCC5V and provide a 4A peak sink current and a 2A peak source current. The high-side gate driver is capable of delivering a 2A peak sink and source current. Gate-drive voltage for the upper N-Channel MOSFET is generated by a flying capacitor boot circuit. A boot capacitor connected from the BOOT pin to the PHASE node provides power to the high-side MOSFET driver. To limit the peak current in the IC, an external resistor may be placed between the BOOT pin and the boot capacitor. This small series resistor also damps any oscillations caused by the resonant tank of the parasitic inductances in the traces of the board and the FET's input capacitance.

At start-up, the low-side MOSFET turns on first and forces PHASE to ground in order to charge the BOOT capacitor to 5V. After the low-side MOSFET turns off, the high-side MOSFET is turned on by closing an internal switch between BOOT and UGATE. This



provides the necessary gate-to-source voltage to turn on the upper MOSFET, an action that boosts the 5V gate drive signal above  $V_{IN}$ . The current required to drive the upper MOSFET is drawn from the internal 5V regulator.

For optimal EMI performance or reducing phase node ringing, a small resistor might be placed between the BOOT pin to the positive terminal of the bootstrap capacitor.



FIGURE 31. UPPER GATE DRIVER CIRCUIT

#### <span id="page-15-0"></span>Adaptive Dead Time

The ISL8117A incorporates an adaptive dead time algorithm on the synchronous buck PWM controller that optimizes operation with varying MOSFET conditions. This algorithm provides approximately 16ns dead time between the switching of the upper and lower MOSFETs. This dead time is adaptive and allows operation with different MOSFETs without having to externally adjust the dead time using a resistor or capacitor. During turn-off of the lower MOSFET, the LGATE voltage is monitored until it reaches a threshold of 1V, at which time the UGATE is released to rise. Adaptive dead time circuitry monitors the upper MOSFET gate voltage during UGATE turn-off. Once the upper MOSFET gate-to-source voltage has dropped below a threshold of 1V, the LGATE is allowed to rise. It is recommended to not use a resistor between UGATE and LGATE and the respective MOSFET gates as it may interfere with the dead time circuitry.

#### <span id="page-15-1"></span>Internal Bootstrap Diode

The ISL8117A has an integrated bootstrap diode to help reduce total cost and reduce layout complexity. Simply adding an external capacitor across the BOOT and PHASE pins completes the bootstrap circuit. The bootstrap capacitor can be chosen from [Equation 6.](#page-15-6)

$$
C_{\text{BOOT}} \ge \frac{Q_{\text{GATE}}}{\Delta V_{\text{BOOT}}} \tag{EQ. 6}
$$

Where  $Q<sub>GATE</sub>$  is the amount of gate charge required to fully charge the gate of the upper MOSFET. The  $\Delta V_{\text{BOOT}}$  term is defined as the allowable droop in the rail of the upper drive.

As an example, suppose an upper MOSFET has a gate charge  $(Q<sub>GATE</sub>)$  of 25nC at 5V and also assume the droop in the drive voltage over a PWM cycle is 200mV. Based on the calculation, a bootstrap capacitance of at least 0.125µF is required. The next

larger standard value capacitance of 0.22µF should be used. A good quality ceramic capacitor is recommended.

The internal bootstrap Schottky diode has a resistance of 1.5Ω (typ) at 800mA. Combined with the resistance  $R_{\text{BOOT}}$ , this could lead to the boot capacitor charging insufficiently in cases where the bottom MOSFET is turned on for a very short period of time. If such circumstances are expected, an additional external Schottky diode may be added from VCC5V to the positive of the boot capacitor. R<sub>BOOT</sub> may still be necessary to lower EMI due to fast turn-on of the upper MOSFET.

#### <span id="page-15-2"></span>Power-Good Indicator

The power-good pin can be used to monitor the status of the output voltage. PGOOD will be true (open drain) 1.1ms after the FB pin is within  $\pm 12.5\%$  of the reference voltage.

There is no extra delay when the PGOOD pin is pulled LOW.

## <span id="page-15-3"></span>Protection Circuits

The converter output is monitored and protected against overload, light load and undervoltage conditions.

#### <span id="page-15-4"></span>Undervoltage Lockout

The ISL8117A includes UVLO protection, which keeps the device in a reset condition until a proper operating voltage is applied. It also shuts down the ISL8117A if the operating voltage drops below a predefined value. The controller is disabled when UVLO is asserted. When UVLO is asserted, PGOOD is valid and will be deasserted.

#### <span id="page-15-5"></span>Overcurrent Protection

The controller uses the lower MOSFET's ON-resistance,  $r_{DS(ON)}$ , to monitor the current in the converter. The sensed voltage drop is compared with a threshold set by a resistor  $R_{OCSFT}$  connected from the LGATE/OCS pin to ground during the initiation stage before soft-start. During the initiation stage, a 10.5µA current source from the LGATE/OCS pin creates a voltage drop on ROCSET. The voltage drop is then read and stored as the OCP comparator reference.  $R_{OCSET}$  can be calculated by **Equation 7**.

<span id="page-15-7"></span>
$$
R_{\text{OCSET}} = \frac{(r_{\text{DS}(\text{ON})})(l_{\text{OC}})}{0.7 + 3.5R_{\text{CS}}}(k\Omega)
$$
 (EQ. 7)

Where  $I_{OC}$  is the desired overcurrent protection threshold and  $R_{CS}$  is the value of the current sense resistor connected to the ISEN pin. The unit for  $r_{DS(ON)}$  is in mΩ and for R<sub>CS</sub> is in kΩ.

If an overcurrent is detected, the upper MOSFET remains off and the lower MOSFET remains on until the next cycle. As a result, the converter will skip a pulse. When the overload condition is removed, the converter will resume normal operation.

<span id="page-15-6"></span>If an overcurrent is detected for 2 consecutive clock cycles, the IC enters in a hiccup mode by turning off the gate driver and entering soft-start. The IC will stay off for 50ms before trying to restart. The IC will continue to cycle through soft-start until the overcurrent condition is removed. Hiccup mode is active during soft-start, so care must be taken to ensure that the peak inductor current does not exceed the overcurrent threshold during soft-start.



Because of the nature of this current sensing technique, and to accommodate a wide range of  $r_{DS(ON)}$  variations, the value of the overcurrent threshold should represent an overload current about 150% to 180% of the maximum operating current. If more accurate current protection is desired, place a current sense resistor in series with the lower MOSFET source.

When OCP is triggered, the SS/TRK pin is pulled to ground by an internal MOSFET for hiccup restart. When configured to track another voltage rail, the SS/TRK pin rises up much faster than the internal minimum soft-start ramp. The voltage reference will then be clamped to the internal minimum soft-start ramp. Thus, smooth soft-start hiccup is achieved even with tracking function.

For applications with large inductor ripple current, it is recommended to use a larger  $R_{CS}$  to reduce the current ripple into the ISEN pin to less than 26µA, which is the OCP comparator hysteresis. Otherwise, when the load current approaches to the OCP trip point, the OCP comparator can trip and reset in one switching cycle. The overcurrent condition cannot last for 2 consecutive cycles to force the IC into hiccup mode. Instead, the IC will run in a half frequency PWM mode leading to a larger output ripple.

#### <span id="page-16-0"></span>Overvoltage Protection

The overvoltage set point is set at 121% of the nominal output voltage set by the feedback resistors. In the case of an overvoltage event, the IC will attempt to bring the output voltage back into regulation by keeping the upper MOSFET turned off and the lower MOSFET turned on. If the overvoltage condition has been corrected and the output voltage returns to 110% of the nominal output voltage, both upper and lower MOSFETs will be turned off until the output voltage drops to the nominal voltage to start work in normal PWM switching.

#### <span id="page-16-1"></span>Over-Temperature Protection

The IC incorporates an over-temperature protection circuit that shuts the IC down when a die temperature of +160°C is reached. Normal operation resumes when the die temperature drops below +145°C through the initiation of a full soft-start cycle. During OTP shutdown, the IC consumes only 100µA current. When the controller is disabled, thermal protection is inactive. This helps achieve a very low shutdown current of 5µA.

### <span id="page-16-2"></span>Feedback Loop Compensation

To adapt the different applications, the controller is designed with an externally compensated error amplifier. To make loop stable with wide input voltage and output current several design measures were taken.

First, The ramp signal applied to the PWM comparator is proportional to the input voltage provided at the VIN pin. This keeps the modulator gain constant with varying input voltages. Next, the load current proportional signal is derived from the voltage drop across the lower MOSFET during the PWM time interval and is subtracted from the amplified error signal on the comparator input. This creates an internal current control loop. The resistor  $R_{CS}$  connected to the ISEN pin sets the gain in the current feedback loop. The following expression estimates the required value of the current sense resistor depending on the maximum operating load current and the value of the MOSFET r<sub>DS(ON)</sub> as shown in **[Equation 8](#page-16-4).** 

<span id="page-16-4"></span>
$$
R_{CS} \ge \frac{(I_{MAX})(r_{DS(ON)})}{30 \mu A}
$$
 (EQ. 8)

Choosing  $R_{CS}$  to provide 30 $\mu$ A of current to the current sample and hold circuitry is recommended but values down to 2µA and up to 100µA can be used.

[Figure 32](#page-16-3) shows the valley current mode buck converter circuit.



FIGURE 32. VALLEY CURRENT MODE BUCK CONVERTER CIRCUIT

<span id="page-16-3"></span>

In the current loop the control to output simplified transfer function is shown in **[Equation 9](#page-17-0).** 

$$
\frac{\hat{V_0}}{\hat{V_0}} = \frac{R_0}{R_i \times K_d} \times \frac{1 + \frac{s}{\omega_2}}{\left(1 + \frac{s}{\omega_p}\right)\left(1 + \frac{s}{\omega_l}\right)}
$$
(EQ. 9)

Where:

$$
K_{d} = 1 + \frac{R_{o}}{K_{m} \times R_{i}}
$$

$$
K_{m} = \frac{1}{(D - 0.5)R_{i} \times \frac{T}{L} + \frac{V_{sl}}{V_{in}}}
$$

 $R_i = G_i \times R_s$ 

 $R<sub>o</sub>$  is the load resistor

 $C<sub>o</sub>$  is the output capacitor

L is the inductor

 $R_s$  is the current sense resistor (the  $r_{DS(ON)}$ of low MOSFET)

 $V<sub>o</sub>$  is the output voltage

T is the period of one switching cycle

D is the duty cycle of upper MOSFET

 $V_{si}$  is the slope compensation voltage (peak voltage of the ramp)

 $V_{in}$  is the input voltage of the buck

 $V<sub>C</sub>$  is the output of the error amplifier

 $G_i$  is the gain of the current sensor

For ISL8117A:

 $V_{\rm sl} = V_{\rm in} \times 0.05$ 

 $G_i = 8k/R_{cs}$ 

Then the low frequency pole frequency is shown by **Equation 10.** 

$$
\omega_p = 2\pi f_p = \frac{1}{C_o} \times \left(\frac{1}{R_o} + \frac{1}{K_m \times R_i}\right)
$$
 (EQ. 10)

The high frequency pole frequency is shown by **[Equation 11](#page-17-2)**.

$$
\omega_{\parallel} = 2\pi f_{\parallel} = \frac{K_m \times R_i}{L}
$$
 (Eq. 11)

The output capacitor ESR  $(R_{est})$  zero frequency is shown by [Equation 12](#page-17-3).

$$
\omega_{\mathbf{z}} = 2\pi \mathbf{f}_{\mathbf{z}} = \frac{1}{C_0 \times R_{\text{est}}}
$$
 (EQ. 12)

The output voltage is regulated by error amplifier EA. The EA compensation network parameters can be determined by compensating the current loop poles and zero so as to implement an ideal -20db/decade close loop gain with around  $0.1f_{SW}$  crossover frequency.

If the crossover frequency  $f_c \ll f_l$ , a type 2 compensation network is enough to achieve the goal.

<span id="page-17-0"></span>Since a strong slope compensation is used, the  $f<sub>l</sub>$  is usually not too high but close to  $f_c$ . Thus, a type 3 amplifier is still needed.

To simplify the model, assuming  $C_3 \lt C_2$ , the type 3 EA amplifier transfer function is simplified to [Equation 13](#page-17-4).

<span id="page-17-4"></span>
$$
\frac{\hat{V}_c}{\hat{V}_0} = \frac{(1 + SR_3 C_2)(1 + SR_1 C_1)}{SR_1 C_2 (1 + SR_3 C_3)}\tag{Eq. 13}
$$

The transfer function has two poles and two zeros.

The first pole at the original at the frequency of  $f_{p1} = 1/2\pi R_1C_2$ . This is the frequency where the impedance of  $R_1$  is equal to  $C_2$ .

The second pole is at the frequency of  $f_{p2} = 1/2\pi R_3C_3$ .

The first zero is at the frequency of  $f_{z1} = 1/2\pi R_3C_2$ .

The second zero is at the frequency of  $f_{z2} = 1/2\pi R_1C_1$ 

To achieve ideal compensation, it is recommended to make  $f_{z1}$  =  $f_p$ ;  $f_{z2}$  =  $f_l$  and  $f_{p2}$  =  $f_z$  as shown in **[Figure 33](#page-17-5)**. The close loop transfer function is then simplified to **Equation 14**.

$$
G_{loop}(s) = \frac{R_{o}}{R_{i} \times K_{d}} \times \frac{1 + \frac{S}{\omega_{2}}}{\left(1 + \frac{s}{\omega_{p}}\right)\left(1 + \frac{s}{\omega_{l}}\right)} \times \frac{(1 + SR_{3}C_{2})(1 + SR_{1}C_{1})}{SR_{1}C_{2}(1 + SR_{3}C_{3})}
$$

$$
= \frac{R_{o}}{R_{i} \times K_{d}} \times \frac{1}{SR_{1}C_{2}} \tag{Eq. 14}
$$

<span id="page-17-6"></span>The crossover frequency is shown by [Equation 15](#page-17-7).

<span id="page-17-7"></span>
$$
f_c = \frac{R_o}{R_i \times K_d} \times \frac{1}{2\pi R_1 C_2}
$$
 (EQ. 15)

<span id="page-17-1"></span>

FIGURE 33. CROSSOVER FREQUENCY

<span id="page-17-5"></span><span id="page-17-3"></span><span id="page-17-2"></span>Loop design example is shown in the following:

 $V_{IN}$  = 12V  $V_{\text{OUT}} = 3.3V$  $I_{OUT} = 6A$  $f<sub>SW</sub> = 300$ kHz  $T = 3.3 \mu s$ 

August 31, 2015



$$
D = V_{OUT}/V_{IN} = 0.275
$$
  
\n
$$
L = 3.3\mu H
$$
  
\n
$$
C_{o} = 200\mu F
$$
  
\n
$$
R_{o} = V_{OUT}/I_{OUT} = 0.55\Omega
$$
  
\n
$$
R_{S} = 14m\Omega
$$
  
\n
$$
R_{cs} = 3k\Omega
$$

Due to the use of ceramic capacitors, the output capacitor ESR (R<sub>esr</sub>) zero frequency is very high and can be ignored.

Then  $V_{\text{sl}}$  = 0.6 and R<sub>i</sub> = 0.037

$$
K_{m} = \frac{1}{(D - 0.5)R_{i} \times \frac{T}{L} + \frac{V_{sl}}{V_{in}}} = \frac{1}{(0.275 - 0.5)0.037 \times \frac{3.3 \mu}{3.3 \mu} + 0.05} = 24
$$
\n(EQ. 16)

$$
K_{d} = 1 + \frac{R_{o}}{K_{m} \times R_{i}} = 1 + \frac{0.55}{24 \times 0.037} = 1.62
$$
 (EQ. 17)

$$
G_{dc} = \frac{R_o}{R_i \times K_d} = 9.18
$$
 (EQ. 18)

$$
\omega_{\rm p} = \frac{1}{C_{\rm o}} \times \left(\frac{1}{R_{\rm o}} + \frac{1}{K_{\rm m} \times R_{\rm f}}\right) = 14.7 \,\text{k}
$$
\n
$$
f_{\rm p} = \frac{14.7 \,\text{k}}{2 \,\pi} = 2.34 \,\text{k}
$$
\n(EQ. 19)

$$
\omega_1 = \frac{K_m \times R_i}{L} = \frac{24 \times 0.037}{3.3 \,\mu} = 269 \,\text{k}
$$
 (EQ. 20)

$$
f_{\parallel} = \frac{269k}{2\pi} = 42.83k
$$

To make 0.1fs crossover frequency and make the gain -20dB/decade use **[Equation 21](#page-18-3).** 

$$
f_{\rm c} = 0.1 f_{\rm SW} = 30 \,\text{k} \tag{Eq. 21}
$$

If R<sub>1</sub> = 49.9k, R<sub>2</sub> = 11k, R<sub>3</sub> = 70k, C<sub>1</sub> = 74p use **[Equation 22.](#page-18-4)**  $C_2 = \frac{R_0}{R_1 \times K_d} \times \frac{1}{2\pi R_1 f_c} = 0.97n$  (EQ. 22)

$$
f_{z1} = \frac{1}{2\pi R_3 C_2} = 2.34k
$$
  

$$
f_{z2} = \frac{1}{2\pi R_1 C_1} = 42.83k
$$

To suppress the switching frequency noise, one more pole  $f_{p2} = 1/2\pi R_3C_3$  can be inserted.

The frequency of this pole should be  $f_c \ll f_{p2} \ll f_{sw}$ 

Select [Equation 23](#page-18-2)

 $f_{p2} = \frac{1}{2\pi R}$  $=\frac{1}{2\pi R_3 C_3}$  = 100k (EQ. 23)

Then  $C_3$  = 23p

### <span id="page-18-0"></span>Layout Guidelines

Careful attention to layout requirements is necessary for successful implementation of an ISL8117A based DC/DC converter. The ISL8117A switches at a very high frequency and therefore the switching times are very short. At these switching frequencies, even the shortest trace has significant impedance. Also, the peak gate drive current rises significantly in an extremely short time. Transition speed of the current from one device to another causes voltage spikes across the interconnecting impedances and parasitic circuit elements. These voltage spikes can degrade efficiency, generate EMI and increase device overvoltage stress and ringing. Careful component selection and proper PC board layout minimizes the magnitude of these voltage spikes.

There are three sets of critical components in a DC/DC converter using the ISL8117A: The controller, the switching power components and the small signal components. The switching power components are the most critical from a layout point of view because they switch a large amount of energy, which tends to generate a large amount of noise. The critical small signal components are those connected to sensitive nodes or those supplying critical bias currents. A multilayer printed circuit board is recommended.

#### <span id="page-18-1"></span>Layout Considerations

- 1. The input capacitors, upper FET, lower FET, inductor and output capacitor should be placed first. Isolate these power components on dedicated areas of the board with their ground terminals adjacent to one another. Place the input high frequency decoupling ceramic capacitors very close to the MOSFETs.
- 2. If signal components and the IC are placed in a separate area to the power train, it is recommend to use full ground planes in the internal layers with shared SGND and PGND to simplify the layout design. Otherwise, use separate ground planes for power ground and small signal ground. Connect the SGND and PGND together close to the IC. DO NOT connect them together anywhere else.
- <span id="page-18-4"></span><span id="page-18-3"></span>3. The loop formed by the input capacitor, the top FET and the bottom FET must be kept as small as possible.
- 4. Ensure the current paths from the input capacitor to the MOSFET, to the output inductor and the output capacitor are as short as possible with maximum allowable trace widths.
- 5. Place the PWM controller IC close to the lower FET. The LGATE connection should be short and wide. The IC can be best placed over a quiet ground area. Avoid switching ground loop currents in this area.
- 6. Place VCC5V bypass capacitor very close to the VCC5V pin of the IC and connect its ground to the PGND plane.
- 7. Place the gate drive components optional BOOT diode and BOOT capacitors - together near the controller IC.
- <span id="page-18-2"></span>8. The output capacitors should be placed as close to the load as possible. Use short wide copper regions to connect output capacitors to load to avoid inductance and resistances.



- 9. Use copper filled polygons or wide short traces to connect the junction of upper FET, lower FET and output inductor. Also keep the PHASE node connection to the IC short. DO NOT unnecessarily oversize the copper islands for the PHASE node. Since the phase nodes are subjected to very high dv/dt voltages, the stray capacitor formed between these islands and the surrounding circuitry will tend to couple switching noise.
- 10. Route all high speed switching nodes away from the control circuitry.
- 11. Create a separate small analog ground plane near the IC. Connect the SGND pin to this plane. All small signal grounding paths including feedback resistors, current limit setting resistor, soft-starting capacitor and EN pull-down resistor should be connected to this SGND plane.
- 12. Separate the current sensing trace from the PHASE node connection.
- 13. Ensure the feedback connection to the output capacitor is short and direct.

#### <span id="page-19-0"></span>General PowerPAD Design Considerations

The following is an example of how to use vias to remove heat from the IC.



FIGURE 34. PCB VIA PATTERN

It is recommended to fill the thermal pad area with vias. A typical via array fills the thermal pad footprint such that their centers are 3x the radius apart from each other. Keep the vias small but not so small that their inside diameter prevents solder wicking through during reflow.

Connect all vias to the ground plane. It is important the vias have a low thermal resistance for efficient heat transfer. It is important to have a complete connection of the plated through-hole to each plane.

## <span id="page-19-1"></span>Component Selection Guideline

### <span id="page-19-2"></span>MOSFET Considerations

The logic level MOSFETs are chosen for optimum efficiency given the potentially wide input voltage range and output power requirement. Two N-Channel MOSFETs are used in the synchronous-rectified buck converters. These MOSFETs should be selected based upon  $r_{DS(ON)}$ , gate supply requirements and thermal management considerations.

Power dissipation includes two loss components: conduction loss and switching loss. These losses are distributed between the upper and lower MOSFETs according to duty cycle (see [Equations 24](#page-19-6) and [25](#page-19-7)). The conduction losses are the main component of power dissipation for the lower MOSFET. Only the upper MOSFET has significant switching losses since the lower device turns on and off into near zero voltage. The equations assume linear voltage current transitions and do not model power loss due to the reverse recovery of the lower MOSFET's body diode.

<span id="page-19-6"></span>
$$
P_{UPPER} = \frac{(I_0^{2})(r_{DS(ON)})(V_{OUT})}{V_{IN}} + \frac{(I_0)(V_{IN})(t_{SW})(f_{SW})}{2}
$$
 (EQ. 24)

<span id="page-19-7"></span>
$$
P_{LOWER} = \frac{(I_0^2)(r_{DS(ON)})(V_{IN} - V_{OUT})}{V_{IN}}
$$
 (EQ. 25)

A large gate-charge increases the switching time,  $t_{SW}$ , which increases the upper MOSFETs' switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal resistance specifications.

#### <span id="page-19-3"></span>Output Inductor Selection

The PWM converter requires an output inductor. The output inductor is selected to meet the output voltage ripple requirements. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current and the output capacitor(s) ESR. The ripple voltage expression is given in the output capacitor selection section and the ripple current is approximated by **[Equation 26](#page-19-5):** 

<span id="page-19-5"></span>
$$
\Delta I_{L} = \frac{(V_{1N} - V_{OUT})(V_{OUT})}{(f_{SW})(L)(V_{1N})}
$$
 (EQ. 26)

The ripple current ratio is usually from 30% to 70% of the full output load.

#### <span id="page-19-4"></span>Output Capacitor Selection

The output capacitors for each output have unique requirements. In general, the output capacitors should be selected to meet the dynamic regulation requirements including ripple voltage and load transients. Selection of output capacitors is also dependent on the output inductor, so some inductor analysis is required to select the output capacitors.

One of the parameters limiting the converter's response to a load transient is the time required for the inductor current to slew to its new level. The ISL8117A will provide either 0% or maximum duty cycle in response to a load transient.

The response time is the time interval required to slew the inductor current from an initial current value to the load current level. During this interval, the difference between the inductor current and the transient current level must be supplied by the output capacitor(s). Minimizing the response time can minimize the output capacitance required. Also, if the load transient rise time is slower than the inductor response time, as in a hard drive or CD drive, it reduces the requirement on the output capacitor.

August 31, 2015



The maximum capacitor value required to provide the full, rising step, transient load current during the response time of the inductor is shown in **[Equation 27](#page-20-1):** 

$$
C_{OUT} = \frac{(L_O)(I_{TRAN})^2}{2(V_{IN} - V_O)(DV_{OUT})}
$$
 (EQ. 27)

Where C<sub>OUT</sub> is the output capacitor(s) required, L<sub>O</sub> is the output inductor,  $I_{TRAN}$  is the transient load current step,  $V_{IN}$  is the input voltage,  $V<sub>O</sub>$  is output voltage and  $DV<sub>OUT</sub>$  is the drop in output voltage allowed during the load transient.

High frequency capacitors initially supply the transient current and slow the load rate of change seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Equivalent Series Resistance) and voltage rating requirements as well as actual capacitance requirements.

The output voltage ripple is due to the inductor ripple current and the ESR of the output capacitors as defined by **Equation 28:** 

$$
V_{RIPPLE} = \Delta I_L (ESR)
$$
 (EQ. 28)

Where  $\Delta I_L$  is calculated in [Equation 26.](#page-19-5)

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load circuitry for specific decoupling requirements.

Use only specialized low-ESR capacitors intended for switching regulator applications for the bulk capacitors. In most cases, multiple small case electrolytic capacitors perform better than a single large case capacitor.

In conclusion, the output capacitors must meet the following criteria:

- 1. They must have sufficient bulk capacitance to sustain the output voltage during a load transient while the output inductor current is slewing to the value of the load transient.
- 2. The ESR must be sufficiently low to meet the desired output voltage ripple due to the output inductor current.

The recommended output capacitor value for the ISL8117A is between 100µF to 680µF, to meet the stability criteria with external compensation. Use of aluminum electrolytic (POSCAP) or tantalum type capacitors is recommended. Use of low ESR ceramic capacitors is possible with loop analysis to ensure stability.

#### <span id="page-20-0"></span>Input Capacitor Selection

<span id="page-20-1"></span>The important parameters for the input capacitor(s) are the voltage rating and the RMS current rating. For reliable operation, select input capacitors with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25x greater than the maximum input voltage and 1.5x is a conservative guideline. The AC<sub>RMS</sub> input current varies with the load giving in **Equation 29:** 

<span id="page-20-3"></span>
$$
I_{RMS} = \sqrt{DC - DC^2} \cdot I_O
$$
 (EQ. 29)

Where DC is duty cycle of the PWM.

The maximum RMS current supplied by the input capacitance occurs at  $V_{IN}$  = 2 x  $V_{OUT}$ , DC = 50% as shown in **Equation 30**:

<span id="page-20-4"></span>
$$
I_{RMS} = \frac{1}{2} \times I_{O}
$$
 (EQ. 30)

<span id="page-20-2"></span>Use a mix of input bypass capacitors to control the voltage ripple across the MOSFETs. Use ceramic capacitors for the high frequency decoupling and bulk capacitors to supply the RMS current. Small ceramic capacitors can be placed very close to the MOSFETs to suppress the voltage induced in the parasitic circuit impedances.

Solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge current at power-up.



### <span id="page-21-0"></span>Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.



### <span id="page-21-1"></span>About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at **www.intersil.com**.

You may report errors or suggestions for improving this datasheet by visiting [www.intersil.com/ask](http://www.intersil.com/en/support.html?OrganizationID=784358&p=createnewticket&p_href=http%3A%2F%2Fwww.intersil.com%2Fen%2Fsupport.html).

Reliability reports are also available from our website at [www.intersil.com/support](http://www.intersil.com/en/support/qualandreliability.html#reliability)