

# 2EDL23x06PJ family

# 600 V Half Bridge Gate Driver with OCP and Integrated Bootstrap Diode

#### **Features**

- Infineon thin-film-SOI-technology
- Fully operational to +600 V
- Integrated Ultra-fast, low R<sub>DS(ON)</sub> Bootstrap Diode
- Floating channel designed for bootstrap operation
- Output source/sink current capability +1.8 A/-2.5 A
- Tolerant to negative transient voltage up to -100 V (Pulse width is up 300 ns) given by SOI-technology
- Interlock, Enable, Fault, and over current protection
- 10 ns typ., 60 ns max. propagation delay matching
- dV/dt immune ±50 V
- Undervoltage lockout for both channels
- 3.3 V, 5 V and 15 V input logic compatible
- RoHS compliant

# **Potential applications**

- Motor drives, general purpose inverters
- Refrigeration compressors, home appliance
- Half-bridge and full-bridge converters in offline AC-DC power supplies for telecom and lighting

#### **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

# **Description**

The 2EDL family contains devices, which control power devices like MOS-transistors or IGBTs with a maximum blocking voltage of +600 V in half bridge configurations. Based on the used SOI-technology there is an excellent ruggedness on transient voltages. No parasitic thyristor structures are present in the device. Hence, no parasitic latch up may occur at all temperature and voltage conditions.

The two independent driver outputs are controlled at the low-side using two different CMOS resp. LSTTL compatible signals, down up to 3.3 V logic. The device includes an under-voltage detection unit with hysteresis characteristic which are optimised either for IGBT or MOSFET.

Those parts, which are designed for IGBT have asymmetric undervoltage lockout levels, which support strongly the integrated ultra-fast bootstrap diode. Additionally, the offline gate clamping function provides an inherent protection of the transistors for parasitic turn-on by floating gate conditions, when the IC is not supplied via VDD.



Figure 1 Typical application diagram

#### **Product summary**

 $V_{\text{OFFSET}}$  = 620 V max.  $I_{\text{O+/-}}$  (typ.) = 1.8 A/2.5 A  $V_{\text{OUT}}$  = 10 V - 17.5 V Delay Matching = 60 ns max.  $t_f/t_r$  (typ.  $C_L$ =4.9 nF) = 37 ns/48 ns

#### **Package**

DSO-14



## 600 V Half Bridge Gate Driver with Integrated Bootstrap Diode (BSD)



## **Ordering information**

# **Ordering information**

| Sales Name  | Special function                          | output<br>current | _      | typ. Level Shift<br>UVLO thresholds | -   | Package | Evaluation board |
|-------------|-------------------------------------------|-------------------|--------|-------------------------------------|-----|---------|------------------|
| 2EDL23I06PJ | Deadtime, Interlock,                      | 2.3 A             | IGBT   | 12.5 V / 11.6 V                     | Yes | DSO-14  | EVAL-2EDL23I06PJ |
| 2EDL23N06PJ | Enable, Fault, Over<br>Current Protection | 2.3 A             | MOSFET | 9.1 V / 8.3 V                       | Yes | DSO-14  | EVAL-2EDL23N06PJ |

## **Table of contents**

| Featu      | ıres                                                                 | . 1 |
|------------|----------------------------------------------------------------------|-----|
| Prod       | uct summary                                                          | . 1 |
| Packa      | age                                                                  | . 1 |
| Poter      | ntial applications                                                   | . 1 |
| Prod       | uct validation                                                       | . 1 |
| Desci      | ription                                                              | . 1 |
| Orde       | ring information                                                     | . 2 |
|            | of contents                                                          |     |
| 1          | Block diagram                                                        |     |
|            | Lead definitions                                                     |     |
| 2          |                                                                      |     |
| 3          | Functional description                                               |     |
| 3.1        | Low Side and High Side Control Pins (LIN, HIN)                       |     |
| 3.1.1      | Input voltage range                                                  |     |
| 3.1.2      | Switching levels                                                     |     |
| 3.1.3      | Input filter time                                                    |     |
| 3.2        | VDD, GND and PGND (Low Side Supply)                                  |     |
| 3.3        | VB and VS (High Side Supplies)                                       |     |
| 3.4<br>3.5 | LO and HO (Low and High Side Outputs)<br>Undervoltage lockout (UVLO) |     |
| 3.6        | Bootstrap diode (BSD)                                                |     |
| 3.7        | Deadtime and interlock function                                      |     |
| 3.8        | EN-/FLT (fault indication and enable function)                       |     |
| 3.9        | Power ground / over current protection                               |     |
| 3.10       | Tolerant to negative transient voltage on VS pin (-VS)               |     |
| 4          | Electrical parameters                                                |     |
| 4.1        | Absolute maximum ratings                                             |     |
| 4.2        | Required operation conditions                                        |     |
| 4.3        | Operating Range                                                      |     |
| 4.4        | Static logic function table                                          |     |
| 4.5        | Static parameters                                                    | .12 |
| 4.6        | Dynamic parameters                                                   | .14 |
| 5          | Timing diagrams                                                      | 15  |
| 6          | Package information                                                  | 18  |
| 7          | Qualification information                                            | 19  |
| 8          | Related products                                                     | 19  |
| Revis      | ion history                                                          | 20  |



# 1 Block diagram



Figure 2 Functional block diagram

## 2 Lead definitions

Table 1 2EDL23 family lead definitions

| Pin no.                                                                                                          | Name    | Function                                                                                                          |
|------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------|
| 1                                                                                                                | VDD     | Low-side and logic supply voltage                                                                                 |
| 2                                                                                                                | HIN     | Logic input for high-side gate driver output (HO), in phase. Schmitt trigger inputs with hysteresis and pull down |
| LIN Logic input for low-side gate driver output (LO), in phase. Schmitt trigger in with hysteresis and pull down |         | Logic input for low-side gate driver output (LO), in phase. Schmitt trigger inputs with hysteresis and pull down  |
| 4                                                                                                                | EN-/FLT | Enable input and Fault indication output                                                                          |
| 5                                                                                                                | GND     | Logic ground                                                                                                      |
| 6                                                                                                                | PGND    | Low-side gate drive return                                                                                        |
| 7                                                                                                                | LO      | Low-side driver output                                                                                            |
| 8,9,13,14                                                                                                        | nc      | Not connected                                                                                                     |
| 10                                                                                                               | VS      | High voltage floating supply return                                                                               |
| 11                                                                                                               | НО      | High-side driver output                                                                                           |
| 12                                                                                                               | VB      | High-side gate drive floating supply                                                                              |



Figure 3 2EDL23 family lead assignments (top view)



# 3 Functional description

### 3.1 Low Side and High Side Control Pins (LIN, HIN)

#### 3.1.1 Input voltage range

All input pins have the capability to process input voltages up to the supply voltage of the IC. The inputs are therefore internally clamped to VDD and GND by diodes. An internal pull-down resistor is high ohmic, so that it can keep the IC in a safe state in case of PCB crack.

### 3.1.2 Switching levels

The Schmitt trigger input threshold is such to guarantee LSTTL and CMOS compatibility down to 3.3 V controller outputs. The input Schmitt trigger and noise filter provide beneficial noise rejection to short input pulses according to Figure 4 and Figure 5. Please note, that the switching levels of the input structures remain constant even though they can accept amplitudes up to the IC supply level.



Figure 4 Input pin structure

## 3.1.3 Input filter time



Figure 5 Input filter timing diagram

Short pulses are suppressed by means of an input filter. The MOSFET version (2EDL23N06PJ) has an input filter time of  $t_{\text{FILIN}}$  = 100 ns typ. for high side and 150 ns typ. for low side. The IGBT version (2EDL23I06PJ) has filter times of 190 ns typ.

### 3.2 VDD, GND and PGND (Low Side Supply)

VDD is the low side supply and it provides power to both the input logic and the low side output power stage. The input logic is referenced to GND ground as well as the under-voltage detection circuit. Output power stage is referenced to PGND ground. PGND ground is floating respect to GND ground with an absolute maximum range of operation of +/-5.7 V. A back-to-back zener structure protects grounds from noise spikes.

The undervoltage lockout circuit enables the device to operate at power on when a typical supply voltage higher than  $V_{DDUV+}$  is present. Please see section 3.5 "Undervoltage lockout" for further information.

#### 600 V Half Bridge Gate Driver with Integrated Bootstrap Diode (BSD)



A filter time of typ. 1.5  $\mu$ s<sup>1</sup> helps to suppress noise from the UVLO circuit, so that negative going voltage spikes at the supply pins will avoid parasitic UVLO events.

#### 3.3 VB and VS (High Side Supplies)

VB to VS is the high side supply voltage. The high side circuit can float with respect to GND following the external high side power device emitter/source voltage. Due to the low power consumption, the floating driver stage can be supplied by bootstrap topology connected to VDD. A filter time of typ. 1.3  $\mu$ s helps to suppress noise from the UVLO circuit, so that negative going voltage spikes at the supply pins will avoid parasitic UVLO events

The under-voltage circuit enables the device to operate at power on when a typical supply voltage higher than  $V_{\text{DDUV+}}$  is present. Please see section 3.5 "Undervoltage lockout" for further information. Details on bootstrap supply section and transient immunity can be found in application note <u>EiceDRIVER<sup>TM</sup> 2EDL family: Technical description</u>.

#### 3.4 LO and HO (Low and High Side Outputs)

Low side and high side power outputs are specifically designed for pulse operation such as gate drive for IGBT and MOSFET devices. Low side output is state triggered by the respective inputs, while high side output is edge triggered by the respective inputs. In particular, after an undervoltage condition of the VBS supply, a new turnon signal (edge) is necessary to activate the high side output. In contrast, the low side outputs switch to the state of their respective inputs after an undervoltage condition of the VDD supply.

The output current specification  $I_{0+}$  and  $I_{0-}$  is defined in a way, which considers the power transistors miller voltage. This helps to design the gate drive better in terms of the application needs. Nevertheless, the devices are also characterised for the value of the pulse short circuit value  $I_{0pk+}$  and  $I_{0pk-}$ .

### 3.5 Undervoltage lockout (UVLO)

Two different UVLO options are required for IGBT and MOSFET. The types 2EDL23I06PJ are designed to drive IGBT. There are higher levels of undervoltage lockout for the low side UVLO than for the high side. This supports an improved start up of the IC, when bootstrapping is used. The thresholds for the low side are typically  $V_{DDUV+} = 12.5 \text{ V}$  (positive going) and  $V_{DDUV-} = 11.6 \text{ V}$  (negative going). The thresholds for the high side are typically  $V_{BSUV+} = 11.6 \text{ V}$  (positive going) and  $V_{BSUV-} = 10.7 \text{ V}$  (negative going).

The types 2EDL23N06PJ are designed to drive power MOSFET. A similar distinction for the high side and low side UVLO threshold as for IGBT is not realised here. The IC shuts down all the gate drivers power outputs, when the supply voltage is below typ.  $V_{DDUV-} = 8.3 \text{ V (min. / max.} = 7.5 \text{ V / 9 V}$ ). The turn-on threshold is typ.  $V_{DDUV+} = 9.1 \text{ V (min. / max.} = 8.3 \text{ V / 9.9 V}$ )

# 3.6 Bootstrap diode (BSD)

An ultra fast bootstrap diode is monolithically integrated for establishing the high side supply. The differential resistor of the diode helps to avoid extremely high inrush currents when charging the bootstrap capacitor initially.

Not subject of production test, verified by characterisation 2EDL23 family Datasheet



#### 3.7 Deadtime and interlock function

The IC provides a hardware fixed deadtime. The deadtime is different for the MOSFET type (2EDL23N06PJ) and for the IGBT type (2EDL23I06PJ). The deadtimes are particularly typ. 380 ns for IGBT and typ. 75 ns for MOSFET. An additional interlock function prevents the two outputs from being activated simultaneously.

#### 3.8 EN-/FLT (fault indication and enable function)

The types 2EDL23x06PJ provide a pin, which can either be used to shut down the IC or to read out a failure status of the IC. The signal applied to pin EN controls directly the output stages. All outputs are set to LOW, if EN is at LOW logic level. An integrated pull down resistor shuts down the IC in case of a floating input. The internal structure of the pin is given in Figure 6. The switching levels of the Schmitt-Trigger are here  $V_{\text{EN,TH-}} = 2.1 \text{ V}$  and  $V_{\text{EN,TH-}} = 0.9 \text{ V}$ . The typical propagation delay time is  $t_{\text{EN}} = 550 \text{ ns}$ . The input is clamped by diodes to VDD and GND. The input voltage range is the same as the input control pins with a max. of 20 V.

The /FAULT function is an active low open-drain output indicating the status of the gate driver (see Figure 6). The pin is active (i.e. forces LOW voltage level) when one of the following conditions occur:

- Under-voltage condition of VDD supply: In this case the fault condition is released as soon as the supply
  voltage condition returns in the normal operation range (please refer to VDD pin description for more
  details). The fault signal is activate as long as UVLO is given during power up.
- Overcurrent detection (ITRIP): The fault condition is latched until the overcurrent trigger condition is finished and additional typ. 230 µs are elapsed.

The interface to the microcontroller can be realised by using an open collector / drain configured output pin for enabling the driver IC and a GPIO pin for monitoring the /FAULT. The external pull-up resistor will pull-up the voltage to +5V, when the IC is set for operation.



Figure 6 EN-/FLT pin structures and interface to microcontroller (μC)

#### 3.9 Power ground / over current protection

A power ground (PGND) connects directly the emitter or source of the low side transistor with the gate drive IC. No other components, such as shunts, etc., are between this connection and the emitter or source. This enables the routing of smallest gate circuit loops and therefore smallest gate inductances.

A potential shunt resistor is between the power ground (PGND) connection and the gound connection (GND), which leads to a voltage drop between these two pins.

The voltage drop between PGND and GND can be seen sensed by means of a comparator with a threshold of  $V_{\text{th,ITRIP}}$  = 0.46 V. If the voltage drop is larger than  $V_{\text{th,ITRIP}}$ , then the output of the comparator is triggered and the /FLT output is activated. Simultaneously, the IC shuts down both gate outputs for the period of the fault indication, which is 230 µs.

Several influences, such as reverse recovery currents, parasitic inductances and other noise sources, make the need of a signal filter necessary. The filter has a time constant of typically 1.8 µs to ensure good noise quality.

2EDL23 family Datasheet

6 of 21

Version 2.



### 3.10 Tolerant to negative transient voltage on VS pin (-VS)

A common problem in today's high-power switching converters is the transient response of the switch node's voltage as the power switches transition on and off quickly while carrying a large current. A typical three phase inverter circuit is shown in Figure 7; here we define the power switches and diodes of the inverter.

If the high-side switch (e.g., the IGBT Q1 in Figures 8 and 9) switches off, while the U phase current is flowing to an inductive load, a current commutation occurs from high-side switch (Q1) to the diode (D2) in parallel with the low-side switch of the same inverter leg. At the same instance, the voltage node  $V_{S1}$ , swings from the positive DC bus voltage to the negative DC bus voltage.



Figure 7 Three phase inverter





Figure 8 Q1 conducting

Figure 9 D2 conducting

Also when the V phase current flows from the inductive load back to the inverter (see Figures 10 and 11), and Q4 IGBT switches on, the current commutation occurs from D3 to Q4. At the same instance, the voltage node,  $V_{S2}$ , swings from the positive DC bus voltage to the negative DC bus voltage.







Figure 10 D3 conducting

Figure 11 Q4 conducting

However, in a real inverter circuit the  $V_s$  voltage swing does not stop at the level of the negative DC bus but instead swings below the level of the negative DC bus. This undershoot voltage is called "negative transient voltage".

The circuit shown in Figure 12 depicts one leg of the three phase inverter; Figures 13 and 14 show a simplified illustration of the commutation of the current between Q1 and D2. The parasitic inductances in the power circuit from the die bonding to the PCB tracks are lumped together in  $L_c$  and  $L_E$  for each IGBT. When the high-side switch is on,  $V_{S1}$  is below the DC+ voltage by the voltage drops associated with the power switch and the parasitic elements of the circuit. When the high-side power switch turns off, the load current momentarily flows in the low-side freewheeling diode due to the inductive load connected to  $V_{S1}$  (the load is not shown in these figures). This current flows from the DC- bus (which is connected to the COM pin of the HVIC) to the load and a negative voltage between  $V_{S1}$  and the DC- Bus is induced (i.e., the COM pin of the HVIC is at a higher potential than the VS pin).







Figure 12 Parasitic Elements

Figure 13 VS positive

Figure 14 VS negative

In a typical motor drive system, dV/dt is typically designed to be in the range of 3-5 V/ns. The negative VS transient voltage can exceed this range during some events such as short circuit and over-current shutdown, when di/dt is greater than in normal operation.

Infineon's HVICs have been designed for the robustness required in many of today's demanding applications. An indication of the 2EDL23 family's robustness can be seen in Figure 15, where the 2EDL23 Safe Operating Area is shown at V<sub>BS</sub>=15 V based on repetitive negative voltage spikes. A negative transient voltage falling in the grey area

#### 600 V Half Bridge Gate Driver with Integrated Bootstrap Diode (BSD)



(outside SOA) may lead to IC permanent damage; viceversa unwanted functional anomalies or permanent damage to the IC do not appear if negative VS transients fall inside the SOA.



Figure 15 Negative transient voltage SOA on VS pin for 2EDL23 family @ VBS=15 V

Even though the 2EDL23 family has been shown to be able to handle these large negative transient voltage conditions, it is highly recommended that the circuit designer always limit the negative transient voltage on VS pin as much as possible by careful PCB layout and component use.



# 4 Electrical parameters

### 4.1 Absolute maximum ratings

All voltages are absolute voltages referenced to  $V_{\text{GND}}$  -potential unless otherwise specified. ( $T_a$ =25°C).

Table 2 Absolute maximum ratings

| Parameter                                                                            | Symbol              | Min.                                   | Max.                    | Unit |
|--------------------------------------------------------------------------------------|---------------------|----------------------------------------|-------------------------|------|
| High side offset voltage <sup>1</sup>                                                | $V_{ m S}$          | V <sub>DD</sub> -V <sub>BS</sub> -6    | 600                     | V    |
| High side offset voltage $(t_p < 300 \text{ns})^1$                                   |                     | V <sub>DD</sub> -V <sub>BS</sub> - 100 | -                       |      |
| High side offset voltage <sup>1</sup>                                                | $V_{ m B}$          | V <sub>DD</sub> – 6                    | 620                     |      |
| High side offset voltage ( $t_p$ <300ns) <sup>1</sup>                                |                     | V <sub>DD</sub> - 100                  | -                       |      |
| High side floating supply voltage ( $V_{ m B}$ vs. $V_{ m S}$ ) (internally clamped) | $V_{ m BS}$         | -1                                     | 20                      |      |
| High side output voltage ( $V_{ m HO}$ vs. $V_{ m S}$ )                              | $V_{ m HO}$         | -0.5                                   | V <sub>B</sub> + 0.5    |      |
| Low side supply voltage (internally clamped)                                         | $V_{ m DD}$         | -1                                     | 20                      |      |
| Low side supply voltage ( $V_{ m DD}$ vs. $V_{ m PGND}$ )                            | $V_{ m DDPGND}$     | -0.5                                   | 25                      |      |
| Gate driver ground                                                                   | $V_{ m PGND}$       | -5.7                                   | 5.7                     |      |
| Low side output voltage ( $V_{ m LO}$ vs. $V_{ m PGND}$ )                            | $V_{ m LO}$         | -0.5                                   | V <sub>PGND</sub> + 0.5 |      |
| Input voltage LIN,HIN, EN                                                            | $V_{ m IN}$         | -0.5                                   | V <sub>DD</sub> + 0.5   |      |
| FAULT output voltage                                                                 | $V_{ m FLT}$        | -0.5                                   | V <sub>DD</sub> + 0.5   |      |
| Power dissipation (to package) <sup>2</sup>                                          | $P_{\mathrm{D}}$    | -                                      | 0.9                     | W    |
| Thermal resistance                                                                   | $R_{ m th(j-a)}$    | _                                      | 134                     | K/W  |
| (junction to ambient, see section 6)                                                 |                     |                                        | 150                     |      |
| Junction temperature <sup>3</sup>                                                    | $T_{ m J}$          | -                                      | 150                     | °C   |
| Storage temperature                                                                  | $T_{ m S}$          | - 40                                   | 150                     |      |
| offset voltage slew rate⁴                                                            | dV <sub>S</sub> /dt | -                                      | 50                      | V/ns |

 $<sup>^{1}</sup>$  In case  $V_{DD} > V_{B}$  there is an additional power dissipation in the internal bootstrap diode between pins VDD and VB in case of activated bootstrap diode. Insensitivity of bridge output to negative transient voltage up to -100V is not subject to production test - verified by design / characterization.

 $<sup>^{\</sup>rm 2}$  Consistent power dissipation of all outputs. All parameters are inside operating range.

 $<sup>^{3}</sup>$  Qualification stress tests cover a max. junction temperature of 150°C for 1000 h.

 $<sup>^{\</sup>rm 4}$  Not subject of production test, verified by characterisation.

#### 600 V Half Bridge Gate Driver with Integrated Bootstrap Diode (BSD)



#### 4.2 Required operation conditions

All voltages are absolute voltages referenced to  $V_{\text{GND}}$ -potential unless otherwise specified. ( $T_a$ =25°C).

**Table 3** Required Operation Conditions

| Parameter                                                              | Symbol           | Min. | Max. | Unit |
|------------------------------------------------------------------------|------------------|------|------|------|
| High side offset voltage <sup>1</sup>                                  | $V_{\mathrm{B}}$ | 7    | 620  | ٧    |
| Low side supply voltage (internally clamped, $V_{DD}$ vs. $V_{PGND}$ ) | $V_{ m DDPGND}$  | 10   | 25   |      |

# 4.3 Operating Range

All voltages are absolute voltages referenced to  $V_{GND}$  -potential unless otherwise specified. ( $T_a$ =25°C)

Table 4 Operating range

| Parameter                                                                                    | Symbol       | Min.                                               | Max.             | Unit        |     |
|----------------------------------------------------------------------------------------------|--------------|----------------------------------------------------|------------------|-------------|-----|
| High side floating supply offset voltage                                                     | $V_{ m S}$   | <i>V</i> <sub>DD</sub> - <i>V</i> <sub>BS</sub> -1 | 500              | V           |     |
| High side floating supply offset voltage ( $V_{ m B}$ vs. $V_{ m DD}$ , static               | ally)        | $V_{ m BDD}$                                       | -1.0             | 500         |     |
| High side floating supply voltage $(V_{\rm B}  {\rm vs.}  V_{\rm S})^{\scriptscriptstyle 1}$ | IGBT-Types   | $V_{ m BS}$                                        | 13               | 17.5        |     |
|                                                                                              | MOSFET-Types |                                                    | 10               | 17.5        |     |
| High side output voltage ( $V_{ m HO}$ vs. $V_{ m S}$ )                                      |              | $V_{ m HO}$                                        | 0                | $V_{BS}$    |     |
| Low side output voltage ( $V_{ m LO}$ vs. $V_{ m PGND}$ )                                    | $V_{ m LO}$  | 0                                                  | $V_{	extsf{DD}}$ |             |     |
| Low side supply voltage                                                                      | IGBT-Types   | $V_{ m DD}$                                        | 13               | 17.5        |     |
|                                                                                              | MOSFET-Types |                                                    | 10               | 17.5        |     |
| Low side ground voltage                                                                      |              | $V_{ m PGND}$                                      | -2.5             | 2.5         |     |
| Logic input voltages LIN,HIN, EN <sup>2</sup>                                                |              | $V_{ m IN}$                                        | 0                | 17.5        |     |
| FAULT output voltage                                                                         |              | $V_{ m FLT}$                                       | 0                | $V_{ m DD}$ |     |
| Pulse width for ON or OFF <sup>3</sup>                                                       | IGBT-Types   | $t_{ m IN}$                                        | 0.8              | -           | μs  |
|                                                                                              |              | 0.3                                                | -                |             |     |
| Ambient temperature                                                                          |              | Ta                                                 | -40              | 125         | °C  |
| Thermal coefficient (junction to top, see section 6)                                         |              | $arPsi_{	ext{th(j-top)}}$                          | _<br>_           | 4.8<br>3.3  | K/W |

 $<sup>^{1}</sup>$  Logic operational for  $V_B$  ( $V_B$  vs.  $V_{GND}$ ) > 7.0 V.

<sup>&</sup>lt;sup>2</sup> All input pins (HIN, LIN, EN) are internally clamped (see abs. maximum ratings).

 $<sup>^3</sup>$  The input pulse may not be transmitted properly in case of input pulse width at LIN and HIN below 0.8 $\mu$ s (IGBT types) or 0.3  $\mu$ s (MOSFET) respectively.



# 4.4 Static logic function table

| VDD                  | VBS                  | ENABLE | FAULT     | PGND                    | LO  | но  |
|----------------------|----------------------|--------|-----------|-------------------------|-----|-----|
| <v<sub>DDUV-</v<sub> | Х                    | Х      | 0         | Х                       | 0   | 0   |
| 15V                  | <v<sub>BSUV-</v<sub> | 3.3 V  | High imp. | $< V_{\rm th,ITRIP}$    | LIN | 0   |
| 15V                  | 15V                  | 3.3 V  | 0         | > V <sub>th,ITRIP</sub> | 0   | 0   |
| 15V                  | 15V                  | 0 V    | High imp. | Х                       | 0   | 0   |
| 15V                  | 15V                  | 3.3 V  | High imp. | $< V_{ m th,ITRIP}$     | LIN | HIN |

All voltages with reference to GND

#### 4.5 Static parameters

 $V_{\rm DD}$  =  $V_{\rm BS}$  = 15V and  $V_{\rm GND}$  =  $V_{\rm PGND}$  unless otherwise specified. ( $T_{\rm a}$ =25°C).

 Table 5
 Static parameters

| Parameter                                                     |              | Symbol                    | Values |                                                 |                                               | Unit | Test                                         |  |
|---------------------------------------------------------------|--------------|---------------------------|--------|-------------------------------------------------|-----------------------------------------------|------|----------------------------------------------|--|
|                                                               |              |                           | Min.   | Тур.                                            | Max.                                          |      | condition                                    |  |
| High level input voltage LI                                   | N, HIN, EN   | $V_{ m IH}$               | 1.7    | 2.1                                             | 2.4                                           | V    |                                              |  |
| Low level input voltage LII                                   | N, HIN, EN   | $V_{ m IL}$               | 0.7    | 0.9                                             | 1.1                                           |      |                                              |  |
| High level output voltage                                     | LO<br>HO     | $V_{ m OH}$               | -      | V <sub>DD</sub> -0.32<br>V <sub>B</sub> -0.32   | V <sub>DD</sub> -0.7<br>V <sub>B</sub> -0.7   |      | I <sub>O</sub> = - 100 mA                    |  |
| Low level output voltage                                      | LO<br>HO     | $V_{ m OL}$               | -      | V <sub>PGND</sub> +0.18<br>V <sub>S</sub> +0.18 | V <sub>PGND</sub> +0.4<br>V <sub>S</sub> +0.4 |      | I <sub>O</sub> = 100 mA                      |  |
| $\overline{V_{ m DD}}$ supply undervoltage                    | IGBT-types   | $V_{ m DDUV^+}$           | 11.8   | 12.5                                            | 13.2                                          |      |                                              |  |
| positive going threshold                                      | MOSFET types | 1                         | 8.3    | 9.1                                             | 9.9                                           |      |                                              |  |
| $\overline{V_{	ext{BS}}}$ supply undervoltage                 | IGBT-types   | $V_{ m BSUV}{}_{+}$       | 10.9   | 11.6                                            | 12.4                                          |      |                                              |  |
| positive going threshold                                      | MOSFET types | 1                         | 8.3    | 9.1                                             | 9.9                                           |      |                                              |  |
| $V_{ m DD}$ supply undervoltage negative going threshold      | IGBT-types   | $V_{ m DDUV-}$            | 10.9   | 11.6                                            | 12.4                                          |      |                                              |  |
|                                                               | MOSFET types |                           | 7.5    | 8.3                                             | 9                                             |      |                                              |  |
| $\overline{V_{	ext{BS}}}$ supply undervoltage                 | IGBT-types   | $V_{ m BSUV-}$            | 10     | 10.7                                            | 11.7                                          |      |                                              |  |
| negative going threshold                                      | MOSFET types |                           | 7.5    | 8.3                                             | 9                                             |      |                                              |  |
| $\overline{V_{ m DD}}$ and $\overline{V_{ m BS}}$ supply UVLO | IGBT-types   | $V_{ m DDUVH}$            | 0.5    | 0.9                                             | -                                             |      |                                              |  |
| hysteresis                                                    | MOSFET types | $V_{ m BSUVH}$            | 0.5    | 0.9                                             | -                                             |      |                                              |  |
| ITRIP comparator thresho                                      | ld           | $V_{ m th,ITRIP}$         | 0.4    | 0.46                                            | 0.53                                          |      | $V_{\rm ITRIP} = V_{\rm PGND}$               |  |
| ITRIP comparator hysteresis                                   |              | $V_{ m th,ITRIP}$         | 0.045  | 0.07                                            | -                                             |      | $V_{ m GND}$                                 |  |
| High side leakage current betw. VS and GND                    |              | $I_{ m LVS+}$             | -      | 1                                               | 12.5                                          | μΑ   | V <sub>S</sub> = 600V                        |  |
| High side leakage current betw. VS and GND                    |              | $I_{\mathrm{LVS+}}{}^{1}$ | -      | 10                                              | -                                             |      | $T_{\rm J}$ = 125 °C,<br>$V_{\rm S}$ = 600 V |  |
| Quiescent current $V_{ m BS}$ supply (VB only)                |              | I <sub>QBS1</sub>         | -      | 180                                             | 300                                           |      | HO = low<br>depending on<br>current types    |  |

 $<sup>^{\</sup>rm 1}$  Not subject of production test, verified by characterisation 2EDL23 family Datasheet

## 600 V Half Bridge Gate Driver with Integrated Bootstrap Diode (BSD)



**Table 5 Static parameters** 

| Parameter                                                                                | Symbol                   |      | Values |      |    | Test                                                        |
|------------------------------------------------------------------------------------------|--------------------------|------|--------|------|----|-------------------------------------------------------------|
|                                                                                          |                          | Min. | Тур.   | Max. |    | condition                                                   |
| Quiescent current $V_{ m BS}$ supply (VB only)                                           | $I_{\mathrm{QBS2}}$      | -    | 180    | 300  |    | HO = high<br>depending on<br>current types                  |
| Quiescent current VDD supply (VDD only)                                                  | $I_{\mathrm{QDD1}}$      | -    | 0.34   | 0.8  | mA | $V_{\rm LIN}$ = float.                                      |
| Quiescent current VDD supply (VDD only)                                                  | $I_{ m QDD2}$            | -    | 0.32   | 0.8  |    | $V_{\rm LIN}$ = 3.3 V,<br>$V_{\rm HIN}$ =0                  |
| Quiescent current VDD supply (VDD only)                                                  | $I_{ m QDD3}$            | -    | 0.32   | 0.8  |    | <i>V</i> <sub>LIN</sub> =0 , <i>V</i> <sub>HIN</sub> =3.3 V |
| Input bias current                                                                       | $I_{\mathrm{LIN}+}$      | 15   | 35     | 60   | μА | V <sub>LIN</sub> = 3.3 V                                    |
| Input bias current                                                                       | $I_{ m LIN-}$            | -    | 0      | -    |    | <i>V</i> <sub>LIN</sub> = 0                                 |
| Input bias current                                                                       | $I_{\mathrm{HIN}+}$      | 15   | 35     | 60   |    | V <sub>HIN</sub> = 3.3 V                                    |
| Input bias current                                                                       | $I_{ m HIN-}$            | -    | 0      | -    |    | <i>V</i> <sub>HIN</sub> = 0                                 |
| Input bias current (EN=high)                                                             | $I_{\mathrm{EN}+}$       | -    | 45     | 100  |    | $V_{ m ENABLE}$ = 3.3 V                                     |
| Mean output current for load capacity charging in range from 4.5 (30%) to 7.5V (50%)     | $I_{\mathrm{O}+}$        | 1.3  | 1.8    | -    | A  | C <sub>L</sub> = 61 nF                                      |
| Peak output current turn on (single pulse)                                               | $I_{\mathrm{Opk+}}^{-1}$ | -    | 2.3    | -    |    | $R_L = 0 \Omega, t_p < 10 \mu s$                            |
| Mean output current for load capacity discharging in range from 7.5V (50%) to 4.5V (30%) | I <sub>O</sub> _         | 1.65 | 2.5    | -    |    | C <sub>L</sub> = 61 nF                                      |
| Peak output current turn off (single pulse)                                              | $I_{\mathrm{Opk-}}^{-1}$ | -    | 2.8    | -    |    | $R_{\rm L}$ = 0 $\Omega$ , $t_{\rm p}$ <10 $\mu$ s          |
| Bootstrap diode forward voltage between VDD and VB                                       | $V_{ m F,BSD}$           | -    | 0.9    | 1.2  | V  | <i>I</i> <sub>F</sub> = 0.3 mA                              |
| Bootstrap diode forward current between VDD and VB                                       | $I_{ m F,BSD}$           | 45   | 82     | -    | mA | $V_{ m DD} - V_B$ = 4 V                                     |
| Bootstrap diode resistance                                                               | $R_{ m BSD}$             | 15   | 27     | 40   | Ω  | $V_{F1} = 4 \text{ V}, V_{F2} = 5 \text{ V}$                |
| EN-/FLT low on resistance of the pull down transistor                                    | $R_{ m on,FLT}$          | -    | 35     | 70   |    | V <sub>EN-/FLT</sub> = 0.5 V                                |

## 600 V Half Bridge Gate Driver with Integrated Bootstrap Diode (BSD)



# 4.6 Dynamic parameters

 $V_{\rm DD} = V_{\rm BS} = 15 \text{ V}, V_{\rm S} = V_{\rm GND} = V_{\rm PGND}, C_{\rm L} = 180 \text{ pF unless otherwise specified.}$  ( $T_{\rm a}$ =25°C).

**Table 6 Dynamic parameters** 

| Parameter                                     |                            | Symbol            | Values    |            |            | Unit | Test                                                      |
|-----------------------------------------------|----------------------------|-------------------|-----------|------------|------------|------|-----------------------------------------------------------|
|                                               |                            |                   | Min.      | Тур.       | Max.       |      | condition                                                 |
| Turn-on propagation                           | IGBT types                 | $t_{ m on}$       | 280       | 420        | 610        | ns   | $V_{\text{LIN/HIN}} = 0 \text{ or } 3.3$                  |
| delay                                         | MOSFET types               |                   | 210       | 310        | 460        |      | V                                                         |
| Turn-off propagation                          | IGBT types                 | $t_{ m off}$      | 260       | 400        | 590        |      |                                                           |
| delay                                         | MOSFET types               |                   | 200       | 300        | 440        |      |                                                           |
| Turn-on rise time                             |                            | $t_{ m r}$        | _         | 48         | 80         |      | $V_{\text{LIN/HIN}} = 0 \text{ or } 3.3$                  |
| Turn-off fall time                            |                            | $t_{ m f}$        | -         | 37         | 60         |      | V<br>C <sub>L</sub> = 4.9 nF                              |
| Shutdown propagation d                        | elay ENABLE                | ten               | -         | 550        | 850        |      | $V_{\rm EN}$ =0.5 V,<br>$V_{\rm LO}$ / $V_{\rm HO}$ = 20% |
| Input filter time at                          | IGBT types                 | tfilin            | 120       | 190        | 320        |      | V <sub>LIN/HIN</sub> = 0 & 3.3                            |
| LIN/HIN for turn on and off                   | MOSFET types<br>HIN<br>LIN |                   | 50<br>100 | 100<br>150 | 170<br>250 |      | V                                                         |
| Input filter time EN                          | •                          | $t_{ m FILEN}$    | 200       | 400        | -          |      |                                                           |
| ITRIP filter time                             |                            | <i>t</i> filitrip | 1.0       | 1.8        | 2.7        | μs   | V <sub>PGND</sub> = 1 V,<br>/FLT=0                        |
| Shut down propoagation any output             | delay PGND to              | $t_{ m ITRIP}$    | 1.1       | 2.2        | 3.0        |      | $V_{\rm PGND}$ = 1 V<br>$V_{\rm LO}$ / $V_{\rm HO}$ = 3V  |
| Propagation delay ITRIP t                     | o FAULT                    | $t_{ m FLT}$      | 1.0       | 2.1        | 2.9        |      | V <sub>PGND</sub> = 1 V,<br>/FLT=0.5 V                    |
| Fault-clear time                              |                            | <i>t</i> fltclr   | 70        | 230        | -          |      | V <sub>PGND</sub> = 0.1 V,<br>/FLT=2.1 V                  |
| Dead time                                     | IGBT types                 | DT                | 260       | 380        | 540        | ns   | $V_{\text{LIN/HIN}} = 0 \& 3.3$                           |
|                                               | MOSFET types               |                   | 30        | 75         | 140        |      | V                                                         |
| Dead time matching abs(DT_LH – DT_HL)         | IGBT types                 | MDT               | -         | 10         | 80         |      | ext. dead time<br>0ns                                     |
| for single IC                                 | MOSFET types               |                   |           | 10         | 50         |      |                                                           |
| Matching delay ON, abs(ton_HS - ton_LS)       |                            | MTon              | -         | 10         | 60         |      | external dead<br>time > 500 ns                            |
| Matching delay OFF, abs(toff_HS-toff_LS)      |                            | MToff             | -         | 10         | 60         |      | external dead<br>time >500 ns                             |
| Output pulse width                            | IGBT types                 | PM                | -         | 20         | 80         |      | PW <sub>in</sub> > 1 μs                                   |
| matching. PW <sub>in</sub> -PW <sub>out</sub> | MOSFET types               |                   | -         | 20         | 70         |      |                                                           |



# 5 Timing diagrams



Figure 16 Timing of short pulse suppression



Figure 17 Timing of of internal deadtime



Figure 18 Timing of of internal deadtime





Figure 19 Input to output propagation delay times and switching times definition



Figure 20 Operating areas (IGBT UVLO levels)



Figure 21 Operating areas (MOSFET UVLO levels)





Figure 22 ITRIP-Timing



Figure 23 Output pulse width timing and matching delay timing diagram for positive logic



Figure 24 Deadtime and interlock



# 6 Package information



Figure 25 Package outline PG-DSO-14



Figure 26 PCB reference layout (according to JEDEC 1s0P)
left: Reference layout
right: detail of footprint

The thermal coefficient is used to calculate the junction temperature, when the IC surface temperature is measured. The junction temperature is

$$T_{\rm j} = \Psi_{\rm th(j-top)} \cdot P_d + T_{\rm top}$$

Table 7 Data of reference layout

| Dimensions                         | Material                                     | Metal (Copper)                       |  |  |
|------------------------------------|----------------------------------------------|--------------------------------------|--|--|
| 76.2 × 114.3 × 1.5 mm <sup>3</sup> | FR4 ( $\lambda_{therm} = 0.3 \text{ W/mK}$ ) | 70μm (λ <sub>therm</sub> = 388 W/mK) |  |  |



# 7 Qualification information<sup>1</sup>

#### **Table 8 Qualification information**

|                            |                      | Industrial <sup>2</sup>                                                                                                                                    |                                                        |  |  |  |
|----------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|
| Qualification level        |                      | Note: This family of ICs has passed JEDEC's Industrial qualification. Consumer qualification level is granted by extension of the higher Industrial level. |                                                        |  |  |  |
| Moisture sensitivity level |                      | DSO-8/-14                                                                                                                                                  | MSL3 <sup>3</sup> , 260°C<br>(per IPC/JEDEC J-STD-020) |  |  |  |
| FCD.                       | Charged device model | Class C3 (> 1.0 kV)<br>(per JESD22-C101)                                                                                                                   |                                                        |  |  |  |
| ESD                        | Human body model     | Class 2<br>(per JEDEC standard JESD22-A114)                                                                                                                |                                                        |  |  |  |
| IC latch-up test           |                      | Class II Level A (per JESD78)                                                                                                                              |                                                        |  |  |  |
| RoHS compliant             |                      | Yes                                                                                                                                                        |                                                        |  |  |  |

# **8** Related products

#### Table 9

| Product         | Description                                                                                                        |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------|--|
| Gate Driver ICs |                                                                                                                    |  |
| 6EDL04I06 /     | 600 V, 3 phase level shift thin-film SOI gate driver with integrated high speed, low R <sub>DS(ON)</sub> bootstrap |  |
| 6EDL04N06       | diodes with over-current protection (OCP), 240/420 mA source/sink current drive, Fault reporting,                  |  |
|                 | and Enable for MOSFET or IGBT switches.                                                                            |  |
| 2EDL05I06 /     | 600 V, Half-bridge thin-film SOI level shift gate driver with integrated high speed, low                           |  |
| 2EDL05N06       | R <sub>DS(ON)</sub> bootstrap diode, 0.36/0.7 A source/sink current driver, 8pins/14pins package, for MOSFET or    |  |
|                 | IGBT switches.                                                                                                     |  |
| Power Switches  |                                                                                                                    |  |
| IKD04N60R / RF  | 600 V TRENCHSTOP™ IGBT with integrated diode in PG-TO252-3 package                                                 |  |
| IKD06N65ET6     | 650 V TRENCHSTOP™ IGBT with integrated diode in DPAK                                                               |  |
| IPD65R950CFD    | 650 V CoolMOS™ CFD2 with integrated fast body diode in DPAK                                                        |  |
| IPN50R950CE     | 500 V CoolMOS™ CE Superjunction MOSFET in PG-SOT223 package                                                        |  |
| iMOTION™ Contro | llers                                                                                                              |  |
| IRMCK099        | iMOTION™ Motor control IC for variable speed drives utilizing sensor-less Field Oriented Control                   |  |
|                 | (FOC) for Permanent Magnet Synchronous Motors (PMSM).                                                              |  |
| IMC101T         | High performance Motor Control IC for variable speed drives based on field oriented control (FOC)                  |  |
|                 | of permanent magnet synchronous motors (PMSM).                                                                     |  |
|                 |                                                                                                                    |  |

<sup>&</sup>lt;sup>1</sup> Qualification standards can be found at Infineon's web site <u>www.infineon.com</u>

<sup>&</sup>lt;sup>2</sup> Higher qualification ratings may be available should the user have such requirements. Please contact your Infineon sales representative for further information.

<sup>&</sup>lt;sup>3</sup> Higher MSL ratings may be available for the specific package types listed here. Please contact your Infineon sales representative for further information.

## 600 V Half Bridge Gate Driver with Integrated Bootstrap Diode (BSD)



# **Revision history**

| <b>Document version</b> | Date of release | Description of changes                                                 |
|-------------------------|-----------------|------------------------------------------------------------------------|
| 0.86                    | 2014-05-15      | Change term VCC in VDD                                                 |
| 2.2                     | 2016-06-01      | Update maximum Ta from 95°C to 105°C in Table 3                        |
| 2.3                     | 2016-08-18      | Updated disclaimer, trademarks. Upated parameter V <sub>HO</sub>       |
| 2.4                     | 2017-11-28      | $arPsi_{	ext{th(j-top)}}$ change to junction to top                    |
| 2.5                     | 2018-11-20      | Updated ESD HBM information                                            |
| 2.6                     | 2019-01-25      | Updated Charpter 3.10 Tolerant to negative transient voltage on VS pin |
| 2.7                     | 2020-07-07      | IC latch-up test per JESD78                                            |
| 2.8                     | 2021-07-19      | Modified ambient temperature max. rating in Table 4 on page 11         |
| 2.9                     | 2022-05-12      | Remove $I_{\mathrm{F,BSD}}$ maximum spec                               |