

# Programmable Dual Output LCD Bias Power

#### **Features**

- Input voltage range (2.7V to 5.5V)
- Dual output regulator with single inductor
- High efficiency above 85%
- · Charge pump with PFM mode at light load
- Programmable output voltages
- · Positive output voltage range
  - ► +4.0V to +6.3V (100mV/step)
- Negative output voltage range
- ► -4.0V to -6.3V (100mV/step)
- Programmable regulator offset voltage
- 1.0% output voltage accuracy
- · Regulated output current up to 80mA
- Programmable active discharge
- I<sup>2</sup>C compatible interface
- 1 µA shutdown supply current
- Pb-free WLCSP-15 and TDFN-14 packages
- RoHS and Green Compliant
- -40°C to +85°C Temperature Range

# **Applications**

- Smartphone TFT-LCD
- Tablet TFT-LCD
- General Dual Power Supply Applications

## **Brief Description**

The KTD2151 is a TFT-LCD power supply IC for small and medium size displays for smartphones and tablets. The positive and negative output rails provide bias supplies for TFT LCD panels via the Source Driver IC. The device only requires a single inductor, to reduce the total PCB area.

It features an integrated step-up DC-DC converter with input voltage range from 2.7V to 5.5V. An LDO and charge pump generate dual regulated outputs, whose voltages can be programmed via an I<sup>2</sup>C compatible interface. Optimized step-up, LDO and charge pump converters maximize conversion efficiency, exceeding 85%.

KTD2151 integrates all compensation and soft-start circuitry, which results in a simpler and smaller solution with much fewer external components. High switching frequency (1.8MHz) allows the use of a smaller inductor and capacitor to further reduce the solution size.

The I<sup>2</sup>C compatible interface allows control of the positive and negative outputs from +4.0V to +6.3V and from -4.0V to -6.3V, respectively, as well as programming additional registers on the device.

KTD2151 is available in a RoHS and Green compliant 15-bump 2.2mm x 1.45mm x 0.62mm WLCSP and 14-lead TDFN  $2.5 \times 3.0 \times 0.75$ mm.

# **Typical Application**





# **Pin Descriptions**

| Pin #<br>(WLCSP-15) | Pin #<br>(TDFN-14) | Name  | Function                                                    |
|---------------------|--------------------|-------|-------------------------------------------------------------|
| A1                  | 14                 | ENN   | Enable input pin for negative output (OUTN)                 |
| A2                  | 1                  | OUTN  | Charge pump output pin of the negative power                |
| A3                  | 2                  | CFLY2 | Negative charge pump flying capacitor pin                   |
| B1                  | 12                 | ENP   | Enable input pin for positive power (OUTP)                  |
| B2                  | 13                 | SCL   | SCL Clock input pin of the I <sup>2</sup> C interface       |
| B3, E1              | 3, 8               | PGND  | Power GND connection                                        |
| C1                  | 10                 | VIN   | Input supply pin for the IC                                 |
| C2                  | 11                 | SDA   | SDA bi-direction data pin of the I <sup>2</sup> C interface |
| C3                  | 4                  | CFLY1 | Negative charge pump flying capacitor pin                   |
| D1                  | 9                  | SW    | Switch node pin of step-up converter                        |
| D2                  | 5                  | AGND  | Analog ground                                               |
| D3, E2              | 6                  | REG   | Step-up converter output pin                                |
| E3                  | 7                  | OUTP  | Positive LDO output pin                                     |

WLCSP-15 TDFN-14
TOP VIEW TOP VIEW Top View

Α (OUTN) (CFLY2 В SCL PGND С SDA CFLY1 D AGND REG Ε PGND REG OUTP 2 3 1





15-Bump 2.2mm x 1.45mm x 0.62mm WLCSP Package

**Top Mark** XX = Device Code YY = Date Code, Z = Assembly Code



# Absolute Maximum Ratings<sup>1</sup>

#### $(T_A = 25^{\circ}C \text{ unless otherwise noted})$

| Symbol             | Description                | Value              | Units                    |    |
|--------------------|----------------------------|--------------------|--------------------------|----|
| VIN                | Input voltage              |                    | -0.3 to 6                | V  |
| SW                 | High voltage switching     | DC Voltage         | -0.3 to 7                | V  |
| SVV                | node                       | Transient Voltage  | -0.3 to 7.7 <sup>2</sup> | V  |
| CFLY1              | Charge pump pin            |                    | -0.3 to 7                | V  |
| OUTP, REG          | Output voltage pin         | -0.3 to 7          | V                        |    |
| OUTN, CFLY2        | Output voltage pin and cl  | harge pump voltage | -7 to 0.3                | V  |
| ENP, ENN, SCL, SDA | Control pins               |                    | -0.3 to VIN+0.3          | V  |
| TJ                 | Operating Temperature F    | Range              | -40 to 150               | °C |
| Ts                 | Storage Temperature Ra     | -65 to 150         | °C                       |    |
| T <sub>LEAD</sub>  | Maximum Soldering Tem      | 300                | °C                       |    |
| ESD                | HBM electrical static disc | charge             | 2.0                      | kV |

Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time.

# **Thermal Capabilities**

| Symbol              | Description                                           | Value | Units |
|---------------------|-------------------------------------------------------|-------|-------|
| θJA                 | Thermal Resistance – Junction to Ambient <sup>3</sup> | 77    | °C/W  |
| P <sub>D</sub>      | Maximum Power Dissipation at T <sub>A</sub> = 25°C    | 1.3   | W     |
| ΔΡ <sub>D</sub> /ΔΤ | Derating Factor Above T <sub>A</sub> = 25°C           | -13   | mW/°C |

<sup>3.</sup> Junction to Ambient thermal resistance is highly dependent on PCB layout. Values are based on thermal properties of the device when soldered to an EV board.

# **Ordering Information**

| Part Number                    | Marking⁴ | V <sub>POS</sub> Default Setting | V <sub>NEG</sub><br>Default<br>Setting | I <sub>SD</sub> <sup>5</sup> | Operating<br>Temperature | MSL     | Package  |
|--------------------------------|----------|----------------------------------|----------------------------------------|------------------------------|--------------------------|---------|----------|
| KTD2151EUO-TR                  | GRYYZ    | +5.0V                            | -5.0V                                  | 6μΑ                          | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151EUO-CC-TR               | GZYYZ    | +5.2V                            | -5.2V                                  | 6μΑ                          | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151BEUO-TR <sup>6</sup>    | HMYYZ    | +5.0V                            | -5.0V                                  | 100nA                        | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151BEUO-BB-TR <sup>6</sup> | HXYYZ    | +5.1V                            | -5.1V                                  | 100nA                        | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151BEUO-CC-TR <sup>6</sup> | HOYYZ    | +5.2V                            | -5.2V                                  | 100nA                        | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151BEUO-FF-TR <sup>6</sup> | HSYYZ    | +5.5V                            | -5.5V                                  | 100nA                        | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151BEUO-GG-TR <sup>6</sup> | MJYYZ    | +5.6V                            | -5.6V                                  | 100nA                        | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151BEUO-JJ-TR <sup>6</sup> | MKYYZ    | +5.8V                            | -5.8V                                  | 100nA                        | -40°C to +85°C           | Level 1 | WLCSP-15 |
| KTD2151EXH-TR                  | GRYYZ    | +5.0V                            | -5.0V                                  | 6μΑ                          | -40°C to +85°C           | Level 1 | TDFN-14  |

<sup>4. &</sup>quot;YYZ" is the date code and assembly code.

<sup>2.</sup> Transient voltage rating is with 300ns maximum duration and 50% maximum duty cycle.

<sup>5.</sup> Shutdown current with  $V_{IN} = 3.6V$ , ENP = ENN = 0 and SDA = SCL = 1.8V.

<sup>6.</sup> KTD2151B I<sup>2</sup>C inputs are disabled when both ENP and ENN are logic low.



# **Electrical Characteristics**<sup>7</sup>

Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C, while *Typ* values are specified at room temperature (25°C).  $V_{IN} = 3.7V$ , ENN = ENP =  $V_{IN}$ ,  $V_{POS} = +5V$ ,  $V_{NEG} = -5V$ 

| Symbol               | Description                           | Conditions                                              | Min  | Тур  | Max  | Units |
|----------------------|---------------------------------------|---------------------------------------------------------|------|------|------|-------|
| IC Supply            |                                       |                                                         |      | 1    |      |       |
| VIN                  | Input operating range                 |                                                         | 2.7  |      | 5.5  | V     |
| UVLO                 | Input under voltage lockout           | Rising VIN                                              |      |      | 2.5  | V     |
| UVLO <sub>HYST</sub> | UVLO hysteresis                       |                                                         |      | 0.2  |      | V     |
|                      | IC standby current                    | Not switching                                           |      | 620  |      | μА    |
| ΙQ                   | IC operating current                  | Switching, no load                                      |      | 1.2  |      | mA    |
| I <sub>SHDN</sub>    | Shutdown current                      | ENP = ENN = 0V, SDA = SCL = V <sub>IN</sub>             |      | 0.1  |      | μА    |
| Step-Up Do           | C-DC Converter                        |                                                         |      | •    | •    |       |
| I <sub>LIM</sub>     | Peak NMOS current limit               |                                                         | 0.9  |      |      | Α     |
| Fsw                  | Oscillator frequency                  |                                                         |      | 1.8  |      | MHz   |
| D <sub>max</sub>     | Maximum duty cycle                    |                                                         | 80   | 86   |      | %     |
| Ts                   | Start-up time                         |                                                         |      | 0.7  |      | ms    |
| <b>OUTP Posi</b>     | tive Output VPOS                      |                                                         |      | 1    |      |       |
| V <sub>POS</sub>     | Positive output voltage range         |                                                         | 4.0  |      | 6.3  | V     |
| V <sub>POS_ACC</sub> | Positive output voltage accuracy      | T <sub>A</sub> = 25°C                                   | -1.0 |      | +1.0 | %     |
| I <sub>LIM_POS</sub> | Positive output current limit         |                                                         | 200  |      |      | mA    |
| VDROP                | Dropout voltage                       | Iоит = 150mA                                            |      | 150  |      | mV    |
| VLINE                | Line regulation                       | V <sub>IN</sub> = 3.2V to 4.2V, I <sub>OUT</sub> = 30mA |      | 0.06 |      | %/V   |
| $V_{LOAD}$           | Load regulation                       | $\Delta I_{OUT} = 80 \text{mA}$                         |      | 6    |      | mV    |
| RDISCHARGE           | Discharge resistance                  |                                                         |      | 70   |      | Ω     |
| OUTN Neg             | ative Output VNEG                     |                                                         |      | •    | •    |       |
| V <sub>NEG</sub>     | Negative output voltage range         |                                                         | -4.0 |      | -6.3 | V     |
| V <sub>NEG_ACC</sub> | Negative output voltage accuracy      | T <sub>A</sub> = 25°C                                   | -1.0 |      | +1.0 | %     |
| I <sub>LIM_NEG</sub> | Negative output max regulated current |                                                         | 80   |      |      | mA    |
| Fsw_cp               | Charge pump switching frequency       |                                                         |      | 0.9  |      | MHz   |
| VLINE                | Line regulation                       | V <sub>IN</sub> = 3.2V to 4.2V, I <sub>OUT</sub> = 30mA |      | 0.02 |      | %/V   |
| V <sub>LOAD</sub>    | Load regulation                       | ΔΙ <sub>Ο</sub> ΙΤ = 80mA                               |      | 14   |      | mV    |
| Rdischarge           | Discharge resistance                  |                                                         |      | 20   |      | Ω     |
| Logic Conf           | trol: ENP, ENN                        |                                                         |      |      |      |       |
| V <sub>TH-L</sub>    | ENP, ENN pin logic low threshold      | V <sub>IN</sub> = 2.5V to 5.5V                          |      |      | 0.4  | V     |
| V <sub>тн-н</sub>    | ENP, ENN pin logic high threshold     |                                                         | 1.4  |      |      | V     |
| RENP                 | ENP pull down resistor                |                                                         |      | 500  |      | kΩ    |
| RENN                 | ENN pull down resistor                |                                                         |      | 500  |      | kΩ    |

<sup>7.</sup> KTD2151 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.



# **Electrical Characteristics**8

| Symbol                | Description                                                             | Conditions | Min | Тур | Max | Units |
|-----------------------|-------------------------------------------------------------------------|------------|-----|-----|-----|-------|
| I <sup>2</sup> C-Com  | patible Voltage Specifications (SCL, SDA)                               | •          | •   | •   | •   |       |
| VIL                   | Input Logic Low Threshold                                               | SDA, SCL   |     |     | 0.4 | V     |
| V <sub>IH</sub>       | Input Logic High Threshold                                              | SDA, SCL   | 1.2 |     |     | V     |
| I <sup>2</sup> C-Comp | patible Timing Specifications (SCL, SDA) <sup>8</sup> , see <i>Fi</i> g | ure 1      |     |     |     |       |
| t <sub>1</sub>        | SCL (Clock Period)                                                      |            | 2.5 |     |     | μS    |
| t <sub>2</sub>        | Data In Setup Time to SCL High                                          |            | 100 |     |     | ns    |
| t <sub>3</sub>        | Data Out Stable After SCL Low                                           |            | 0   |     |     | ns    |
| <b>t</b> 4            | SDA Low Setup Time to SCL Low (Start)                                   |            | 100 |     |     | ns    |
| t <sub>5</sub>        | SDA High Hold Time After SCL High (Stop)                                |            | 100 |     |     | ns    |
| fsclk                 | SCL Clock Frequency                                                     |            |     |     | 400 | kHz   |
| t <sub>BUF</sub>      | Bus Free Time Between a STOP and START Condition                        |            | 1.3 |     |     | μS    |
| t <sub>HD_STA</sub>   | Hold Time (Repeated) START Condition <sup>8</sup>                       |            | 0.6 |     |     | μS    |
| tLOW                  | LOW Period of SCL Clock                                                 |            | 1.3 |     |     | μS    |
| thigh                 | HIGH Period of SCL Clock                                                |            | 0.6 |     |     | μS    |
| tsu_sta               | Setup Time for a Repeated START Condition                               |            | 0.6 |     |     | μS    |
| t <sub>HD_DAT</sub>   | Data Hold Time <sup>9</sup>                                             |            | 0   |     | 0.9 | μS    |
| tsu_dat               | Data Setup Time <sup>10</sup>                                           |            | 100 |     |     | ns    |
| t <sub>R</sub>        | Rise Time of Both SDA and SCL Signals                                   |            |     |     | 300 | ns    |
| t <sub>F</sub>        | Fall Time of Both SDA and SCL Signals                                   |            |     |     | 300 | ns    |
| t <sub>SU_STO</sub>   | Setup Time for STOP Condition                                           |            | 0.6 |     |     | μS    |
| Thermal               | Shutdown                                                                |            |     |     |     |       |
| T                     | IC junction thermal shutdown threshold                                  |            |     | 140 |     | °C    |
| $T_{J-TH}$            | IC junction thermal shutdown hysteresis                                 |            |     | 15  |     | °C    |

- 8. KTD2151 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.
- 9. A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the VIHMIN of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 10. A fast-mode device can be used in a standard-mode system, but the requirement t<sub>SU\_DAT</sub> = to 250ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>R</sub> max + t<sub>SU\_DAT</sub> = 1000 + 250 = 1250nsec before the SCL line is released.



Figure 1. I<sup>2</sup>C Compatible Interface Timing



# **Typical Characteristics**

 $V_{IN} = 3.7V$ ,  $L = 4.7\mu H$  (Coilcraft LPS4018-472),  $C_{IN} = C_{REG} = C_{POS} = C_{NEG} = 4.7\mu F$ ,  $I_{POS} = -I_{NEG} = 40 mA$ , Temp = 25°C unless otherwise specified. Default setting:  $V_{POS}/V_{NEG} = +/-5.0V$ , VREG Offset = 200 mV.

#### **Efficiency vs. Output Current**



#### **ENP / ENN Logic Threshold Voltage**



## **Quiescent Current**



## Shutdown Current



#### **Step-up Converter Switching Frequency**





# **Typical Characteristics**

 $V_{IN} = 3.7V$ ,  $L = 4.7\mu H$  (Coilcraft LPS4018-472),  $C_{IN} = C_{REG} = C_{POS} = C_{NEG} = 4.7\mu F$ ,  $I_{POS} = -I_{NEG} = 40 mA$ ,  $T_A = 25^{\circ}C$  unless otherwise specified. Default setting OUTP/N = +/-5.0V, VREG Offset = 200 mV.



# OUTN Line Regulation -5.05 Load = 10mA -5.05 -5.00 -5.00 -4.95 -4.95 -4.80 -4.75 -4.70 2.7 3.0 3.3 3.6 3.9 4.2 4.5 Input Voltage (V)

#### **OUTP Load Regulation**



#### **OUTN Load Regulation**









## **Typical Characteristics**

 $V_{IN} = 3.7V$ ,  $L = 4.7\mu H$  (Coilcraft LPS4018-472),  $C_{IN} = C_{REG} = C_{POS} = C_{NEG} = 4.7\mu F$ ,  $I_{POS} = -I_{NEG} = 40 mA$ ,  $I_{POS} = 25^{\circ} C$  unless otherwise specified. Default setting OUTP/N = +/-5.0V, VREG Offset = 200 mV.

# Switching Waveform (IPOS = INEG = 40mA)



#### **Steady-state Operation**



#### Load Transient



#### **Steady-state Operation**



#### **Steady-state Operation**

2µs / div





# **Functional Block Diagram**



# **Functional Description**

The KTD2151, powered from single-cell Li-Ion/Polymer batteries from 2.7V to 5.5V, is a dual output converter only requiring a single inductor. The KTD2151 is a dual switching converter to generate both a positive and a negative power supplies that are required by TFT-LCD display panels. The KTD2151 integrates a boost regulator, LDO and charge pump, to generate two regulated output rails OUTP and OUTN, whose voltages can be adjusted by I<sup>2</sup>C compatible interface. The step-up converter generates a positive voltage on the REG pin that is used by both the positive output and negative output converters. The internal LDO gets its power from the REG pin, drops down the voltage with optimized high efficiency linear control, delivering the positive supply (OUTP). The negative supply (OUTN) is generated by an integrated inverting voltage regulator charge pump driven from the step-up converter output.

The REG offset voltage, equal to the voltage between REG and the Max (OUTP, -OUTN), can be set to 200mV and 300mV depending on the maximum output currents on OUTP and OUTN. Higher output current requires higher offset voltage (headroom) in order to guarantee the best regulation. By adjusting the offset voltage to the lower level 200mV, the overall converter efficiency can be optimized for the application. The device can operate with independent current setting on each output, even with no load on one output and full load on the other.

The device integrates full compensation and soft-start circuitry, which results in a simpler and smaller solution with fewer external components. High switching frequency (1.8MHz) allows the use of a smaller inductor and capacitors to further reduce the solution size.

#### **Under Voltage Lockout (UVLO)**

The KTD2151 integrates an Under Voltage Lockout circuit to prevent the IC from operating until  $V_{IN}$  pin exceeds the UVLO threshold. Output voltages will not be activated until enable signals are applied. All of the internal converters will be disabled as soon as the  $V_{IN}$  voltage falls below the UVLO threshold minus the UVLO hysteresis (UVLOHYST).

April 2020 – Revision 04f Page 9 Company Confidential



#### **Active Discharge**

The positive rail OUTP and/or the negative rail OUTN can be actively discharged by KTD2151. The output discharge settings can be programmed by the I<sup>2</sup>C interface; the default value is ON. When the supply output is powered down, KTD2151 will discharge the corresponding output(s) through the associated R<sub>DISCHARGE</sub> resistor connected to ground. The power-down happens when both enable signals (ENN, ENP) go low, or when one enable goes low while the other enable is already low. If one output is turned OFF while the other output stays ON, the discharge circuit is inactive for both outputs.

#### Step-Up DC-DC Converter Operation

The step-up converter uses a current mode design operating at 1.8 MHz in full load, allowing the use of small value 2.2µH or 4.7µH inductors. The converter dynamically adjusts the output to optimize the highest efficiency depending on OUTP and OUTN voltage requirements.

#### **Power-Up and Soft-Start**

The step-up converter operates when either enable signal, ENN or ENP, is pulled high or I<sup>2</sup>C bits are set, and VIN voltage is greater than UVLO. If the enable signal is already high when VIN reaches the UVLO threshold, the step-up converter will start switching immediately. An integrated soft-start circuit controls excessive inrush current from the battery during startup.

#### **Power-Down**

The step-up converter powers down when VIN goes below UVLO minus UVLO<sub>HYST</sub> or after both OUTP and OUTN have been disabled, if VIN is still above UVLO.

#### **LDO Regulator Operation (OUTP)**

The internal LDO gets its power from the REG pin and drops down the voltage, generating the positive voltage rail OUTP. The LDO's ripple rejection characteristics help to filter the output of the boost converter in order to provide a well-controlled supply for the source driver IC of the TFT-LCD panel.

#### Power-Up and Soft-Start (OUTP)

The LDO is activated immediately when ENP signal is asserted, and VIN voltage is above the UVLO threshold and the step-up converter has reached its target voltage. OUTP has a soft-start circuit which slowly ramps-up its output.

#### Power-Down and Discharge (OUTP)

The LDO stops operating when VIN drops below the UVLO threshold minus the hysteresis, or when ENP is deasserted. The positive supply output can be actively discharged to GND through the IC's R<sub>DISCHARGE</sub> internal resistor. The discharge selection bit by default is ON, and can be reset or set through register programming.

#### **Setting the Output Voltage (OUTP)**

The output voltage of the LDO is programmable via an I<sup>2</sup>C compatible interface with 5 bits, from 4.0V to 6.3V with 100mV steps.

#### Regulated Inverting Charge Pump Operation (OUTN)

The inverting charge pump generates the negative voltage rail OUTN from the output voltage of the boost converter (VREG). The converter uses a four-switch topology with single external flying capacitor to generate the negative output voltage. The first switching phase turns on two of the switches to charge the flying capacitor equal to VREG, and the second phase inverts the drive logic of all four switches, negatively connecting the flying capacitor to OUTN.

#### Power-Up and Soft-Start (OUTN)

The charge pump is activated immediately when ENN signal is asserted, and VIN voltage is above the UVLO threshold and the step-up converter has reached its target voltage. OUTN has a soft-start circuit which slowly ramps-up its output.

#### Power-Down and Discharge (OUTN)

The charge pump stops operating when VIN drops below the UVLO threshold minus UVLO hysteresis or when the ENN is de-asserted. The negative rail can be actively discharged to GND during power-down if required. A discharge selection bit is available to enable or disable this function.



#### Setting the Output Voltage (OUTN)

The output voltage of the charge pump is programmable via an I<sup>2</sup>C compatible interface with 5 bits, from -4.0V to -6.3V with 100mV steps.

#### Flying Capacitor Selection (OUTN)

The charge pump needs an external flying capacitor with a minimum value of  $2.2\mu\text{F}$ . Ceramic X5R dielectric material or better is recommended for best performance. For higher current tablet application, a larger  $4.7\mu\text{F}$  capacitor can be used. For proper operation, the flying capacitor value must be lower than the output capacitor of the boost converter on VREG pin.

#### **Thermal Shutdown**

A thermal shutdown feature is included in the KTD2151. When the IC's junction temperature (T<sub>J</sub>) reaches 150°C, the IC will immediately enter shutdown mode. Once T<sub>J</sub> drops 15°C to approximately 135°C, the IC will resume normal operation.

#### I<sup>2</sup>C interface or Enable Control

The KTD2151 can be turned on/off by pulling the ENP/ENN inputs high without using the I<sup>2</sup>C interface. If the I<sup>2</sup>C interface is not used, both SDA and SCL inputs should be tied high (for example to VIN directly) or through pull-up resistors. These two inputs should never be left floating (unconnected).

KTD2151 can be controlled via the I<sup>2</sup>C interface, even when both the ENP and ENN inputs are low. KTD2151B I<sup>2</sup>C inputs are disabled when both ENP and ENN are low. KTD2151B can be controlled via the I<sup>2</sup>C interface when ENN or ENP are logic high.

# **Application Information**

#### I<sup>2</sup>C Serial Data Bus



Figure 2. I<sup>2</sup>C Mode Timing Diagram

The KTD2151 supports the I<sup>2</sup>C bus protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the bus is called a master, whereas the devices controlled by the master are known as slaves. A master device must generate the serial clock (SCL), control bus access and generate START and STOP conditions to control the bus. The KTD2151 operates as a slave on the I<sup>2</sup>C bus. Within the bus specifications a standard mode (100kHz maximum clock rate) and a fast mode (400kHz maximum clock rate) are defined. The KTD2151 works in both modes. Connections to the bus are made through the open-drain I/O lines SDA and SCL.

April 2020 – Revision 04f Page 11 Company Confidential



The following bus protocol has been defined (Figure 2 and Figure 3):

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is high are interpreted as control signals.

Accordingly, the following bus conditions have been defined:

#### **Bus Not Busy**

Both data and clock lines remain HIGH.

#### Start Data Transfer

A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines a START condition.

#### Stop Data Transfer

A change in the state of the data line, from LOW to HIGH, while the clock line is HIGH, defines the STOP condition.

#### Data Valid

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions are not limited, and are determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

#### Acknowledge

Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition.



Figure 3. Data Transfer on I<sup>2</sup>C Serial Bus



Depending upon the state of the R/W bit, two types of data transfer are possible:

- Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte. Data is transferred with the most significant bit (MSB) first.
- 2. Data transfer from a slave transmitter to a master receiver. The master transmits the first byte (the slave address). The slave then returns an acknowledge bit, followed by the slave transmitting a number of data bytes. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus is not released. Data is transferred with the most significant bit (MSB) first.

The KTD2151 can operate in the following two modes:

- Slave Receiver Mode (Write Mode): Serial data and clock are received through SDA and SCL. After each byte is received an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit (see Figure 4 for Interface). The slave address byte is the first byte received after the master generates the START condition. The slave address byte contains the 7-KTD2151 address followed by the direction bit (R/W), which, for a write, is 0. After receiving and decoding the slave address byte the device outputs an acknowledge on the SDA line. After the KTD2151 acknowledges the slave address + write bit, the master transmits a register address to the KTD2151. This sets the register pointer on the KTD2151. The master may then transmit zero or more bytes of data, with the KTD2151 acknowledging each byte received. The address pointer will increment after each data byte is transferred. The master generates a STOP condition to terminate the data write.
- 2. Slave Transmitter Mode (Read Mode): The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit indicates that the transfer direction is reversed. Serial data is transmitted on SDA by the KTD2151 while the serial clock is input on SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer. The slave address byte is the first byte received after the master generates a START condition. The slave address byte contains the 7-bit KTD2151 address followed by the direction bit (R/W), which, for a read, is 1. After receiving and decoding the slave address byte the device outputs an acknowledge on the SDA line. The KTD2151 then begins to transmit data starting with the register address pointed to by the register pointer. If the register pointer is not written to before the initiation of a read mode the first address that is read is the last one stored in the register pointer. The KTD2151 must receive a "not acknowledge" to end a read.

April 2020 – Revision 04f Page 13 Company Confidential



The 7-bit slave device address is 0111110 binary (or 3Eh).



Figure 4. I<sup>2</sup>C Write - Slave Receiver Mode

where S = START condition

P = STOP condition

Device Address = 0111110 (7 bits, MSB first)
Register Address = Reg0 - Reg3 address (8 bits)
Data = data to read or write (8 bits)

1 = Read command bit
0 = Write command bit
A = acknowledge (SDA low)
A\* = not acknowledge (SDA high)

From master to slave
From slave to master



Figure 5. I<sup>2</sup>C Read - Slave Transmitter Mode



Figure 6. Example of Read Command

#### I<sup>2</sup>C Serial Bus Register Map

The device has three registers, Reg0, Reg1 and Reg3. Each register includes one data byte (8 bits) that can be written or read via the I<sup>2</sup>C interface.

| VI | POS: Reg 0      | V | VNEG: Reg 1       |  | Cor | trol 1: Reg 3             |
|----|-----------------|---|-------------------|--|-----|---------------------------|
| 0  | VPOS            | 0 | VNEG              |  | 0   | Discharge OUTN            |
| 1  | OUTP Voltage    | 1 | OUTN Voltage      |  | 1   | Discharge OUTP            |
| 2  | Setting         | 2 | Setting           |  | 2   |                           |
| 3  | 4.0V to 6.3V in | 3 | -4.0V to -6.3V in |  | 3   | Reserved*                 |
| 4  | 100mV steps     | 4 | -100mV steps      |  | 4   | Reserveu                  |
| 5  |                 | 5 |                   |  | 5   |                           |
| 6  | Reserved*       | 6 | Reserved*         |  | 6   | <b>REG Offset Setting</b> |
| 7  |                 | 7 |                   |  | 7   | Reserved*                 |

<sup>\*</sup> When writing to a register, always write a "0" in the reserved bits.

| Reg# | Register Name                           | Address (Hex) | Default Value (Hex)<br>(Reset Value) |
|------|-----------------------------------------|---------------|--------------------------------------|
| Reg0 | VPOS (positive voltage output) Register | 00            | 0A                                   |
| Reg1 | VNEG (negative voltage output) Register | 01            | 0A                                   |
| Reg3 | Control Register 1                      | 03            | 03                                   |



## VPOS Positive Voltage Output Setting Register (ADDR 00h, Default 0Ah or 0Ch)

 $V_{POS}$  Voltage Setting 4.0V to 6.3V in 100mV steps.  $V_{POS} = 4.0V$  + (code \* 100mV).

| Bit-7    | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 |
|----------|-------|-------|-------|-------|-------|-------|-------|
| Reserved |       | VPOS  | VPOS  | VPOS  | VPOS  | VPOS  |       |

|     | OUTP Output Voltage |     |             |  |  |  |  |  |  |
|-----|---------------------|-----|-------------|--|--|--|--|--|--|
| Dec | Binary              | Hex | Voltage (V) |  |  |  |  |  |  |
| 0   | 0000 0000           | 00h | 4.0         |  |  |  |  |  |  |
| 1   | 0000 0001           | 01h | 4.1         |  |  |  |  |  |  |
| 2   | 0000 0010           | 02h | 4.2         |  |  |  |  |  |  |
| 3   | 0000 0011           | 03h | 4.3         |  |  |  |  |  |  |
| 4   | 0000 0100           | 04h | 4.4         |  |  |  |  |  |  |
| 5   | 0000 0101           | 05h | 4.5         |  |  |  |  |  |  |
| 6   | 0000 0110           | 06h | 4.6         |  |  |  |  |  |  |
| 7   | 0000 0111           | 07h | 4.7         |  |  |  |  |  |  |
| 8   | 0000 1000           | 08h | 4.8         |  |  |  |  |  |  |
| 9   | 0000 1001           | 09h | 4.9         |  |  |  |  |  |  |
| 10  | 0000 1010           | 0Ah | 5.0         |  |  |  |  |  |  |
| 11  | 0000 1011           | 0Bh | 5.1         |  |  |  |  |  |  |
| 12  | 0000 1100           | 0Ch | 5.2         |  |  |  |  |  |  |
| 13  | 0000 1101           | 0Dh | 5.3         |  |  |  |  |  |  |
| 14  | 0000 1110           | 0Eh | 5.4         |  |  |  |  |  |  |
| 15  | 0000 1111           | 0Fh | 5.5         |  |  |  |  |  |  |
| 16  | 0001 0000           | 10h | 5.6         |  |  |  |  |  |  |
| 17  | 0001 0001           | 11h | 5.7         |  |  |  |  |  |  |
| 18  | 0001 0010           | 12h | 5.8         |  |  |  |  |  |  |
| 19  | 0001 0011           | 13h | 5.9         |  |  |  |  |  |  |
| 20  | 0001 0100           | 14h | 6.0         |  |  |  |  |  |  |
| 21  | 0001 0101           | 15h | 6.1         |  |  |  |  |  |  |
| 22  | 0001 0110           | 16h | 6.2         |  |  |  |  |  |  |
| 23  | 0001 0111           | 17h | 6.3         |  |  |  |  |  |  |



## VNEG Negative Voltage Output Setting Register (ADDR 01h, Default 0Ah or 0Ch)

 $V_{\text{NEG}}$  Voltage Setting -4.0V to -6.3V in 100mV steps.  $V_{\text{NEG}}$  = -4.0V - (code \* 100mV).

| Bit-7    | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 |
|----------|-------|-------|-------|-------|-------|-------|-------|
| Reserved |       | VNEG  | VNEG  | VNEG  | VNEG  | VNEG  |       |

|     | OUTN Output Voltage |     |             |  |  |  |  |  |  |  |
|-----|---------------------|-----|-------------|--|--|--|--|--|--|--|
| Dec | Binary              | Hex | Voltage (V) |  |  |  |  |  |  |  |
| 0   | 0000 0000           | 00h | -4.0        |  |  |  |  |  |  |  |
| 1   | 0000 0001           | 01h | -4.1        |  |  |  |  |  |  |  |
| 2   | 0000 0010           | 02h | -4.2        |  |  |  |  |  |  |  |
| 3   | 0000 0011           | 03h | -4.3        |  |  |  |  |  |  |  |
| 4   | 0000 0100           | 04h | -4.4        |  |  |  |  |  |  |  |
| 5   | 0000 0101           | 05h | -4.5        |  |  |  |  |  |  |  |
| 6   | 0000 0110           | 06h | -4.6        |  |  |  |  |  |  |  |
| 7   | 0000 0111           | 07h | -4.7        |  |  |  |  |  |  |  |
| 8   | 0000 1000           | 08h | -4.8        |  |  |  |  |  |  |  |
| 9   | 0000 1001           | 09h | -4.9        |  |  |  |  |  |  |  |
| 10  | 0000 1010           | 0Ah | -5.0        |  |  |  |  |  |  |  |
| 11  | 0000 1011           | 0Bh | -5.1        |  |  |  |  |  |  |  |
| 12  | 0000 1100           | 0Ch | -5.2        |  |  |  |  |  |  |  |
| 13  | 0000 1101           | 0Dh | -5.3        |  |  |  |  |  |  |  |
| 14  | 0000 1110           | 0Eh | -5.4        |  |  |  |  |  |  |  |
| 15  | 0000 1111           | 0Fh | -5.5        |  |  |  |  |  |  |  |
| 16  | 0001 0000           | 10h | -5.6        |  |  |  |  |  |  |  |
| 17  | 0001 0001           | 11h | -5.7        |  |  |  |  |  |  |  |
| 18  | 0001 0010           | 12h | -5.8        |  |  |  |  |  |  |  |
| 19  | 0001 0011           | 13h | -5.9        |  |  |  |  |  |  |  |
| 20  | 0001 0100           | 14h | -6.0        |  |  |  |  |  |  |  |
| 21  | 0001 0101           | 15h | -6.1        |  |  |  |  |  |  |  |
| 22  | 0001 0110           | 16h | -6.2        |  |  |  |  |  |  |  |
| 23  | 0001 0111           | 17h | -6.3        |  |  |  |  |  |  |  |



#### Control Register 1 (ADDR 03h, Default 03h)

#### **REG Offset Control**

The REG output (output of the step-up controller) voltage is set to the following value:

V<sub>REG</sub> default value is the maximum of either (V<sub>POS</sub> or -V<sub>NEG</sub>) + 200mV.

For example, if  $V_{POS} = 5.1V$  and  $V_{NEG} = -5V$ , then the default  $V_{REG} = 5.1V + 0.2V = 5.3V$ 

#### **Fast Discharge**

Allows quick discharge of the OUTP and OUTN nodes when the outputs are disabled. Default is ON (1).

| Bit-7     | Bit-6                               | Bit-5     | Bit-4 | Bit-3 | Bit-2                            | Bit-1                            | Bit-0 |
|-----------|-------------------------------------|-----------|-------|-------|----------------------------------|----------------------------------|-------|
|           | REG Offset<br>Setting               |           |       |       | Discharge<br>OUTP                | Discharge<br>OUTN                |       |
| Reserved* | 0 = 200mV<br>(Default)<br>1 = 300mV | Reserved* |       |       | 0 = Disable 1 = Enable (Default) | 0 = Disable 1 = Enable (Default) |       |

<sup>\*</sup> When writing to the register, always write "0" in the reserved bits.

For example, to set the REG offset to 300mV and Discharge OUTP/OUTN enable, write 0x43 in the Control register.

#### **Capacitor Selection**

Small size X5R or X7R ceramic capacitors are recommended for the KTD2151 application.  $4.7\mu F$  capacitors are suggested for the input VIN, and for the outputs REG, OUTP, OUTN. The input capacitor should be placed as close as possible to the input pin and the PGND pin of the KTD2151. For better input voltage filtering, this value can be increased. For the output capacitors, higher capacitor values can be used to improve the load transient response. For higher output current up to 80mA, the REG and OUTN output capacitors can be increased to  $10\mu F$ .

The capacitor data sheet determines what value of capacitor is required to guarantee a minimum capacitance value for a given bias voltage and over operating temperature.

| Capacitor | Comments                            |
|-----------|-------------------------------------|
| 2.2µF/16V | C <sub>FLY</sub>                    |
| 4.7μF/16V | CIN, CPOS, CNEG, CREG               |
| 10μF/16V  | C <sub>NEG</sub> , C <sub>REG</sub> |

| Manufacturer | Website         |  |  |
|--------------|-----------------|--|--|
| Murata       | www.murata.com  |  |  |
| AVX          | www.avx.com     |  |  |
| Taiyo Yuden  | www.t-yuden.com |  |  |

April 2020 – Revision 04f Page 17 Company Confidential



#### **Inductor Selection**

An inductor in the range of  $2.2\mu H$  to  $10\mu H$  with low DCR can be selected for the boost converter. To estimate the inductance required for applications, calculate the maximum input average current as the following

$$I_{\mathit{IN(MAX)}} = \frac{V_{\mathit{OUT}} \cdot I_{\mathit{OUT(MAX)}}}{V_{\mathit{IN}} \cdot \eta}$$

where  $\eta$  is the converter efficiency and can be approximated as 90% for the typical case. In order to have smaller current ripple (to improve efficiency and minimize output voltage ripple), larger inductance will be required. If inductor ripple current needs to be less than 40% of the average input current, then

$$\Delta I_L = \frac{V_{IN} \cdot D \cdot T_S}{L} \le 40\% \cdot \frac{V_{OUT} \cdot I_{OUT(MAX)}}{V_{IN} \cdot \eta}$$

Where duty cycle can be estimated as

$$D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}$$

Then

$$\Delta I_L = \frac{V_{\mathit{IN}} \cdot (V_{\mathit{OUT}} - V_{\mathit{IN}}) \cdot T_{\mathit{S}}}{L \cdot V_{\mathit{OUT}}} \leq 40\% \cdot \frac{V_{\mathit{OUT}} \cdot I_{\mathit{OUT}(\mathit{MAX})}}{V_{\mathit{IN}} \cdot \eta}$$

Therefore the inductance can be calculated as

$$L \ge \frac{V_{IN}^2 \cdot (V_{OUT} - V_{IN}) \cdot \eta}{40\% \cdot V_{OUT}^2 \cdot I_{OUT(MAX)} \cdot f_S}$$

where fs is the switching frequency of the boost converter.

For smartphone applications with load currents up to 40mA per outputs, a 4.7µH inductor is recommended. For tablet applications with higher load currents up to 80mA per outputs, a 2.2µH inductor is recommended.

| Inductor Part Number | Value<br>(µH) | DCR (Ω)   | Saturation<br>Current (A) | Dimensions<br>(mm) | Manufacturer |
|----------------------|---------------|-----------|---------------------------|--------------------|--------------|
| LPS3015-472ML        | 4.7           | 0.20 max  | 1.3                       | 3 × 3 × 1.5        | Coilcraft    |
| LPS3015-222ML        | 2.2           | 0.11 max  | 2.0                       | 3 × 3 × 1.5        | Coilcraft    |
| MIPS2520D2R2         | 2.0           | 0.11 typ. | 1.1                       | 2.5 x 2 x 1        | FDK          |

April 2020 – Revision 04f Page 18 Company Confidential



#### **CSP PC Board Layout**

PCB layout is very important for high frequency switching regulators in order to keep the loop stable and minimize noise. A small 4.7µF ceramic capacitor CIN is recommended to be placed close to the IC VIN pin (C1) to get the best decoupling. The boost output capacitor CREG should located close the REG pin (E2) and with a direct contact to PGND pin (E1). The two REG pins must be tied together. The output (OUTP, OUTN) capacitors should also be located close to their respective pins (A2, E3). To minimize switching loss and EMI noise, the inductor L1 must adjacent to the SW pin (D1), and the charge pump capacitor C\_FLY should be next to the CFLY1/CFLY2 pins. The AGND pin (D2) is connected to the GND plane underneath using a micro via. The power GND plane should be uninterrupted, if possible. The I2C lines, SDA and SCL, are routed using micro vias. The KTD2151 CSP recommended layout is shown in Figure 7.



Figure 7. CSP Recommended PCB Layout



# **Packaging Information**

#### TDFN2.5x3-14

**Top View** 



**Side View** 

**Bottom View** 



| Dimension | mm       |       |       |  |  |
|-----------|----------|-------|-------|--|--|
| Dimension | Min.     | Тур.  | Max.  |  |  |
| Α         | 0.70     | 0.75  | 0.80  |  |  |
| A1        | 0.00     | 0.025 | 0.05  |  |  |
| А3        | 0.175    | 0.20  | 0.225 |  |  |
| D         | 2.9      | 3.0   | 3.1   |  |  |
| Е         | 2.4      | 2.5   | 2.6   |  |  |
| е         | 0.40 TYP |       |       |  |  |
| b         | 0.15     | 0.20  | 0.25  |  |  |
| L         | 0.7      | 0.75  | 0.8   |  |  |
| θ         | 0°       | 2°    | 4°    |  |  |