

# **L6726A**

# Single phase PWM controller

## **Feature**

- Flexible power supply from 5 V to 12 V
- Power conversion input as low as 1.5 V
- 1% output voltage accuracy
- **High-current integrated drivers**
- Adjustable output voltage
- 0.8 V internal reference
- Sensorless and programmable OCP across Low-side  $R_{\text{dSDN}}$

■ Subsystem power supply (MCH, IOCH, PCI...)

- Oscillator internally fixed at 270 kHz
- Programmable soft-start
- Ls-less start up
- Disable function
- FB disconnection protection

■ Memory and termination supply ■ CPU and DSP power supply ■ Distributed power supply ■ General DC / DC converters

■ SO-8 package

**Applications**



# **Description**

L6726A is a single-phase step-down controller with integrated high-current drivers that provides complete control logic, protections and reference voltage to realize in an easy and simple way general DC-DC converters by using a compact SO-8 package.

Device flexibility allows managing conversions with power input  $V_{1N}$  as low as 1.5 V and device supply voltage ranging from 5 V to 12 V.

L6726A provides simple control loop with transconductance error amplifier. The integrated 0.8 V reference allows regulating output voltage with ±1% accuracy over line and temperature variations. Oscillator is internally fixed to 270 kHz.

L6726A provides programmable over current protection. Current information is monitored across the low-side MOSFET  $R_{dSON}$  saving the use of expensive and space-consuming sense resistors.

FB disconnection protection prevents excessive and dangerous output voltages in case of floating FB pin.

#### **Table 1. Device summary**



# **Contents**













# <span id="page-3-0"></span>**1 Typical application circuit and block diagram**

# <span id="page-3-1"></span>**1.1 Application circuit**



#### <span id="page-3-3"></span>**Figure 1. Typical application circuit**

## <span id="page-3-2"></span>**1.2 Block diagram**



#### **Figure 2. Block diagram**

4/35 Doc ID 12754 Rev 4

# <span id="page-4-0"></span>**2 Pins description and connection diagrams**

#### **Figure 3. Pins connection (top view)**



# <span id="page-4-1"></span>**2.1 Pin descriptions**



#### <span id="page-4-2"></span>**Table 2. Pins descriptions**



# <span id="page-5-0"></span>**2.2 Thermal data**

#### <span id="page-5-1"></span>**Table 3. Thermal data**



1. Measured with the component mounted on a 2S2P board in free air (6.7 cm x 6.7 cm, 35 μm (P) and 17.5 μm (S) copper thickness).



# <span id="page-6-0"></span>**3 Electrical specifications**

# <span id="page-6-1"></span>**3.1 Absolute maximum ratings**

#### <span id="page-6-3"></span>**Table 4. Absolute maximum ratings**



# <span id="page-6-2"></span>**3.2 Electrical characteristics**

 $V_{CC}$  = 12 V; T<sub>A</sub> = -20 °C to +85 °C unless otherwise specified.

#### <span id="page-6-4"></span>**Table 5. Electrical characteristics**





| <b>Symbol</b>                    | <b>Parameter</b>                | <b>Test conditions</b>                                                  | Min.<br>Typ. |                | Max.         | Unit       |
|----------------------------------|---------------------------------|-------------------------------------------------------------------------|--------------|----------------|--------------|------------|
| Reference                        |                                 |                                                                         |              |                |              |            |
|                                  | Output voltage accuracy         | $V_{\text{OUT}} = 0.8 \text{ V}, T_A = 0 \text{ °C}$ to 70 $\text{ °C}$ | $-1$         | $\blacksquare$ | $\mathbf{1}$ | $\%$       |
|                                  |                                 | $V_{\text{OUT}} = 0.8 V$                                                | $-1.5$       | $\blacksquare$ | 1.5          |            |
| Transconductance error amplifier |                                 |                                                                         |              |                |              |            |
| gm                               | Transconductance <sup>(1)</sup> |                                                                         |              |                | 5            | mS         |
| $I_{FB}$                         | Input bias current              | Sourced from FB                                                         |              | 100            |              | nA         |
| A <sub>0</sub>                   | Open loop gain <sup>(1)</sup>   |                                                                         |              | 70             |              | dB         |
| $F_0$                            | Unity gain $(1)$                |                                                                         |              | 4              |              | <b>MHz</b> |
| <b>I</b> COMP                    | Current capability              | Source current                                                          |              | 360            |              | $\mu$ A    |
|                                  |                                 | Sink current                                                            |              | $-360$         |              | μA         |
| <b>Soft-Start and disable</b>    |                                 |                                                                         |              |                |              |            |
| $I_{SS}$                         | Soft-start current              | From COMP pin                                                           |              | 10             |              | μA         |
| <b>DIS</b>                       | Disable threshold               | <b>COMP</b> falling                                                     | 0.4          | 0.5            |              | $\vee$     |
| <b>Gate drivers</b>              |                                 |                                                                         |              |                |              |            |
| <b>I</b> UGATE                   | HS source current               | BOOT - PHASE = $5$ V to 12 V                                            |              | 1.5            |              | A          |
| R <sub>UGATE</sub>               | HS sink resistance              | BOOT - PHASE = $5$ V to 12 V                                            |              | 1.1            |              | Ω          |
| <b>ILGATE</b>                    | LS source current               | $VCC = 5 V to 12 V$                                                     |              | 1.5            |              | A          |
| $R_{\text{LGATE}}$               | LS sink resistance              | $VCC = 5 V to 12 V$                                                     |              | 0.65           |              | Ω          |
| <b>Over-current protection</b>   |                                 |                                                                         |              |                |              |            |
| <b>locset</b>                    | <b>OCSET</b> current source     | Sourced from LGATE pin.<br>See Section 7.1.1                            |              | 10             |              | μA         |
| $V_{OC_SW}$                      | OC switch-over threshold        | V <sub>LGATE/OC</sub> rising                                            |              |                | 780          | mV         |
| VOCTH_FIXED                      | Fixed OC threshold              | V <sub>PHASE</sub> to GND                                               |              | $-400$         |              | mV         |

**Table 5. Electrical characteristics (continued)**

1. Guaranteed by design, not subject to test.



# <span id="page-8-0"></span>**4 Device description**

L6726A is a single-phase PWM controller with embedded high-current drivers that provides complete control logic and protections to realize in an easy and simple way a general DC-DC step-down converter. Designed to drive N-channel MOSFETs in a synchronous buck topology, with its high level of integration this 8-pin device allows reducing cost and size of the power supply solution.

L6726A is designed to operate from a 5 V or 12 V supply bus. Thanks to the high precision 0.8V internal reference, the output voltage can be precisely regulated to as low as 0.8 V with  $±1\%$  accuracy over line and temperature variations (between 0 °C and +70 °C). The switching frequency is internally set to 270 kHz.

This device provides a simple control loop with externally compensated transconductance error-amplifier and programmable soft start. Low-side-less feature allows the device to perform soft-start over pre-charged output avoiding negative spikes at the load side.

In order to avoid load damages, L6726A provides programmable threshold over current protection. Output current is monitored across low-side MOSFET  $R_{dsON}$ , saving the use of expensive and space-consuming sense resistor. L6726A also features FB disconnection protection, preventing dangerous uncontrolled output voltages in case of floating FB pin.



# <span id="page-9-0"></span>**5 Driver section**

The integrated high-current drivers allow using different types of power MOSFET (also multiple MOSFETs to reduce the equivalent  $R_{\text{dSDN}}$ , maintaining fast switching transition.

The driver for high-side MOSFET uses BOOT pin for supply and PHASE pin for return. The driver for low-side MOSFET uses the VCC pin for supply and GND pin for return.

The controller embodies an anti-shoot-through and adaptive dead-time control to minimize low side body diode conduction time, maintaining good efficiency while saving the use of Schottky diode:

- to check for high-side MOSFET turn off, PHASE pin is sensed. When the voltage at PHASE pin drops down, the low-side MOSFET gate drive is suddenly applied;
- to check for low-side MOSFET turn off, LGATE pin is sensed. When the voltage at LGATE has fallen, the high-side MOSFET gate drive is suddenly applied.

If the current flowing in the inductor is negative, voltage on PHASE pin will never drop. To allow the low-side MOSFET to turn-on even in this case, a watchdog controller is enabled: if the source of the high-side MOSFET doesn't drop, the low side MOSFET is switched on so allowing the negative current of the inductor to recirculate. This mechanism allows the system to regulate even if the current is negative.

Power conversion input is flexible: 5 V, 12 V bus or any bus that allows the conversion (See maximum duty cycle limitation and recommended operating conditions) can be chosen freely.



## <span id="page-10-0"></span>**5.1 Power dissipation**

L6726A embeds high current MOSFET drivers for both high side and low side MOSFETs: it is then important to consider the power that the device is going to dissipate in driving them in order to avoid overcoming the maximum junction operative temperature.

Two main terms contribute in the device power dissipation: bias power and drivers power.

Device bias power ( $P_{DC}$ ) depends on the static consumption of the device through the supply pins and it is simply quantifiable as follow (assuming to supply HS and LS drivers with the same VCC of the device):

$$
P_{DC} = V_{CC} \cdot (I_{CC} + I_{BOOT})
$$

Drivers power is the power needed by the driver to continuously switch on and off the external MOSFETs; it is a function of the switching frequency, the voltage supply of the driver and total gate charge of the selected MOSFETs. It can be quantified considering that the total power  $P_{SW}$  dissipated to switch the MOSFETs (easy calculable) is dissipated by three main factors: external gate resistance (when present), intrinsic MOSFET resistance and intrinsic driver resistance. This last term is the important one to be determined to calculate the device power dissipation. The total power dissipated to switch the MOSFETs results:

 $P_{SW} = F_{SW} \cdot [Q_{OHS} \cdot (V_{BOOT} - V_{PHASE}) + Q_{OLS} \cdot V_{CC}]$ 

where  $V_{\text{BOOT}}$  -  $V_{\text{PHASE}}$  is the voltage across the bootstrap capacitor.

External gate resistors helps the device to dissipate the switching power since the same power  $P_{SW}$  will be shared between the internal driver impedance and the external resistor resulting in a general cooling of the device.

**Figure 4. Soft start (left) and disable (right)**





# <span id="page-11-0"></span>**6 Soft start and disable**

L6726A implements a soft start to smoothly charge the output filter avoiding high in-rush currents to be required from the input power supply. The device sources a 10 µA soft start current from COMP, linearly charging the compensation network capacitors. The ramping COMP voltage is compared to the oscillator triangular waveform generating PWM pulses of increasing width that charge the output capacitors.

When the FB voltage crosses 800 mV, the output voltage is in regulation: soft start phase will end and the transconductance error amplifier output will be enabled closing the control loop.

In the event of an over current during soft start, the over current logic will override the soft start sequence and will shut down the PWM logic and both the high side and low side gates. This condition is latched, cycle VCC to recover.

The device sources soft start current only when VCC power supply is above UVLO threshold and over current threshold setting phase has been completed.

## <span id="page-11-1"></span>**6.1 Low-side-less start up (LSLess)**

L6726A performs a special sequence in enabling LS driver to switch: during the soft-start phase, the LS driver results disabled (LS = OFF) until the HS starts to switch. This avoids the dangerous negative spike on the output voltage that can happen if starting over a precharged output and limits the output discharge (amount of output discharge depends on programmed SS time length: the shorter the programmed SS, the more limited the output discharge).

If the output voltage is pre-charged to a voltage higher than the final one, the HS would never start to switch. In this case, LS is enabled and discharges the output to the final regulation value.





### <span id="page-11-2"></span>**6.2 Enable / disable**

The device can be disabled by pushing COMP / DIS pin under 0.4 V (min). In this condition HS and LS MOSFETs are turned off, and the 10  $\mu$ A SS current is sourced from COMP / DIS pin. Setting free the pin, the device enables again performing a new SS.

12/35 Doc ID 12754 Rev 4



# <span id="page-12-0"></span>**7 Protections**

## <span id="page-12-1"></span>**7.1 Overcurrent protection**

The overcurrent feature protects the converter from a shorted output or overload, by sensing the output current information across the low side MOSFET drain-source on-resistance,  $R_{\text{deOM}}$ . This method reduces cost and enhances converter efficiency by avoiding the use of expensive and space-consuming sense resistors.

The low side  $R_{d<sub>3</sub>ON}$  current sense is implemented by comparing the voltage at the PHASE node when LS MOSFET is turned on with the programmed OCP threshold voltage, internally held. If the monitored voltage drop (GND to PHASE) exceeds this threshold, an Overcurrent event is detected. If two overcurrent events are detected in two consecutive switching cycles, the protection will be triggered and the device will turn off both LS and HS MOSFETs in a latched condition.

To recover from over current protection triggered, VCC power supply must be cycled.

#### <span id="page-12-2"></span>**7.1.1 Overcurrent threshold setting**

L6726A allows to easily program an overcurrent threshold ranging from 50 mV to 550 mV, simply by adding a resistor  $(R_{OCSET})$  between LGATE and GND.

During a short time following VCC rising over UVLO threshold, an internal 10µA current  $(I_{OCSFT})$  is sourced from LGATE pin, determining a voltage drop across  $R_{OCSFT}$ . This voltage drop will be sampled and internally held by the device as overcurrent Threshold. The OC setting procedure overall time length ranges from 5.5 ms to 6.5 ms, proportionally to the threshold being set.

Connecting a  $R_{OCSFT}$  resistor between LGATE and GND, the programmed threshold will be:

$$
I_{\text{OCth}} = \frac{I_{\text{OCSET}} \cdot R_{\text{OCSET}}}{R_{\text{dSDN}}}
$$

 $R_{OCSFT}$  values range from 5 kΩ to 55 kΩ.

If the voltage drop across  $R_{OCSFT}$  is too low, the system will be very sensitive to start-up inrush current and noise. This can result in undesired OCP triggering. In this case, consider increasing  $R_{OCSFT}$  value.

In case  $R_{OCSET}$  is not connected, the device switches the OCP threshold to a 400 mV default value: an internal safety clamp on LGATE is triggered as soon as LGATE voltage reaches 700 mV (typ), enabling the 400 mV default threshold and suddenly ending OC setting phase.

See *[Figure 6](#page-13-1)* for OC threshold setting procedure timings picture and oscilloscope sample waveforms.

## <span id="page-12-3"></span>**7.2 Feedback disconnection protection**

In order to provide load protection even if FB pin is not connected, a 100 nA bias current is always sourced from this pin. If FB pin is not connected, bias current will permanently pull up FB: this forces COMP pin low, avoiding output voltage rising to dangerous levels.





<span id="page-13-1"></span>**Figure 6. OC threshold setting procedure timings (top) and waveforms (bottom)**

# <span id="page-13-0"></span>**7.3 Undervoltage lock out**

In order to avoid anomalous behaviors of the device when the supply voltage is too low to support its internal rails, UVLO is provided: the device will start up when VCC reaches UVLO upper threshold and will shutdown when VCC drops below UVLO lower threshold.

The 4.1 V maximum UVLO upper threshold allows L6726A to be supplied from 5 V and 12 V busses in or-ing diode configuration.



**Figure 7. OCP trip, default threshold, LS: STD38NH02L (left) UVLO turn off (right)**



# <span id="page-14-0"></span>**8 Application details**

## <span id="page-14-1"></span>**8.1 Output voltage selection**

L6726A is capable to precisely regulate an output voltage as low as 0.8 V. In fact, the device comes with a fixed 0.8 V internal reference that guarantees the output regulated voltage to be within  $\pm 1\%$  tolerance over line and temperature variations between 0 °C and 70 °C (excluding output resistor divider tolerance, when present).

Output voltage higher than 0.8 V can be achieved by adding a resistor  $R_{OS}$  between FB pin and ground. Referring to *[Figure 1](#page-3-3)*, the steady state DC output voltage will be:

$$
V_{OUT} = V_{REF} \cdot \left(1 + \frac{R_{FB}}{R_{OS}}\right)
$$

where  $V_{\text{BFE}}$  is 0.8 V.

## <span id="page-14-2"></span>**8.2 Compensation network**

The control loop shown in *[Figure 8](#page-14-3)* is a voltage mode control loop. The error amplifier is a transconductance type with fixed gain (3.3 ms typ.). The FB voltage is regulated to the internal reference, thus the output voltage is fixed accordingly to the output resistor divider (when present).

Transconductance error amplifier output current generates a voltage across  $Z_F$ , which is compared to oscillator saw-tooth waveform to provide PWM signal to the driver section. PWM signal is then transferred to the switching node with  $V_{IN}$  amplitude. This waveform is filtered by the output filter.



<span id="page-14-3"></span>

The converter transfer function is the small signal transfer function between the voltage at the output node of the EA (COMP) and  $V_{\text{OUT}}$ . This function has a double pole (complex conjugate) at frequency  $F_{LC}$  depending on the L-C<sub>OUT</sub> resonance and a zero at  $F_{ESR}$ 



depending on the output capacitor ESR. The DC gain of the modulator is simply the input voltage V<sub>IN</sub> divided by the peak-to-peak oscillator voltage  $\Delta V_{\rm OSC}$ .

 $V_{\text{OUT}}$  is scaled and transferred to FB node by the output resistor divider.

The compensation network closes the loop joining FB and COMP node with transfer function ideally equal to -gm $Z_F$ .

Compensation goal is to close the control loop assuring high DC regulation accuracy, good dynamic performances and stability. To achieve this, the overall loop needs high DC gain, high bandwidth and good phase margin.

High DC gain is achieved giving an integrator shape to compensation network transfer function. Loop bandwidth ( $F_{0dB}$ ) can be fixed choosing the right  $R_F$ ; however, for stability, it should not exceed  $F_{SW}/2\pi$ . To achieve a good phase margin, the control loop gain has to cross 0 dB axis with -20 dB/decade slope.

As an example, *[Figure 9](#page-15-0)* shows an asymptotic bode plot of a type II compensation.



<span id="page-15-0"></span>**Figure 9. Example of type II compensation.**

Open loop converter singularities:

a) 
$$
F_{LC} = \frac{1}{2\pi\sqrt{L \cdot C_{OUT}}}
$$

b) 
$$
F_{ESR} = \frac{1}{2\pi \cdot C_{OUT} \cdot ESR}
$$

Compensation Network singularities frequencies:

a) 
$$
F_Z = \frac{1}{2\pi \cdot R_F \cdot C_F}
$$

b) 
$$
F_P = \frac{1}{2\pi \cdot R_F \cdot \left(\frac{C_F \cdot C_P}{C_F + C_P}\right)}
$$



Type II compensation relies on the zero introduced by the output capacitors bank to achieve stability. Thus, a needed condition to successfully apply type II compensation is  $\mathsf{F}_{\mathsf{ESR}}\! <\! \mathsf{F}_{\mathsf{0dB}}$ (usually true when output capacitor is based on electrolytic, aluminium electrolytic or tantalum capacitor).

To define compensation network components values, the below suggestions may be followed:

a) Set the output resistor divider in order to obtain the desired output voltage:

$$
\frac{R_{FB}}{R_{OS}} = \frac{V_{OUT}}{V_{REF}} - 1
$$

Usual values of R<sub>FB</sub> and R<sub>OS</sub> ranges from some hundreds of  $\Omega$  to some k $\Omega$ (consider trade-off between power dissipation on output resistor divider and offset introduced by FB bias current).

If the desired output voltage is equal to internal reference,  $R_{OS}$  has to be NC and FB pin can be directly connected to  $V_{\text{OUT}}$ .

b) Set  $R_F$  in order to obtain the desired closed loop regulator bandwidth according to the approximated formula:

$$
R_F = \frac{F_{0dB} \cdot F_{ESR}}{F_{LC}^2} \cdot \frac{\Delta V_{OSC}}{V_{IN}} \cdot \frac{1}{gm} \cdot \frac{R_{FB} + R_{OS}}{R_{OS}}
$$

If  $V_{\text{OUT}} = V_{\text{REF}}$  just consider ( $R_{\text{FB}} + R_{\text{OS}}$ )/ $R_{\text{OS}}$  factor equal to 1.

c) Place  $F_Z$  below  $F_{LC}$  (typically 0.2 $\cdot$ F<sub>LC</sub>):

$$
C_F = \frac{5}{2\pi \cdot R_F \cdot F_{LC}}
$$

d) Place F<sub>P</sub> at 0.5<sup>+</sup>F<sub>SW</sub>:  
\n
$$
C_{P} = \frac{C_{F}}{\pi \cdot R_{F} \cdot C_{F} \cdot F_{SW} - 1} \approx \frac{1}{\pi \cdot R_{F} \cdot F_{SW}}
$$

- e) Check that compensation network gain is lower than open loop transconductance EA gain.
- f) Estimate phase margin obtained (it should be greater than 45°) and repeat, modifying parameters, if necessary.



#### <span id="page-17-0"></span>**8.3 Soft-start time calculation**

To calculate SS time ( $t_{\text{SS}}$ ), the following approximated equation can be used ( $C_{\text{P}}<< C_{\text{F}}$ ):

$$
t_{SS} = \frac{C_F \cdot \frac{V_{OUT}}{V_{IN}} \cdot \Delta V_{OSC}}{I_{SS}}
$$

The previous equation refers only to  $V_{\text{OUT}}$  ramp up time. The time elapsed from the end of OC setting phase or COMP set free to the beginning of V<sub>OUT</sub> ramp up (see *[Figure 6](#page-13-1)*) can be approximately estimated as follow:

$$
t_{\text{delay}} = \frac{C_F \cdot 0.8V}{I_{SS}}
$$

Once calculated  $t_{SS}$ , also the current delivered by the converter during SS to charge the output capacitor bank can be estimated:

$$
I_{\text{startup}} = \frac{C_{\text{OUT}} \cdot V_{\text{OUT}}}{t_{\text{SS}}}
$$

#### <span id="page-17-1"></span>**8.4 Layout guidelines**

L6726A provides control functions and high current integrated drivers to implement highcurrent step-down DC-DC converters. In this kind of application, a good layout is very important.

The first priority when placing components for these applications has to be reserved to the power section, minimizing the length of each connection and loop as much as possible. To minimize noise and voltage spikes (EMI and losses) power connections (highlighted in *[Figure 10](#page-17-2)*) must be a part of a power plane and anyway realized by wide and thick copper traces: loop must be anyway minimized. The critical components, i.e. the power MOSFETs, must be close one to the other. The use of multi-layer printed circuit board is recommended.

<span id="page-17-2"></span>



The input capacitance  $(C_{IN})$ , or at least a portion of the total capacitance needed, has to be placed close to the power section in order to eliminate the stray inductance generated by the copper traces. Low ESR and ESL capacitors are preferred, MLCC are suggested to be connected near the HS drain.

Use proper number of vias when power traces have to move between different planes on the PCB in order to reduce both parasitic resistance and inductance. Moreover, reproducing the same high-current trace on more than one PCB layer will reduce the parasitic resistance associated to that connection.



Connect output bulk capacitors  $(C_{OUT})$  as near as possible to the load, minimizing parasitic inductance and resistance associated to the copper trace, also adding extra decoupling capacitors along the way to the load when this results in being far from the bulk capacitors bank.

Gate traces and phase trace must be sized according to the driver RMS current delivered to the power MOSFET. The device robustness allows managing applications with the power section far from the controller without losing performances. Anyway, when possible, it is recommended to minimize the distance between controller and power section. See *[Figure 11](#page-18-0)* for drivers current paths.

Small signal components and connections to critical nodes of the application, as well as bypass capacitors for the device supply, are also important. Locate bypass capacitor (VCC and Bootstrap capacitor) and loop compensation components as close to the device as practical. For over current programmability, place  $R_{OCSET}$  close to the device and avoid leakage current paths on LGATE / OC pin, since the internal current source is only 10 μA

Systems that do not use Schottky diode in parallel to the Low-Side MOSFET might show big negative spikes on the PHASE pin. This spike must be limited within the absolute maximum ratings (for example, adding a gate resistor in series to HS MOSFET gate, or a phase resistor in series to PHASE pin), as well as the positive spike, but has an additional consequence: it causes the bootstrap capacitor to be over-charged. This extra-charge can cause, in the worst case condition of maximum input voltage and during particular transients, that boot-to-phase voltage overcomes the absolute maximum ratings also causing device failures. It is then suggested in this case to limit this extra-charge by adding a small resistor in series to the bootstrap diode (R<sub>D</sub> in *[Figure 1](#page-3-3)*).

<span id="page-18-0"></span>





## <span id="page-19-0"></span>**8.5 Embedding L6726A-based VRs…**

When embedding the VR into the application, additional care must be taken since the whole VR is a switching DC/DC regulator and the most common system in which it has to work is a digital system such as MB or similar. In fact, latest MBs have become faster and more powerful: high speed data busses are more and more common and switching-induced noise produced by the VR can affect data integrity if additional layout guidelines are not followed. Few easy points must be considered mainly when routing traces in which switching high currents flow (switching high currents cause voltage spikes across the stray inductance of the traces causing noise that can affect the near traces):

When reproducing high current path on internal layers, keep all layers the same size in order to avoid "surrounding" effects that increase noise coupling.

Keep safe guard distance between high current switching VR traces and data busses, especially if high-speed data busses, to minimize noise coupling.

Keep safe guard distance or filter properly when routing bias traces for I/O sub-systems that must walk near the VR.

Possible causes of noise can be located in the PHASE connections, MOSFETs gate drive and Input voltage path (from input bulk capacitors and HS drain). Also GND connection must be considered if not insisting on a power ground plane. These connections must be carefully kept far away from noise-sensitive data busses.

Since the generated noise is mainly due to the switching activity of the VR, noise emissions depend on how fast the current switches. To reduce noise emission levels, it is also possible, in addition to the previous guidelines, to reduce the current slope and thus to increase the switching times: this will cause, as a consequence of the higher switching time, an increase in switching losses that must be considered in the thermal design of the system.



 $\sqrt{2}$ 

# <span id="page-20-0"></span>**9 Application Information**

## <span id="page-20-1"></span>**9.1 Output inductor**

Inductor value is defined by a compromise between dynamic response, ripple, efficiency, cost and size. Usually, inductance is calculated to maintain inductor ripple current  $(\Delta I_L)$ between 20% and 30% of maximum output current. Given the switching frequency ( $F_{SW}$ ), the input voltage (V<sub>IN</sub>), the output voltage (V<sub>OUT</sub>) and the desired ripple current ( $\Delta I_L$ ), inductance can be calculated as follows:

 $L = \frac{V_{IN} - V_{OUT}}{F_{IV}}$  $=\frac{V_{IN}-V_{OUT}}{F_{SW}\cdot \Delta I_L}\cdot \frac{V_{OUT}}{V_{IN}}$ 

*[Figure 12](#page-20-2)* shows the ripple current vs. the output voltage for different inductance, with  $V_{IN}$  = 5 V and  $V_{IN}$  = 12 V.

Increasing inductance reduces inductor ripple current (and output voltage ripple accordingly) but, at the same time, increases the converter response time to load transients. Higher inductance means that the inductor needs more time to change its current from initial to final value. Until the inductor has not finished its charging, the additional output current is supplied by output capacitors. Minimizing the response time lead to minimize the output capacitance required. If the compensation network is designed with high bandwidth, during an heavy load transient the device is able to saturate duty cycle (0% or 80%). When this condition is reached, the response time is limited only by the time required to charge the inductor.



<span id="page-20-2"></span>**Figure 12. Inductor current ripple vs output voltage**



#### <span id="page-21-0"></span>**9.2 Output capacitors**

Output capacitors choice depends on the application constraints in point of output voltage ripple and output voltage deviation during a load transient.

During steady-state conditions, the output voltage ripple is influenced by ESR and capacitance of the output capacitors as follows:

 $\Delta V_{\text{OUT ESR}} = \Delta I_L \cdot ESR$ 

 $\Delta V_{\text{OUT\_C}} = \Delta I_L \cdot \frac{1}{8 \cdot \text{C}_{\text{Cov}}}$  $= \Delta I_L \cdot \frac{1}{8 \cdot C_{OUT} \cdot F_{SW}}$ 

Where  $\Delta I_L$  is the inductor current ripple. These contribution are not in phase, so total ripple will be lower than the sum of their moduli. Even ESL and board parasitic inductance can contribute significantly to output ripple.

During a load variation, the output capacitors supply to the load the additional current or absorb the current in excess delivered by the inductor until converter reaction is completed. In fact, even if the controller react immediately to the load transient saturating the duty cycle to 80% or 0%, the current slew rate is limited by the inductance. At first approximation, output voltage drop, based on ESR and capacitor charge/discharge and considering an ideal load-step, can be estimated as follows:

$$
\Delta V_{\text{OUT\_ESR}} = \Delta I_{\text{OUT}} \cdot \text{ESR}
$$

$$
\Delta V_{\text{OUT\_C}} = \frac{L \cdot \Delta I_{\text{OUT}}^2}{2 \cdot C_{\text{OUT}} \cdot \Delta V_{\text{L}}}
$$

Where  $\Delta V_L$  is the voltage applied to the inductor during the transient (D<sub>MAX</sub> · V<sub>IN</sub> – V<sub>OUT</sub> for the load appliance or  $V_{\text{OUT}}$  for the load removal).

MLCC capacitors typically have low ESR to minimize the ripple but also have low capacitance that do not minimize the capacitive voltage deviation during load transient. On the contrary, electrolytic capacitors usually have higher capacitance to minimize capacitive voltage deviation during load transient, but also higher ESR value resulting in higher ripple voltage and resistive voltage drop. For these reasons, a mix between electrolytic and MLCC capacitor is usually suggested to minimize ripple as well as reducing voltage deviation in dynamic conditions.

### <span id="page-21-1"></span>**9.3 Input capacitors**

The input capacitor bank is designed mainly to stand input rms current, which depends on output current  $(I<sub>OUT</sub>)$  and duty-cycle (D) for the regulation as follows:

 $I_{rms} = I_{OUT} \cdot \sqrt{D} \cdot (1 - D)$ 

The equation reaches its maximum value,  $I_{\text{OUT}}/2$ , when D = 0.5. Losses depend on input capacitor ESR:

 $P = ESR \cdot I_{rms}^{2}$ 



# <span id="page-22-0"></span>**10 20 A demonstration board**

L6726A demonstration board realizes on a four-layer PCB a step-down DC/DC converter and shows the operation of the device in a general purpose application. Input voltage can range from 5 V to 12 V bus. Output voltage is programmed to 1.25 V. The voltage regulator can deliver up to 20 A output current. The switching frequency is 270 kHz.

**CNDINT** ξ VOUT1 **ILIOON!** UGATE R11<br>C36 LGATE 준다 口器 GND 4 I  $vcc$ ¦<br>R3∏ PHASE **COMP** 8-PIN UNIVERSAL 쭌 **BOARD R1** 









**Figure 15. 20 A demonstration board inner layers**





**Figure 16. 20 A demonstration board schematic**



Doc ID 12754 Rev 4 25/35

| Qty                      | <b>Reference</b> | <b>Description</b>                                                | Package           |  |
|--------------------------|------------------|-------------------------------------------------------------------|-------------------|--|
| <b>Capacitors</b>        |                  |                                                                   |                   |  |
| 2                        | C1, C2           | Electrolytic Cap 1800 µF 16 V<br>Nippon Chemi-Con KZJ or KZG      | Radial 10 x 25 mm |  |
| 1                        | C10              | MLCC, 100 nF, 25 V, X7R                                           | SMD0603           |  |
| 3                        | C11 to C13       | MLCC, 4.7 µF, 16 V, X5R<br>Murata GRM31CR61C475MA01               | SMD1206           |  |
| $\overline{c}$           | C14, C38         | MLCC, 1 µF, 16 V, X7R                                             | SMD0805           |  |
| $\mathbf{2}$             | C18, C25         | Electrolytic Cap 2200 µF 6.3 V<br>Nippon Chemi-Con KZJ or KZG     | Radial 10 x 20mm  |  |
| $\mathbf{1}$             | C <sub>23</sub>  | MLCC, 6.8 nF, X7R                                                 |                   |  |
| $\mathbf{1}$             | C24              | MLCC, 68 nF, X7R                                                  | SMD0603           |  |
| 1                        | C35              | MLCC, 470 pF, X7R                                                 |                   |  |
| <b>Resistors</b>         |                  |                                                                   |                   |  |
| 3                        | R1, R2, R17      | Resistor, 3R3, 1/16 W, 1%                                         | SMD0603           |  |
| 3                        | R3, R5, R16      | Resistor, 0R, 1/8 W, 1%                                           |                   |  |
| 1                        | R4               | Resistor, 1R8, 1/8 W, 1%                                          | SMD0805           |  |
| 2                        | R11, R12         | Resistor, 0R, 1/16 W, 1%                                          |                   |  |
| 1                        | R9               | Resistor, 2K2, 1/16 W, 1%                                         |                   |  |
| 1                        | R <sub>13</sub>  | Resistor, 3K9, 1/16 W, 1%                                         | SMD0603           |  |
| 1                        | R7               | Resistor, 2K, 1/16 W, 1%                                          |                   |  |
| 1                        | R <sub>18</sub>  | Resistor, 20K, 1/16 W, 1%                                         |                   |  |
| <b>Inductor</b>          |                  |                                                                   |                   |  |
| 1                        | L1               | Inductor, 1.25 µH, T60-18, 6Turns<br>Easymagnet AP106019006P-1R1M | na                |  |
| <b>Active components</b> |                  |                                                                   |                   |  |
| 1                        | D <sub>1</sub>   | Diode, 1N4148 or BAT54                                            | SOT <sub>23</sub> |  |
| 1                        | Q5               | STD70NH02LT4                                                      | <b>DPACK</b>      |  |
| 1                        | Q6               | STD95NH02LT4                                                      |                   |  |
| 1                        | U1               | Controller, L6726A                                                | SO <sub>8</sub>   |  |

**Table 6. 20 A demonstration board - bill of material**





## <span id="page-26-0"></span>**10.1 Board description**

#### <span id="page-26-1"></span>**10.1.1 Power input (VIN)**

This is the input voltage for the power conversion. The high-side MOSFET drain is connected to this input. Supply must be compliant with VIN recommended operating conditions and capacitors rating.

If VIN voltage is compliant also to VCC range listed in recommended operating conditions, it can supply also the device through R16 resistor.

#### <span id="page-26-2"></span>**10.1.2 Power output (VOUT)**

This is the output voltage of the power conversion. The output voltage is programmed to 1.25 V. It can be changed by replacing R13 (adjusting of compensation network may be needed). R18 allows to adjust OCP threshold.

#### <span id="page-26-3"></span>**10.1.3 IC additional supply (VCC)**

The controller can be supplied separately from the power conversion through VCC input. In this case, to separate VCC from VIN, R16 resistor must be removed.

#### <span id="page-26-4"></span>**10.1.4 Test points**

The following test points are provided to allow easy probing of important signals:

- COMP: Output of the error amplifier;
- FB: Inverting input of the error amplifier;
- PH: Phase pin of the device;
- LG: Low-side gate pin of the device:
- UG: High-side gate pin of the device.

#### <span id="page-26-5"></span>**10.1.5 Demonstration board efficiency**

#### **Figure 17. 20 A demonstration board efficiency**





# <span id="page-27-0"></span>**11 5 A demonstration board**

L6726A demonstration board realizes on a two-layer PCB a step-down DC/DC converter and shows the operation of the device in a general-purpose low-current application. Input voltage can range from 5 V to 12 V bus. Output voltage is programmed at 1.25 V. The application can deliver an output current in excess of 5 A. The switching frequency is 270 kHz.



**Figure 18. 5 A demonstration board (left) and components placement (right)**

**Figure 19. 5 A demonstration board top (left) and bottom (right) layers**











| Qty                      | <b>Reference</b> | <b>Description</b>                                  | Package           |  |  |
|--------------------------|------------------|-----------------------------------------------------|-------------------|--|--|
| <b>Capacitors</b>        |                  |                                                     |                   |  |  |
| $\overline{c}$           | C12, C51         | 10 μF, 25 V, X5R<br>Murata GRM31CR61E106KA12        | SMD1206           |  |  |
| 1                        | C10              | MLCC, 100nF, 25V, X7R                               | SMD0603           |  |  |
| $\overline{c}$           | C14, C38         | MLCC, 1 μF, 16 V, X7R                               | <b>SMD0805</b>    |  |  |
| 1                        | C <sub>39</sub>  | MLCC, 22 µF, 6.3 V, X5R<br>Murata GRM31CR60J226ME19 | SMD1206           |  |  |
| 1                        | C <sub>30</sub>  | 330 µF, 6.3 V, 40 m $\Omega$<br>Sanyo 6TPB330M      | SMD7343           |  |  |
| 1                        | C <sub>23</sub>  | MLCC, 6.8 nF, X7R                                   |                   |  |  |
| 1                        | C <sub>24</sub>  | MLCC, 220 nF, X7R                                   |                   |  |  |
| 1                        | C <sub>35</sub>  | MLCC, 2.2 nF, X7R                                   |                   |  |  |
| <b>Resistors</b>         |                  |                                                     |                   |  |  |
| 1                        | R <sub>4</sub>   | Resistor, 1R8, 1/8 W, 1%                            | SMD0805           |  |  |
| 4                        | R3, R5, R10, R16 | Resistor, 0R, 1/16 W, 1%                            | SMD0603           |  |  |
| 3                        | R1, R2, R17      | Resistor, 3R3, 1/16 W, 1%                           |                   |  |  |
| 1.                       | R <sub>9</sub>   | Resistor, 2K2, 1/16 W, 1%                           | <b>SMD0603</b>    |  |  |
| 1                        | R <sub>13</sub>  | Resistor, 3K9, 1/16 W, 1%                           |                   |  |  |
| 1                        | R <sub>7</sub>   | Resistor, 820R, 1/16 W, 1%                          |                   |  |  |
| <b>Inductor</b>          |                  |                                                     |                   |  |  |
| 1                        | L1               | Inductor, 2.20 µH,<br>Wurth 744324220LF             | na                |  |  |
| <b>Active Components</b> |                  |                                                     |                   |  |  |
| 1                        | D <sub>1</sub>   | Diode, BAT54                                        | SOT <sub>23</sub> |  |  |
| 1                        | Q <sub>5</sub>   | Mosfet, STS9D8NH3LL<br>SO <sub>8</sub>              |                   |  |  |
| 1                        | U1               | Controller, L6726A<br>SO <sub>8</sub>               |                   |  |  |

**Table 7. 5 A demonstration board - bill of material**

## <span id="page-29-0"></span>**11.1 Board description**

#### <span id="page-29-1"></span>**11.1.1 Power input (VIN)**

This is the input voltage for the power conversion. The high-side MOSFET drain is connected to this input. Supply must be compliant with VIN recommended operating conditions and capacitors rating.

If VIN voltage is compliant also to VCC range listed in recommended operating conditions, it can supply also the device through R16 resistor.

30/35 Doc ID 12754 Rev 4



#### <span id="page-30-0"></span>**11.1.2 Power output (VOUT)**

This is the output voltage of the power conversion. The output voltage is programmed to 1.25 V. It can be changed by replacing R13 (adjusting of compensation network may be needed). Adding R18 allows to adjust OCP threshold.

#### <span id="page-30-1"></span>**11.1.3 IC additional supply (VCC)**

The controller can be supplied separately from the power conversion through VCC input. In this case, to separate VCC from VIN, R16 resistor must be removed.

#### <span id="page-30-2"></span>**11.1.4 Test points**

The following test points are provided to allow easy probing of important signals:

- COMP: output of the error amplifier;
- FB: inverting input of the error amplifier;
- PH: Phase pin of the device;
- LG: Low-side gate pin of the device;
- UG: High-side gate pin of the device.

#### <span id="page-30-3"></span>**11.1.5 Demonstration board efficiency**





# <span id="page-31-0"></span>**12 Package mechanical data**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.



| Dim.           | mm.  |                                    |      | inch  |            |       |  |
|----------------|------|------------------------------------|------|-------|------------|-------|--|
|                | Min  | <b>Typ</b>                         | Max  | Min   | <b>Typ</b> | Max   |  |
| A              | 1.35 |                                    | 1.75 | 0.053 |            | 0.069 |  |
|                |      |                                    |      |       |            |       |  |
| A1             | 0.10 |                                    | 0.25 | 0.004 |            | 0.010 |  |
| A <sub>2</sub> | 1.10 |                                    | 1.65 | 0.043 |            | 0.065 |  |
| B              | 0.33 |                                    | 0.51 | 0.013 |            | 0.020 |  |
| С              | 0.19 |                                    | 0.25 | 0.007 |            | 0.010 |  |
| $D^{(1)}$      | 4.80 |                                    | 5.00 | 0.189 |            | 0.197 |  |
| E              | 3.80 |                                    | 4.00 | 0.15  |            | 0.157 |  |
| е              |      | 1.27                               |      |       | 0.050      |       |  |
| H              | 5.80 |                                    | 6.20 | 0.228 |            | 0.244 |  |
| h              | 0.25 |                                    | 0.50 | 0.010 |            | 0.020 |  |
| L              | 0.40 |                                    | 1.27 | 0.016 |            | 0.050 |  |
| k              |      | $0^\circ$ (min.), $8^\circ$ (max.) |      |       |            |       |  |
| ddd            |      |                                    | 0.10 |       |            | 0.004 |  |

**Table 8. SO-8 mechanical data**

1. D and F does not include mold flash or protrusions. Mold flash or potrusions shall not exceed 0.15mm (.006inch) per side.

#### **Figure 22. Package dimensions**



Doc ID 12754 Rev 4 33/35



# <span id="page-33-0"></span>**13 Revision history**





