

# **L99ASC03G**

## Brushless / sensorless 3-phase motor pre-driver for automotive applications



## **Features**

- 
- AEC-Q100 qualified
- 5 V low-drop voltage regulator (200 mA continuous mode)
- Very low current consumption in standby mode (typ. 15 µA)
- ST SPI interface for control and diagnostics
- Window watchdog and fail-safe functionality
- Two separate power supply pins
- Three half-bridge drivers to control external MOSFETs (configurable by SPI)
- Full drive of external MOSFETs down to 6 V input voltage
- Input pin for each gate driver (with crosscurrent protection)
- Two-stage charge pump supporting 100% duty cycle
- PWM operation up to 80 kHz (not restricted)
- Current-sense amplifier (configurable by SPI)
- Disable input to turn off gate driver outputs
- Analog multiplexer output to monitor external power supply voltages and internal junction temperature
- Advanced BEMF detection IP
- Overcurrent protection (programmable)

**Datasheet** - **production data**

- Drain-source monitoring and open-load detection
- TQFP48 7 x 7 x 1 mm with Exposed Pad (4.5 x 4.5 mm) package

## **Applications**

Mechatronic three-phase motor application such as engine cooling fans, fuel pumps, water pumps, oil pumps

## **Description**

The L99ASC03G is a multifunctional system IC designed for three-phase motor control applications.

The device features a voltage regulator to supply an external microcontroller and an operation amplifier for motor current sensing. It is designed to control six external N-channel MOSFETs in bridge configuration to drive three-phase motors in automotive applications. All gate driver outputs are controlled by separate inputs.

The integrated Serial Peripheral Interface (SPI) makes it possible to adjust device parameters, control all operating modes and read out diagnostic information.

#### **Table 1. Device summary**

<span id="page-0-0"></span>

This is information on a product in full production.

# **Contents**













# **List of tables**





# **List of figures**





# <span id="page-6-0"></span>**1 Block diagram and pin descriptions**

<span id="page-6-2"></span>

#### **Figure 1. Block diagram**

#### **Table 2. Pin definition and function**

<span id="page-6-1"></span>







8/70 DocID029080 Rev 2



| <b>Pin number</b> | Symbol          | <b>Function</b>                       | I/O type |
|-------------------|-----------------|---------------------------------------|----------|
| 45                | SL <sub>2</sub> | Source of external low-side MOSFET 2  | I/O      |
| 46                | GH <sub>3</sub> | Gate of external high-side MOSFET 3   |          |
| 47                | SH <sub>3</sub> | Source of external high-side MOSFET 3 | I/O      |
| 48                | GL <sub>3</sub> | Gate of external low-side MOSFET 3    |          |

**Table 2. Pin definition and function (continued)**



<span id="page-8-0"></span>



## <span id="page-9-0"></span>**2 Device description**

## <span id="page-9-1"></span>2.1 Supply pins (V<sub>S</sub>, V<sub>SREG</sub>, V<sub>SMS</sub>)

The device has three different supply input pins.  $V_S$  and  $V_{SREG}$  have to be protected against negative voltages, while  $V_{SMS}$  is robust against negative voltages.

The two-stage charge pump is supplied from  $V_S$ . External capacitors are used to achieve high current capability of the charge pump. The gate drivers (for both high-side and low-side MOSFETs) are supplied from the charge pump to ensure full drive of the external MOSFETs.

The internal power-on reset (POR) circuitry and the  $V_{DD}$  voltage regulator are supplied from the  $V_{\text{SREG}}$  pin. Some external protection has to be provided in the application for  $V_{\text{S}}$  and  $V_{\text{SREG}}$  to prevent the capacitor connected to these pins from being discharged by negative transients or low input voltage.

 $V<sub>SMS</sub>$  is used to monitor the power supply of the external MOSFETs and as a reference for the BEMF detection.

### <span id="page-9-2"></span>2.1.1 V<sub>S</sub>, V<sub>SREG</sub> and V<sub>SMS</sub> overvoltage warning

In case any of the supply inputs reach the overvoltage warning threshold, the corresponding overvoltage warning flag is set. This flag can be cleared by an SPI "Read & Clear" command provided that the cause of the warning is no longer present.

### <span id="page-9-3"></span>2.1.2 V<sub>S</sub>, V<sub>SREG</sub> and V<sub>SMS</sub> overvoltage

In case any of the supply inputs reach the overvoltage threshold, the corresponding overvoltage flag is set. This flag can be cleared by an SPI "Read & Clear" command provided that the cause of the overvoltage is no longer present.

In case of  $V_S$  and  $V_{SMS}$  overvoltage, the gate drivers are disabled, along with other functions (for further details see *[Table 5](#page-24-1)*).  $V_{SREG}$  overvoltage is used only for information.

## <span id="page-9-4"></span>2.1.3 V<sub>S</sub>, V<sub>SREG</sub> and V<sub>SMS</sub> undervoltage

In case any of the supply inputs reach the undervoltage threshold, the corresponding undervoltage flag is set. This flag can be cleared by an SPI "Read & Clear" command provided that the cause of the undervoltage is no longer present.

The  $V_s$ ,  $V_{SMS}$  and  $V_{SREG}$  undervoltage flags are used only for information.

## <span id="page-9-5"></span>**2.2** V<sub>DD</sub> (5V) voltage regulator

The device integrates a fully protected low-drop voltage regulator, which is designed for very fast transient response.

The voltage regulator provides a 5 V output and a continuous load current up to 200 mA to supply external devices (e.g.an external microcontroller). In addition, this regulator powers the internal 5 V loads such as the I/O pins and the current-sense amplifier (CSA). The voltage regulator is protected against overload and overtemperature. The output voltage is



stable for output capacitor greater than/equal to 660 nF (ESR  $\leq$  50 m $\Omega$ ) close to the device. An additional external capacitor up to 47 µF is permitted.

In case of a short circuit to GND on  $V_{DD}$  when  $V_{DD}$  is turned on  $(V_{DD} < V_{DDFAIL}$  for at least 4 ms), the device automatically enters the  $V_{BAT}$  Standby Mode and the  $V_{DDFAIL}$  flag is set. Reactivation of the device is possible through a wake-up event. The  $V_{\text{DDFAIL}}$  flag can be cleared by an SPI "Read & Clear" command, once the short circuit is removed and the device leaves the  $V_{BAT}$  Standby Mode.

## <span id="page-10-0"></span>**2.3 NRES reset output**

In case the  $V_{DD}$  regulator is turned on and its output voltage rises above the  $V_{DD}$  reset threshold, the reset pin NRES is pulled up to  $V_{DD}$  by an internal pull-up resistor after a delay equal to  $t_{RP}$  (typ. 2 ms).

A reset pulse is generated if:

- $V_{DD}$  drops below the  $V_{DD}$  reset threshold (VRT1 or VRT2, configurable by SPI through the VDD\_VTH bit). In this case, the  $V_{DDUV}$  flag is also set and can be cleared by an SPI "Read & Clear" command, once the  $\overline{V_{DD}}$  rises back above the programmed VDD\_UV threshold.
- a watchdog failure occurs.

<span id="page-10-1"></span>

#### **Figure 3. Supply voltage operation summary**



## <span id="page-11-0"></span>**2.4 Watchdog**

A window watchdog is integrated in the device. The watchdog supervises the operation of the external microcontroller in Active Mode and, if the ICMP bit is set to '0' and  $I_{VDD} > I_{CMB}$ also in  $V_{DD}$  Standby Mode.

When the device powers up and the NRES pin is released, the watchdog is started with a long open window (typ. 65 ms). The microcontroller has to write the WDTRIG bit to '1' within this time in order to terminate the long open window and start the window watchdog. After that, the watchdog has to be serviced properly by alternating the logic value written to the WDTRIG bit within the watchdog open window. A correct watchdog trigger immediately starts the next cycle.

After eight consecutive watchdog failures, the  $V_{DD}$  regulator is turned off for a time equal to  $t_{VDDOff}$  (typ. 200 ms). In case seven additional and consecutive watchdog failures occur, the  $V_{DD}$  regulator is completely turned off and the device enters  $V_{BAT}$  Standby Mode.

A watchdog failure causes a reset pulse at the NRES pin and the deactivation of the gate drivers (fail-safe condition, for further details see *[Table 5](#page-24-1)*).

When the device is in Flash Mode, the watchdog is disabled. Besides even in  $V_{DD}$  Standby Mode with  $I_{\text{CMP}}$  = 1 the WDG is always disabled. If the WDDIS bit is set to '1' in Flash Mode and then a transition to Active Mode occurs, the watchdog remains disabled in Active Mode until the next POR.

After a WDG failure event, after a VDD\_UV event or after a wake event from  $V_{BAT}$  Standby Mode the watchdog starts again in LOW mode. Once properly toggled the WDGTRIG bit, writing the same WDGTRIG bit value anywhere within the WDG window does not generate any WDG failure event.

<span id="page-11-1"></span>





<span id="page-12-0"></span>

**Figure 5. Watchdog in normal operation mode (part 2)**

**Figure 6. Watchdog in Flash Mode**

<span id="page-12-1"></span>



<span id="page-13-3"></span>

## <span id="page-13-0"></span>**2.5 Device operating modes**

The device can be operated in four different modes:

- **Active Mode**
- **Flash Mode**
- **VDD Standby Mode**
- **VBAT Standby Mode**

### <span id="page-13-1"></span>**2.5.1 Active Mode**

The device operates with all its functions being available (VDD regulator, watchdog, gate drivers, etc).

## <span id="page-13-2"></span>**2.5.2 Flash Mode**

To program the system microcontroller, the L99ASC03G can be operated in Flash Mode where the internal watchdog is disabled and the other functions (see *[Table 3](#page-16-4)*) remain available. Flash mode is entered by applying on the BC pin a voltage higher than  $V_{BC, rising}$ ; to guarantee the proper behavior of the device, the rising  $V_{BC}$  slope must not exceed 10 V/µs.

In case  $V_{BC}$  =  $V_{BC, rising}$  during device power-up ( $V_{SREG}$  connecting to VBAT), it has to be assured that the SDI pin is at GND level (V $_{\rm SDI}$  < 1.3 V, no external pull-up).



### <span id="page-14-0"></span>**2.5.3 VDD Standby Mode**

When the device is in VDD Standby Mode, the gate drivers, the charge pump and the CSA are disabled (SPI activation or INH pin will act as a wake-up). To supply the microcontroller in a low-power mode, the VDD voltage regulator remains active. After any wake-up event, the device switches to Active Mode and a negative pulse (typ. 56 µs) is generated on NINT pin.

The transition from Active Mode to VDD Standby Mode is selected through the STBYSEL and the GOSTBY bits.

### <span id="page-14-1"></span>**2.5.4 VBAT Standby Mode**

When in VBAT Standby Mode, the VDD voltage regulator is turned off to achieve the lowest current consumption and the device monitors the occurrence of a wake-up event. After any wake-up event, the device transitions to Active Mode. The internal SPI register content is preserved.

The transition from Active Mode to VBAT Standby Mode is selected through the STBYSEL and the GOSTBY bits. This transition can also occur in case of persistent fault conditions.



## <span id="page-15-0"></span>**2.5.5 Device mode state diagram**

<span id="page-15-1"></span>

#### **Figure 8. Operating mode transitions**



### <span id="page-16-0"></span>**2.5.6 Functional overview**

<span id="page-16-4"></span>

|                       | <b>Operating mode</b> |            |                   |                    |                    |  |
|-----------------------|-----------------------|------------|-------------------|--------------------|--------------------|--|
| <b>Function</b>       | <b>Active mode</b>    |            | <b>FLASH mode</b> | <b>VDD</b>         | <b>VBAT</b>        |  |
|                       | <b>Normal</b>         | Fail-safe  |                   | standby            | standby            |  |
| VDD voltage regulator |                       | $ON^{(1)}$ | <b>ON</b>         | <b>ON</b>          | <b>OFF</b>         |  |
| Reset generator       | ON                    |            | <b>ON</b>         | <b>ON</b>          | <b>OFF</b>         |  |
| Interrupt generator   | <b>OFF</b>            |            | <b>OFF</b>        | <b>ON</b>          | <b>ON</b>          |  |
| Window watchdog       | ON                    |            | <b>OFF</b>        | OFF <sup>(2)</sup> | <b>OFF</b>         |  |
| Gate driver           | ON                    | <b>OFF</b> | <b>ON</b>         | <b>OFF</b>         | <b>OFF</b>         |  |
| Charge pump           | ON                    | <b>OFF</b> | <b>ON</b>         | <b>OFF</b>         | <b>OFF</b>         |  |
| <b>CSA</b>            | ON                    | OFF        | <b>ON</b>         | <b>OFF</b>         | <b>OFF</b>         |  |
| <b>BEMF</b> module    | <b>ON</b>             | <b>OFF</b> | <b>ON</b>         | <b>OFF</b>         | <b>OFF</b>         |  |
| Oscillator            | ON                    |            | <b>ON</b>         | OFF <sup>(3)</sup> | OFF <sup>(3)</sup> |  |
| Diagnostics           |                       | <b>ON</b>  | <b>ON</b>         | OFF <sup>(4)</sup> | <b>OFF</b>         |  |

**Table 3. Functional overview**

1. OFF in case  $T_i$  > TSD2

2. ON when  $I_{VDD} > I_{CMP}$  and SPI bit  $I_{CMP} = 0$ 

3. ON during wake-up event, temperature and  $I_{\text{CMP}}$  filtering

4. Temperature,  $I_{\text{CMP}}$  monitoring and  $V_{\text{DD}}$  undervoltage detection are active

## <span id="page-16-1"></span>**2.6 DIS pin**

The DIS pin allows turning off the gate drivers when applying an external signal to it. A logic low signal enables the gate drivers, whereas a logic high signal disables the gate drivers. The state of the DIS pin is reported in the DISABLE flag. To activate the gate drivers, the DIS pin has to be pulled low and the DISABLE flag has to be cleared by an SPI "Read & Clear" command. An internal pull-up resistor is integrated for this pin.

## <span id="page-16-2"></span>**2.7 INH pin**

The INH pin can be used as a wake-up source connected to ignition through an external resistor. An internal comparator detects a high level and generates a wake-up event. The INHST bit reflects the current logic state of this pin.

## <span id="page-16-3"></span>**2.8 Thermal warning and thermal shutdown**

To allow for different application requirements, two temperature modes with their respective diagnostics can be selected via SPI.



DocID029080 Rev 2 17/70

### <span id="page-17-0"></span>**2.8.1 Normal mode: TEMPM = '0' (TW1, TSD1, TSD2)**

If the junction temperature reaches the TW1 threshold, the TW1 flag is set and latched as a thermal warning for the external microcontroller. In case the junction temperature increases and reaches the TSD1 threshold, the gate drivers and the charge pump are disabled and the TSD1/TW2 flag is set and latched. If the junction temperature rises further and reaches the TSD2 threshold, the VDD regulator is also turned off to reduce power dissipation and the TSD2 flag is set and latched. A counter (VDDR bits) is increased upon the VDD turn-off. After a time equal to  $t_{\text{TSD}}$ , the VDD regulator is turned on again. If the VDDR bits reach the '111' state, the device is forced into VBAT Standby Mode. This mode is left upon any wakeup event.

The TW1, TSD1/TW2 and TSD2 flags can all be cleared by an SPI Read & Clear command, provided that the junction temperature is below the respective temperature threshold.

### <span id="page-17-1"></span>**2.8.2 Warning mode: TEMP = '1' (TW1, TW2, TSD2)**

If the junction temperature reaches the TW1 threshold, the TW1 flag is set and latched as a first thermal warning for the external microcontroller. In case the junction temperature increases and reaches the TW2 threshold, the TSD1/TW2 flag is set and latched as a second thermal warning. If the junction temperature rises further and reaches the TSD2 threshold, the gate drivers and the charge pump are disabled, the VDD regulator is turned off to reduce power dissipation and the TSD2 flag is set and latched. A counter (VDDR bits) is increased upon the VDD turn-off. After a time equal to  $t_{\text{TSD}}$ , the VDD regulator is turned on again. If the VDDR bits reach the '111' state, the device is forced into VBAT Standby Mode. This mode is left upon any wake-up event.

The TW1, TSD1/TW2 and TSD2 flags can all be cleared by an SPI Read & Clear command, provided that the junction temperature is below the respective temperature threshold.



<span id="page-18-0"></span>

**Figure 9. Temperature modes**



## <span id="page-19-0"></span>**2.9 Wake-up events**

A wake-up event in standby mode generates a transition to Active Mode. Three possible wake-up sources are defined, as illustrated in *[Table 4](#page-19-3)*.

<span id="page-19-3"></span>



All wake-up events from VDD Standby Mode generate a low-pulse on NINT pin for 56 μs (typical).

## <span id="page-19-1"></span>**2.10 Charge pump**

The two-stage charge pump is supplied from the  $V_S$  pin. External charging capacitors are used to achieve a high current capability of the charge pump. In VBAT Standby Mode, VDD Standby Mode or after thermal shutdown the charge pump is disabled. It is also possible to disable the charge pump by setting the CPDIS bit to "1".

In case the charge pump output voltage remains below the  $V_{\text{CPLOW}}$  threshold for longer than  $t_{fCD}$ , all gate drivers are switched off (resistive path to source) and the CPLOW flag is set and latched. The NRDY flag shows that the charge pump is not ready after a startup condition.

In order to minimize electromagnetic emissions, the charge pump frequency can be modulated in a programmable range through the WOBM and WOBF bits.

<span id="page-19-4"></span>



## <span id="page-19-2"></span>**2.11 Gate drivers**

Each of the three half-bridge drivers is controlled independently by dedicated inputs for the high-side driver (IHx, active low, with internal pull-up resistor) and for the low-side driver (ILx, active high, with internal pull-down resistor). All the gate drivers feature a minimum cross-current protection time (dead-time)  $t_{CCP}$  (programmable through the CCT bits) and

20/70 DocID029080 Rev 2



shoot-through protection. The minimum  $t_{CCP}$  is applied between outputs GHx and GLx only if a lower (or null) dead-time is present between inputs ILx and IHx (see *[Figure 18](#page-38-0)*). In case the IHx and the ILx input of a half bridge are active at the same time, both gate driver outputs (high side and low side) are turned off. In addition, if IHx and ILx are both driven active for longer than  $t_{CCP}$ , the affected half bridge is disabled and the  $ST(x)$  error flag is set. To re-enable the half bridge, this fault condition has to be removed and the corresponding ST(x) flag has to be reset through an SPI "Read & Clear" command.

The gate driver circuit limits the gate-source voltage of the external MOSFETs. All gate driver circuits are independent of each other and use their source connection to the external MOSFET as a reference.

In order to drive different MOSFETs and adjust the gate currents according to external conditions (e.g. temperature), the source and sink current (i.e. the charging and discharging current) of the gate driver can be programmed via SPI.

The HARDOFF feature is an additional measure against cross-current conduction in a half bridge. When the HOFFCONT bit is set to 0, any of the outputs GHx and GLx is switched off using maximum sink current (max PCSI) after a  $t_{CCP}$  from related turn-off command. When the HOFFCONT bit is set to 1, any of the outputs GHx and GLx is switched off using maximum sink current (max PCSI) as soon as the complementary output signal (respectively GLx or GHLx) goes to high.

<span id="page-20-0"></span>

**Figure 11. HARDOFF functionality by using internal dead time**

1. Propagation delay is omitted for convenience.



<span id="page-21-3"></span>

**Figure 12. HARDOFF functionality by using external dead time**

1. Propagation delay is omitted for convenience.

## <span id="page-21-0"></span>**2.12 Drain-source monitoring**

### <span id="page-21-1"></span>**2.12.1 Drain-source monitoring in ON state (short-circuit detection)**

The drain-source voltage of each activated external MOSFET is monitored by internal comparators to detect short circuits to ground or battery. In case the voltage drop over the external MOSFET exceeds the threshold voltage VSCd, the corresponding DSHS(x) or DSLS(x) flag is set. In addition, if the DSFT DIS bit is set to "0", the affected MOSFET is turned off and the related gate driver is disabled.

The drain-source monitoring has a filter time and is only active when the corresponding gate driver is in source condition.

The threshold voltage VSCd can be programmed in four steps between 0.5 V and 2 V via SPI.

#### <span id="page-21-2"></span>**2.12.2 Drain-source monitoring in OFF state (open-load / short-circuit detection)**

In Active Mode, each gate driver sources a current of typ. 500 µA at the SHx pins in OFF condition. By programming the  $ISTEST(x)$  bits to "1", a sink current of typ. 800  $\mu A$  is applied to the corresponding pin.

By using these internal test currents, an open load, a leakage to GND or to battery can be detected on each motor phase in OFF state, i.e. without turning on the external MOSFETs.

If the ISTEST\_EN bit is set to "1", the drain-source voltage monitoring is enabled also in OFF condition and the Status Register 7 reflects the result of the voltage comparison (i.e. drain-source voltage below or above the programmed threshold) in real time (i.e. the status bits are not latched) and without setting the FE bit in the Global Status Byte. See *[Section 2.18: Diagnostics](#page-24-0)* for more details about diagnostics.



In order to allow the SHx pins to go below GND, the current sink has a diode in series and the sink current will disappear below 0.8V. Therefore, when using the test currents, the drain-source voltage threshold should be programmed to a value greater than 0.8V.

## <span id="page-22-0"></span>**2.13 Current-sense amplifier**

The current-sense amplifier (CSA) is designed for low-side current measurement in automotive motor control applications. The CSA differential input stage measures the voltage generated by the motor current over an external shunt resistor. The input commonmode range allows the CSA input pins to go below GND, as typically required in PWM motor control applications due to switching transients. The CSA gain can be programmed over a wide range by setting the GCSA bits.

In case of zero differential input voltage, the output voltage is at half scale:

 $VCSO = 0.5 * VDD$ 

## <span id="page-22-1"></span>**2.14 Overcurrent detection**

To protect the application from overcurrent, an overcurrent threshold can be programmed via SPI by setting the OCTH bits. The CSA output is compared to the programmed threshold. In case of overcurrent, the CSAOC flag is set and, depending on the DMUX bit, the DOUT output goes high. In addition, if the OCSHUTD bit is set, the gate drivers are disabled.

The overcurrent detection feature can be used to estimate the rotor position of the motor at standstill without any rotation by applying voltage to the motor windings and detecting overcurrent with respect to an appropriate threshold.

## <span id="page-22-2"></span>**2.15 BEMF module**

The programmable BEMF (back electromotive force) module integrated in the device provides a flexible means to support those applications where the BLDC motor is driven in sensorless mode and that are based on BEMF detection.

### <span id="page-22-3"></span>**2.15.1 BEMF comparator**

Depending on the PWM driving method used in the application, three different comparators can be selected through the BEMFMOD bits to detect the BEMF zero-crossing point. BEMF detection can be done during the PWM ON state or the PWM OFF state. In the former case, the  $V_{\text{SMS}}/2$  comparator (i.e. internally referenced to half of the  $V_{\text{SMS}}$  supply) can be used. In the latter case, the GND comparator (i.e. internally referenced to GND) or the  $V_{\text{SMS}}$ comparator (i.e. internally referenced to the  $V_{SMS}$  supply) can be used, depending on whether the PWM signal is applied to the external high-side or low-side MOSFET (this reflects the setting of the BEMFSW bit).

As some applications may require advancing the timing of a phase commutation ("precommutation"), it is possible to add an offset to the internal reference voltage of the  $V_{\rm SMS}/2$ comparator. The absolute offset value can be programmed through the BEMFOS bits. To achieve pre-commutation, the offset sign (i.e. positive or negative) has to vary, depending on whether the BEMF is rising or falling. The offset sign can be selected via SPI by programming the BEMFSIGN bit.



DocID029080 Rev 2 23/70

### <span id="page-23-0"></span>**2.15.2 BEMF comparator sampling**

In order to avoid unwanted commutations of the BEMF comparator due to PWM switching and spurious noise on the motor phases, an intelligent sampling mechanism is implemented to detect the BEMF zero-crossing point. Depending on the BEMFSW bit (PWM switching mode), BEMFMOD bit (comparator selection) and BEMFPOL bit, it is possible to select the triggering instant used to sample and latch the output of the selected BEMF comparator, which is in turn made available at the BEMFOUT pin. The following cases are possible:

- PWM on high-side MOSFET
	- BEMF detection in PWM ON state, BEMF sampling on PWM switch turn-off
	- BEMF detection in PWM OFF state, BEMF sampling on PWM switch turn-on or complementary PWM switch turn-off
- PWM on low-side MOSFET
	- BEMF detection in PWM ON state, BEMF sampling on PWM switch turn-off
	- BEMF detection in PWM OFF state, BEMF sampling on PWM switch turn-on or complementary PWM switch turn-off

It is worth noting that this method allows having a stabilized BEMF signal at the motor phase before the phase voltage can change, thanks to the turn-on and turn-off delay associated to the gate driver and the external MOSFET.

If no PWM is applied to the motor (100% duty cycle), the output of the BEMF comparator can be sampled by using an internal clock edge. In this case, the BEMFBY bit has to be set.

### <span id="page-23-1"></span>**2.15.3 BEMF commutation driving mode**

The BEMFCNT bits are used to set the motor phase to be monitored by the BEMF comparator. According to BEMFCM bit value, BEMFCNT bits can be either programmed through SPI by the system microcontroller or automatically updated by L99ASC03G.

In particular:

- If BEMFCM = '0', the external microcontroller is intended to update BEMFCNT bits through SPI command every time the BEMF comparator has to monitor another motor phase.
- If BEMFCM = '1', the BMFCNT bits are automatically increased (if BEMFDIR = '0') or decreased (if BEMFDIR = '1') whenever the L99ASC03G receives a triggering pulse on BC pin. In order to properly operates, triggering pulse amplitude on BC pin must be coherent with  $V_{in H}$  (see *[Table 24](#page-41-1)*) electrical parameter.

## <span id="page-23-2"></span>**2.16 Digital multiplexer (DOUT)**

An integrated digital multiplexer provides a digital signal on the DOUT pin. Depending on the setting of the DMUX bit and of the OCFT DIS bit, it is possible to select between a failsafe flag signal, a CSA overcurrent flag signal or the overcurrent comparator output.

## <span id="page-23-3"></span>**2.17 Analog multiplexer (AOUT)**

By setting the AMUX bits via SPI, an integrated analog multiplexer provides an output voltage proportional to the input supply voltages ( $V_S$ ,  $V_{SREFG}$  or  $V_{SMS}$ ), to the internal chip temperature  ${\sf T}_{\mathsf j}$  or to the CSA reference voltage.

24/70 DocID029080 Rev 2



## <span id="page-24-0"></span>**2.18 Diagnostics**

All diagnostic functions are internally filtered and each fault/warning condition has to be valid for a defined time before the corresponding status bit is set in the status register. The filters are used to improve the noise immunity of the device. Several error types and warnings can be distinguished. All errors and warnings are reported in the corresponding status bits and are mirrored in the associated bits of the Global Status Byte (GSB).

- The device reacts to several error types by changing its state. The different error types can be grouped as follows:
- fail-safe errors (mirrored in the FS bit of the GSB)
- device errors (mirrored in the DE bit of the GSB)
- functional errors (mirrored in the FE bit of the GSB)
- physical-layer errors (mirrored in the PLE bit of the GSB)
- SPI errors (mirrored in the SPIE bit of the GSB)

In order for the device to recover from an error condition, the error itself must be removed and the associated status bit in the device has to be cleared via SPI by a "Read & Clear" command.

Warning functions are intended only for information and will not change the state of the device. Warnings are mirrored in the GW bit of the GSB. To clear a warning, the source of the warning must be removed and the associated flag has to be cleared via SPI by a "Read & Clear" command.

<span id="page-24-1"></span>

#### **Table 5. Diagnostics overview**



### **Device description L99ASC03G**

| <b>Source</b> | Cause                                                                      | <b>Event type</b>                                         | <b>Diagnosis</b>                                      | <b>Device action</b>                                                                                                                                                                                                          | Clear error /<br>warning flag  |
|---------------|----------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| <b>VDD</b>    | Short circuit at VDD<br>turn-on                                            | $FS(FS = 1 in the$<br>GSB)                                | $VDDFAIL = 1$                                         | - Gate drivers<br>actively discharged;<br>charge pump, CSA<br>and BEMF module<br><b>OFF</b><br>- Control registers<br>(except Control<br>Register 1 and<br>DSFT_DIS) reset to<br>default value                                | Read & Clear<br><b>VDDFAIL</b> |
|               | Undervoltage<br>$(VDD <$ reset<br>threshold)                               | $FS$ (FS = 1 in the<br>GSB)                               | $VDDUV = 1$                                           | - NRES asserted low<br>- Gate drivers<br>actively discharged;<br>charge pump, CSA<br>and BEMF module<br><b>OFF</b><br>- Control registers<br>(except Control<br>Register 1 and<br>DSFT_DIS) reset to<br>default value         | Read & Clear<br>VDDUV          |
|               | Undervoltage<br>warning<br>$(V_{DD VTH} = 0$ and<br>$V_{DD}$ < $V_{RT2}$ ) | $GW$ ( $GW = 1$ in<br>the GSB)                            | $VRT2LOW = 1$                                         | - None                                                                                                                                                                                                                        | Read & Clear<br>VRT2LOW        |
| SPI           | SDI short circuit to<br><b>GND or VDD</b>                                  | FS and SPIE<br>$(FS = 1$ and<br>$SPIE = 1$ in the<br>GSB) | $SPI$ $DI = 1$ and<br>$SPIE = 1$ in the<br><b>GSB</b> | - Gate drivers<br>actively discharged;<br>charge pump, CSA<br>and BEMF module<br><b>OFF</b><br>- Control registers<br>(except Control<br>Register 1 and<br>DSFT_DIS bits)<br>reset to default<br>value<br>- SPI frame ignored | Read & Clear<br>SPI_DI         |
|               | CSN timeout or<br>SCK clock count<br>other than 0 or 16                    | GW and SPIE<br>$(GW = 1$ and<br>$SPIE = 1$ in the<br>GSB) | $SPI FL = 1 and$<br>$SPIE = 1$ in the<br><b>GSB</b>   | SPI frame ignored                                                                                                                                                                                                             | Read & Clear<br>SPI FL         |

**Table 5. Diagnostics overview (continued)**



| <b>Source</b> | Cause                                                                                                                        | <b>Event type</b>                                                                                    | <b>Diagnosis</b>                                                     | <b>Device action</b>                                             | Clear error /<br>warning flag                                                                |
|---------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
|               | V <sub>S</sub> undervoltage<br>(V <sub>S</sub> < V <sub>SUV</sub> )                                                          | $DE$ (DE = 1 in the<br>GSB)                                                                          | $V_{SIIV} = 1$                                                       | None                                                             | Read & Clear<br>V <sub>SUV</sub>                                                             |
|               | $V_S$ overvoltage<br>(V <sub>S</sub> > V <sub>SOV</sub> )                                                                    | $DE$ (DE = 1 in the<br>GSB)                                                                          | $V_{SOV} = 1$                                                        | Gate drivers actively<br>discharged; charge<br>pump disabled     | Read & Clear<br>$V_{SOV}$                                                                    |
|               | V <sub>SMS</sub> overvoltage<br>(V <sub>SMS</sub> > V <sub>SMSOV</sub> )                                                     | DE ( $DE = 1$ in the<br>GSB)                                                                         | $V_{SMSOV} = 1$                                                      | Gate drivers actively<br>discharged; charge<br>pump disabled     | Read & Clear<br>V <sub>SMSOV</sub>                                                           |
| Input supply  | V <sub>SREG</sub> or V <sub>SMS</sub><br>undervoltage<br>$(V_{SREG} < V_{SREGUV})$<br>or $V_{\text{SMS}} < V_{\text{SMSUV}}$ | $GW$ ( $GW = 1$ in<br>the GSB)                                                                       | $V_{SREGUV}$ = 1 or<br>$V_{SMSUV}$ = 1                               | None                                                             | Read & Clear<br>V <sub>SREGUV</sub> or<br>V <sub>SMSUV</sub>                                 |
|               | V <sub>SREG</sub> overvoltage<br>$(V_{SREG} > V_{SREGOV})$                                                                   | $GW$ ( $GW = 1$ in<br>the GSB)                                                                       | $V_{SREGOV} = 1$                                                     | None                                                             | Read & Clear<br>VSREGOV                                                                      |
|               | V <sub>S</sub> , V <sub>SREG</sub> or V <sub>SMS</sub><br>overvoltage<br>warning                                             | $GW$ ( $GW = 1$ in<br>the GSB)                                                                       | $V_{\text{SOVW}}$ = 1 or<br>$V_{SREGOVW} = 1$<br>or $V_{SMSOVW} = 1$ | None                                                             | Read & Clear<br>V <sub>SOVW</sub> ,<br>V <sub>SREGOVW</sub> or<br><b>V</b> <sub>SMSOVW</sub> |
| DIS pin       | DIS pin at logic high                                                                                                        | $FE$ (FE = 1 in the<br>GSB)                                                                          | $DISABLE = 1$                                                        | Gate drivers actively<br>discharged                              | Read & Clear<br><b>DISABLE</b>                                                               |
| <b>CSA</b>    | Overcurrent                                                                                                                  | $-$ GW (GW = 1 in<br>the GSB) if<br>$OCSHUTD = 0$<br>$-$ FE (FE = 1 in<br>the GSB) if<br>OCSHUTD = 1 | $CSAOC = 1$                                                          | Gate drivers actively<br>discharged if<br><b>OCSHUTD = 1</b>     | Read & Clear<br><b>CSAOC</b>                                                                 |
| Gate drivers  | Drain-source<br>monitor threshold                                                                                            | - GW (GW=1 in<br>the GSB) if<br>DSFT_DIS=1<br>$-$ FE (FE=1 in<br>the GSB) if<br>DSFT DIS=0           | $DSLS(x) = 1$ or<br>$DSHS(x) = 1$                                    | Affected gate driver<br>actively discharged if<br>DSFT $DIS = 0$ | Read & Clear<br>$DSLS(x)$ or<br>DSHS(x)                                                      |
|               | Shoot-through<br>protection activated                                                                                        | $FE$ (FE = 1 in the<br>GSB)                                                                          | $ST(x) = 1$                                                          | Affected half-bridge<br>actively discharged                      | Read & Clear<br>ST(x)                                                                        |

**Table 5. Diagnostics overview (continued)**





**Table 5. Diagnostics overview (continued)**

Some specific fail-safe errors will force the device to transition to VBAT Standby Mode in order to avoid potential damage to the system. *[Table 6](#page-27-0)* provides an overview of these cases. The device leaves the VBAT Standby Mode upon any wake-up event.



<span id="page-27-0"></span>

28/70 DocID029080 Rev 2



| Table 6. Forced $v_{\text{BAT}}$ standby mode (continued) |                                       |                  |                      |  |  |
|-----------------------------------------------------------|---------------------------------------|------------------|----------------------|--|--|
| <b>Source</b>                                             | Cause                                 | <b>Diagnosis</b> | Clear error flag     |  |  |
| VDD                                                       | Short circuit at VDD turn-on          | $VDDFAIL = 1$    | Read & Clear VDDFAIL |  |  |
| Temperature                                               | Ti>TSD2 for 7 times<br>$(VDDR = 111)$ | $TSD2 = 1$       | Read & Clear TSD2    |  |  |

**Table 6. Forced VBAT standby mode (continued)**

### <span id="page-28-1"></span>Figure 13. Persistent watchdog failure (V<sub>BAT</sub> Standby Mode entered after 15 watchdog faults)



### Figure 14. Persistent TSD2 failure (V<sub>BAT</sub> Standby Mode entered after 7 V<sub>DD</sub> turn-offs)

<span id="page-28-2"></span>

## <span id="page-28-0"></span>**2.19 Serial peripheral interface (ST SPI standard)**

A 16-bit ST SPI is used for bi-directional communication with an external microcontroller.

Through SPI it is possible to trigger the watchdog, control the operating modes, adjust some device parameters and read out diagnostic information of several device modules.

During standby modes, the SPI is generally deactivated.

The SPI has to be driven in the following mode:



 $CPOL = 0$  and  $CPHA = 0$ .

For this mode, input data are sampled on the low-to-high transition of the clock SCK and output data are changed on the high-to-low transition of SCK.

This device is not limited to microcontroller with a built-in SPI. Only three CMOS-compatible output pins and one input pin will be needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN = 0, the SDO pin will reflect the global error flag (fault condition) of the device.

Chip Select Not (CSN)

The input pin is used to select the serial interface of this device. When CSN is high, the output pin (SDO) will be in high-impedance state. In case CSN is stuck at GND, a timeout is implemented which sets the SDO back to high-impedance to release the SPI network. A low signal activates the output driver and a serial communication can be started. The state during CSN = 0 is called a communication frame.

Serial Data In (SDI)

The input pin is used to transfer data serially into the device. The data applied to the SDI will be sampled on the rising edge of the SCK signal and shifted into an internal 16 bit shift register. On the rising edge of the CSN signal, the contents of the shift register will be transferred to Data Input Register. The writing to the selected Data Input Register is only enabled if exactly 16 bits are transmitted within one communication frame (CSN low). Only frames with 0 or 16 clock pulses are accepted. All others will be ignored and a communication error will be reported with the next SPI command. This safety function is implemented to avoid activating of the output stages in case of a wrong communication frame.

*Note: Due to this safety functionality, SPI daisy chaining is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected IC's is recommended.*

Serial Data Out (SDO)

The data output driver is activated by a logical low level at the CSN input and will go from high impedance to a low or high level, depending on the global error flag (fault condition). The first rising edge of the SCK input after a high-to-low transition of the CSN pin will transfer the content of the selected status register into the data out shift register. Each subsequent falling edge of the SCK will shift the next bit out.

Serial Clock (SCK)

The SCK input is used to synchronize the input and output serial bit streams. The data input (SDI) is sampled on the rising edge of the SCK and the data output (SDO) will change with the falling edge of the SCK signal. The SPI can be driven with a SCK frequency up to 4.5 MHz.



## <span id="page-30-0"></span>**3 Electrical specifications**

## <span id="page-30-1"></span>**3.1 Absolute maximum ratings**

<span id="page-30-3"></span>

#### **Table 7. Absolute maximum ratings**

1.  $-7$  V for < 1.5 µs transients

*Note: All maximum ratings are absolute ratings. Exceeding any of these values may cause an irreversible damage of the integrated circuit!*

## <span id="page-30-2"></span>**3.2 Operating range**

#### **Table 8. Operating range**

<span id="page-30-4"></span>



| Symbol                                | <b>Parameter</b>                                                                     | <b>Value</b>  | Unit |  |  |  |
|---------------------------------------|--------------------------------------------------------------------------------------|---------------|------|--|--|--|
| $\mathsf{V}_{\mathsf{SMS}}$           | Sensed motor supply voltage                                                          | 6 to 28       |      |  |  |  |
| V <sub>CSIP</sub> , V <sub>CSIN</sub> | Current sense amplifier input voltage range                                          | $-1$ to 1     |      |  |  |  |
|                                       | V <sub>SDI</sub> , V <sub>SCK</sub> , V <sub>CSN</sub> SPI logic input voltage range | 0 to $V_{DD}$ |      |  |  |  |
|                                       | V <sub>TXD</sub> , V <sub>DIS</sub> , V <sub>INH</sub>   Logic input voltage range   | 0 to $V_{DD}$ |      |  |  |  |

**Table 8. Operating range (continued)**

## <span id="page-31-0"></span>**3.3 ESD protection**

#### **Table 9. ESD protection**

<span id="page-31-2"></span>

*Note: HBM according to MIL 883C, Method 3015.7 or EIA/JESD22-A114-D HBM with all unzapped pins grounded*

## <span id="page-31-1"></span>**3.4 Thermal data**

#### **Table 10. Operation junction temperature**

<span id="page-31-3"></span>

1. According to the mission profile.

2. IC soldered on 2s2p PCB thermally enhanced.



<span id="page-31-4"></span>







## <span id="page-32-0"></span>**3.5 Electrical characteristics**

Voltages are referred to ground and currents are assumed positive, when the current flows into the pin. The device is operated in the specified operating range, unless otherwise specified.

<span id="page-32-1"></span>





<span id="page-33-0"></span>

## Table 13. Power-on RESET (V<sub>SREG</sub>)



<span id="page-33-1"></span>





### **Table 14. Voltage regulator V<sub>DD</sub> (continued)**

1. Guaranteed by design.

<span id="page-34-0"></span>

#### Table 15. NRES reset output (V<sub>DD</sub> supervision), NINT

#### **Table 16. Watchdog**

<span id="page-34-1"></span>



<span id="page-35-0"></span>

**Figure 15. Watchdog timing (Long, Early, Late and Safe Window)**

#### **Figure 16. Watchdog missing**

<span id="page-35-1"></span>



<span id="page-36-2"></span>

### **Figure 17. Watchdog early, late and safe window**

<span id="page-36-0"></span>

#### **Table 18. Gate driver for external MOSFET**

<span id="page-36-1"></span>









Timings are measured at 20% and 80% for falling and rising transitions.



<span id="page-38-0"></span>





<span id="page-39-1"></span>Figure 19. Cross-current protection time generation when at t<sub>DT</sub> > t<sub>CCP</sub> is provided an input



<span id="page-39-0"></span>

<span id="page-40-0"></span>

### Table 20. V<sub>S</sub>, V<sub>SREG</sub>, V<sub>SMS</sub> and T<sub>j</sub> monitoring (AOUT)

<span id="page-40-1"></span>

#### **Table 21. Current-sense amplifier**

 $\overline{\mathsf{I}}$ 

1. Guaranteed by design.

#### **Table 22. Overcurrent detection**

<span id="page-40-2"></span>

1. Positive threshold referred to  $V_{DD}/2$ .



<span id="page-41-0"></span>

| Symbol                            | <b>Parameter</b>                                                        | <b>Test condition</b>                                       | Min.                               | Typ.                          | Max.                               | <b>Unit</b> |
|-----------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------|-------------------------------|------------------------------------|-------------|
| $V_{\scriptsize{\textsf{BEMFx}}}$ | Comparator threshold<br>of $V_{\text{SMS}}$ / 2 comparator              | $V_{\text{SMS}}$ = 12 V;<br>BEMFMOD = 1                     | $V_{\rm SMS}$ / 2<br>$-0.13$       | $V_{\text{SMS}}/2$            | $V_{\text{SMS}}$ / 2<br>$+0.13$    | V           |
| $\Delta V_{\text{BEMFx}}$         | Minimum comparator<br>offset of V <sub>SMS</sub> / 2<br>comparator      | $V_{\rm SMS}$ = 12 V;<br>$BEMFMOD = 1$ ;<br>BEMFOS = 001    |                                    | $0.0025*$<br>$V_{\text{SMS}}$ |                                    | mV          |
| $\Delta V_{\text{BEMFx}}$         | Maximum comparator<br>offset of $V_{\text{SMS}}/2$<br>comparator        | $V_{\text{SMS}}$ = 12 V;<br>BEMFMOD = 1:<br>$BEMFOS = 111$  | $0.16 * V_{\text{SMS}}$<br>$-0.13$ | $0.16*$<br>$V_{\text{SMS}}$   | $0.16 * V_{\text{SMS}}$<br>$+0.13$ | $\vee$      |
| $\mathsf{V}_{\mathsf{BEMFx}}$     | Comparator threshold<br>of GND comparator                               | $V_{\text{SMS}} = 12 V;$<br>$BEMFMOD = 0$ ;<br>$BEMFSW = 0$ | $-0.1$                             | 0                             | 0.1                                | $\vee$      |
| $V_{BEMFx}$                       | Comparator threshold<br>of V <sub>SMS</sub> comparator                  | $V_{\text{SMS}}$ = 12V;<br>$BEMFMOD = 0$ ;<br>$BEMFSW = 1$  | $VSMS - 0.1$                       | $V_{\text{SMS}}$              | $VSMS + 0.1$                       | $\vee$      |
| t <sub>COMP</sub>                 | Comparator delay time $\frac{1}{2}$ (V <sub>SMS</sub> $\pm$ 200 mV) / 2 |                                                             |                                    | $\overline{2}$                |                                    | μs          |

**Table 23. BEMF detection**

## **Table 24. I/Os; IHx, ILx, DIS, BC, BEMF, DOUT**

<span id="page-41-1"></span>

1. Not tested guaranteed by design.

42/70 DocID029080 Rev 2



<span id="page-42-1"></span>

| <b>Symbol</b>     | <b>Parameter</b>          | <b>Test condition</b> | Min. | Typ. | Max. | Unit |
|-------------------|---------------------------|-----------------------|------|------|------|------|
| ŀтн               | Current threshold         |                       |      | 80   | 120  | μA   |
| <b>I</b> PD       | Pull-down current         | $V_{IN}$ = 12 V       | 30   | 70   |      | μA   |
| Iн                | <b>Current hysteresis</b> |                       | 5    | 10   | 20   | μA   |
| <sup>L</sup> AMIN | Minimum activation time   |                       | 55   |      | 110  | μs   |

**Table 25. INH input**

## <span id="page-42-0"></span>**3.6 SPI electrical characteristics**

#### **Table 26. CSN input**

<span id="page-42-2"></span>

#### **Table 27. SCK, SDI input**

<span id="page-42-3"></span>

### **Table 28. SDO output**

<span id="page-42-4"></span>





<span id="page-43-0"></span>



<span id="page-44-0"></span>





<span id="page-44-1"></span>



## <span id="page-45-0"></span>**4 ST-SPI Protocol**

## <span id="page-45-1"></span>**4.1 Physical layer**

<span id="page-45-4"></span>

### <span id="page-45-2"></span>**4.1.1 Signal description**

### **Chip Select Not (CSN)**

The communication interface is deselected, when this input signal is logically high. A falling edge on CSN enables and starts the communication while a rising edge finishes the communication and the sent command is executed when a valid frame was sent. During communication start and stop the Serial Clock (SCK) has to be logically low. The Serial Data Out (SDO) is in high impedance when CSN is high or a communication timeout was detected.

### **Serial Clock (SCK)**

This SCK provides the clock of the SPI. Data present at Serial Data Input (SDI) is latched on the rising edge of Serial Clock (SCK) into the internal shift registers while on the falling edge data from the internal shift registers are shifted out to Serial Data Out (SDO).

#### **Serial Data Input (SDI)**

This input is used to transfer data serially into the device. Data is latched on the rising edge of Serial Clock (SCK).

#### **Serial Data Output (SDO)**

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (SCK).

### <span id="page-45-3"></span>**4.1.2 Clock and data characteristics**

A microcontroller with its SPI peripheral running in following mode can driven ST-SPI:  $CPOL = 0$  and  $CPHA = 0$ .

46/70 DocID029080 Rev 2



<span id="page-46-2"></span>

The communication frame starts with the falling edge of the CSN (Communication Start). SCK has to be low.

The SDI data is then latched at all following rising SCK edges into the internal shift registers.

After *Communication Start* the SDO will leave tristate mode and present the MSB of the data shifted out to SDO. At all following falling SCK edges data is shifted out through the internal shift registers to SDO.

The communication frame is finished with the rising edge of CSN. If a valid communication took place (e.g. correct number of SCK cycles), the requested operation by the OpCode will be performed (Write or Clear operation).

## <span id="page-46-0"></span>**4.2 Protocol**

### <span id="page-46-1"></span>**4.2.1 SDI frame**

The Data-In Frame consist of 16 bits (OpCode+Address+Data).

The first two transmitted bits (MSB, MSB-1) contain the Operation Code, which represents the instruction which will be performed. The following 6 bits (MSB-2 to MSB-7) represent the address on which the operation will be performed.

The subsequent byte contains the payload data.



#### **Figure 23. SDI frame**

<span id="page-47-1"></span>

#### **Operating codes**



<span id="page-47-0"></span>

The operating code is used to distinguish between different access modes to the registers of the slave device.

A Write Operation writes the payload data to the addressed register if a write access is allowed (e.g. Control Register, valid data). In addition, the content of the addressed register (the data present at Communication Start) is shifted out on the SDO pin.

A *Read Operation* shifts out the data present in the addressed register at *Communication Start*. The payload data is ignored and internal data are not modified. In addition a *Burst Read* can be performed.

A *Read & Clear Operation* will lead to a clear of addressed status bits. The bits to be cleared are defined first by address, second by payload bits set to '1'. In addition, the content of the addressed register (the data present at Communication Start) is shifted out on the SDO pin.

Status registers that change their status during a communication frame could be cleared by an ongoing Read & Clear Operation and would be reported neither in the ongoing communication frame nor in the next communication frame. To avoid missing information about any status change, it is recommended to clear the status bits that have been already reported in previous communication frames (Selective Bitwise Clear).

#### **Address**

Following the OpCode bits, the six Address bits are a fixed part of the communication frame. The six bits, in combination with the OpCode, allow access to a 2 x 64-wide address range.



<span id="page-48-0"></span>

#### **Table 32. Device application access**

#### **Table 33. Device information read access**

<span id="page-48-1"></span>

#### **Table 34. Address range**

<span id="page-48-2"></span>

The data contained in the *Device Information* address range is predefined by the ST-SPI Standard v4.0. The data is read only and represents device specific data like Device ID, SPI settings and Watchdog information. For details, please refer to *[Section 4.3.1](#page-49-2)*

#### **Advanced operation codes**

Two Advanced Operation Codes can be used to set all control registers to the default value and to clear all status registers.

A 'set all control registers to default' command is performed when an OpCode '11' at address b'111111 is performed.

The Device Register 1 and DSFT\_DIS bit are not cleared with this command and hold their content.

A 'clear all status registers' command is performed when an OpCode '10' at address b'111111 is performed.



DocID029080 Rev 2 49/70

#### **Data-in payload**

The Payload is the data transferred to the slave device with every SPI communication frame. The Payload always follows the OpCode and the Address bits.

For write accesses, the Payload represents the new data written to the addresses registers. For Read & Clear operations, the Payload indicates the clear of a Status Register in case of a '1' in the corresponding bit position.

For a Read Operation the Payload is not used. For functional safety reasons it is recommended to set unused Payload to '0'.

#### <span id="page-49-0"></span>**4.2.2 SDO frame**

The Data-Out Frame consists of 16 bits (GSB+Data).

The first eight transmitted bits contain device status information and are latched into the shift register at the time of the *Communication Start*. These 8 bits are transmitted at every SPI transfer.

The subsequent byte contains the payload data and is latched into the shift register on the eighth positive SCK edge. This could lead to an inconsistency of data between the GSB and Payload due to different shift register load times. Anyhow, no unwanted Status Register clear should appear, as status information should just be cleared with a dedicated bit clear after read.

#### **Figure 24. SDO frame**

<span id="page-49-3"></span>

#### **Data-out payload**

The Payload is the data transferred from the slave device to the microcontroller with every SPI communication frame. The Payload always follows the OpCode and the Address bits of the frame that is currently being sent (In-Frame Response).

## <span id="page-49-1"></span>**4.3 Addresses and data definition**

#### <span id="page-49-2"></span>**4.3.1 Device information registers**

The *Device Information Registers* can be read by using OpCode '11'. After shifting out the GSB, the 8-bit payload is transmitted.



<span id="page-50-0"></span>

<span id="page-50-1"></span>

### **Table 36. Device information registers**



## <span id="page-51-0"></span>**4.4 SPI registers**

<span id="page-51-1"></span>

### **Table 37. Complete device SPI register table**



### <span id="page-52-0"></span>**4.4.1 SPI Control Registers**

#### **Global status byte**



#### **Type:** R

#### Bit Bit description

[15] GSBN: GlobaleStatusByte Not

The GSBN bit is a logically NOR combination of Bit 8 to Bit 14. This bit can also be used as *Global Status Flag* without starting a complete communication frame, as it is present at SDO immediately after pulling CSN low.

[14] RSTB: Reset Bit

The RSTB bit indicates a device POR. In case this bit is set, all internal *Control Registers* are set to default and kept in that state until the bit is cleared. It is automatically cleared by any valid SPI communication.

[13] SPIE: SPI Error

The SPIE bit is a logical OR combination of errors related to a wrong SPI communication (wrong SCK count, CSN time-out and SDI stuck at errors). The SPIE is automatically cleared by a valid SPI communication.

- [12] Reserved
- [11] FE: Functional Error

The FE bit is a logical OR combination of errors caused by specific events. Functional errors turn into sink mode all or specific gate driver blocks.

[10] DE: Device Error

The DE bit is a logical OR combination of errors related to device specific blocks. Device Errors lead to the turn-off of specific functional blocks.

[9] GW: Global Warning

The GW bit is a logical OR combination of warning flags implemented in the device. Warning do not have any effects at all on the device.

[8] FS: Fail Safe

The FS bit is a logical OR combination of errors caused by specific events. Fail-safe Errors lead to the turn-off of specific functional blocks. All Device Control Registers are set to their default values, except Device Control Register 1 and DSFT\_DIS bit.



## <span id="page-53-0"></span>**4.4.2 Device Control Register 1**





## <span id="page-54-0"></span>**4.4.3 Device Control Register 2**





## <span id="page-55-0"></span>**4.4.4 Device Control Register 3**

## **Device Control Register 3**



56/70 DocID029080 Rev 2

111 Not used (phase multiplexer is OFF)

100 4 GH2 or GL2 GL1 or GH1 SH3 101 | 5 | GH3 or GL3 | GL1 or GH1 | SH2 110 6 GH3 or GL3 GL2 or GH2 SH1



<span id="page-56-0"></span>





## <span id="page-57-0"></span>**4.4.5 Device Control Register 4**





## <span id="page-58-0"></span>**4.4.6 Device Control Register 5**





## <span id="page-59-0"></span>**4.4.7 Device Control Register 6**





## <span id="page-60-0"></span>**4.4.8 Device Control Register 7**





### <span id="page-61-0"></span>**4.4.9 Device Control Register 8**

#### **Device Control Register 8**



1: overcurrent filter time disabled

## <span id="page-61-1"></span>**4.4.10 Device Status Registers 1**

#### **Device Status Registers 1**



1. Depending on CPLOWM bit: CPLOWM = 0, than GW CPLOWM = 1, than FE



I



**Type:** R/C

- Bit Bit description
- [7] CPLOW: charge pump undervoltage detected
- [6] NRDY: charge pump not ready ( $V_{\text{CPLOW}}$  threshold not reached after charge pump startup)
- [5] DISABLE: DIS pin high detected
- [4] WAKEINH: wake-up from INH detected



- [3] WAKESPI: wake-up from SPI detected
- [2] Reserved
- [1:0] DEVST: device status
	- 00: Active mode
		- 01:  $V_{DD}$  standby mode
		- 10: V<sub>BAT</sub> standby mode/ POR
		- 11: Flash mode

After a device state transition to Active mode or Flash mode, the DEVST bits always report the previous device state. If an SPI "Read & Clear" command is performed on these bits, they will then report the current device state.

### <span id="page-62-0"></span>**4.4.11 Device Status Registers 2**

#### **Device Status Registers 2**





**Type:** R/C

- Bit Bit description
- [7] SPI\_DI: short circuit on SDI pin detected (all 0's or all 1's detected on SDI pin)
- [6] Reserved
- [5] Reserved
- [4] Reserved
- [3] INHST: INH pin status (0: logic LOW; 1: logic HIGH)
- [2] VRT2LOW: VDD detected to be below the VRT2 threshold, in case the VRT1 reset threshold is selected (VDD  $VTH = 0$ ).
- [1] VDDUV: VDD undervoltage detected
- [0] VDDFAIL: VDD FAIL detected



## <span id="page-63-0"></span>**4.4.12 Device Status Registers 3**

### **Device Status Registers 3**



## **Address:** 0x13

**Type:** R/C

- Bit Bit description
- [7:4] WDF: watchdog fault counter
	- [3] FSWD: watchdog fault occurred
- [2:0] WD: counter monitor (these bits represent the percentage of the time elapsed between the POR or the last watchdog trigger and the end of the watchdog period)

## <span id="page-63-1"></span>**4.4.13 Device Status Registers 4**

### **Device Status Registers 4**



If TEMPM = 1, then GW

## **Address:** 0x14 **Type:** R/C

- Bit Bit description
- [7] Reserved
- [6:4] VDDR: thermal shutdown event counter
	- [3] Reserved
	- [2] TSD2 detected
	- [1] TSD1/TW2 detected
	- [0] TW1 detected



## <span id="page-64-0"></span>**4.4.14 Device Status Registers 5**

### **Device Status Registers 5**



#### **Address:** 0x15

**Type:** R/C

- Bit Bit description
- [7] Reserved
- [6] VSOV: V<sub>S</sub> overvoltage detected
- [5] VSOVW:  $V_S$  overvoltage warning detected
- [4] VSUV: V<sub>S</sub> undervoltage detected
- [3] Reserved
- [2] VSREGOV: V<sub>SREG</sub> overvoltage detected
- [1] VSREGOVW: V<sub>SREG</sub> overvoltage warning detected
- [0] VSREGUV:  $V_{SREFG}$  undervoltage detected

### <span id="page-64-1"></span>**4.4.15 Device Status Registers 6**

#### **Device Status Registers 6**



1. Depending on OCSHUTD bit If OCSHUTD = 0, then GW If OCSHUTD = 1, then FE



**Type:** R/C

- Bit Bit description
- [7] ST(3): HS3 and LS3 driven active at the same time (forbidden state / shoot-through detection)
- [6] ST(2): HS2 and LS2 driven active at the same time (forbidden state / shoot-through detection)
- [5] ST(1): HS1 and LS1 driven active at the same time (forbidden state / shoot-through detection)
- [4] CSAOC: CSA overcurrent event detected
- [3] SPI\_FL: CS timeout or wrong number of SCLK cycles (other than 0 or 16) detected



- [2] VSMSOV: V<sub>SMS</sub> overvoltage detected
- [1] VSMSOVW: V<sub>SMS</sub> overvoltage warning detected
- [0] VSMSUV: V<sub>SMS</sub> undervoltage detected

## <span id="page-65-0"></span>**4.4.16 Device Status Registers 7**

### **Device Status Registers 7**



1. Depending on DSFT\_DIS bit If DSFT\_DIS = 0, then FE If DSFT\_DIS = 1, then GW



**Type:** R/C

- Bit Bit description
- [7] Reserved
- [6] Reserved
- [5] DSLS3: drain-source overvoltage detected on LS3
- [4] DSHS3: drain-source overvoltage detected on HS3
- [3] DSLS2: drain-source overvoltage detected on LS2
- [2] DSHS2: drain-source overvoltage detected on HS2
- [1] DSLS1: drain-source overvoltage detected on LS1
- [0] DSHS1: drain-source overvoltage detected on HS1



## <span id="page-66-0"></span>**5 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com.

ECOPACK® is an ST trademark.

## <span id="page-66-1"></span>**5.1 TQFP48-EP mechanical data**

<span id="page-66-2"></span>

#### **Figure 26. TQFP48-EP package dimensions**

*Note: D2 and E2 not in scale in the drawing.*



DocID029080 Rev 2 67/70

<span id="page-67-0"></span>

|                                   | .<br>. v    | <br><b>Millimeters</b> |           |
|-----------------------------------|-------------|------------------------|-----------|
| Symbol                            | Min.        | Typ.                   | Max.      |
| A                                 |             |                        | 1.20      |
| A1                                | $0.05\,$    |                        | 0.15      |
| A2                                | 0.95        | 1.00                   | 1.05      |
| b                                 | 0.17        | 0.22                   | 0.27      |
| $\mathbf{C}$                      | 0.09        |                        | 0.20      |
| D                                 | 8.80        | $9.00\,$               | 9.20      |
| D <sub>1</sub>                    | 6.80        | 7.00                   | 7.20      |
| D <sub>2</sub>                    |             | 4.50                   |           |
| D <sub>3</sub>                    |             | 5.50                   |           |
| E                                 | 8.80        | 9.00                   | 9.20      |
| E1                                | 6.80        | 7.00                   | 7.20      |
| E <sub>2</sub>                    |             | 4.50                   |           |
| E <sub>3</sub>                    |             | 5.50                   |           |
| $\mathsf{e}% _{t}\left( t\right)$ |             | 0.50                   |           |
| L                                 | 0.45        | 0.60                   | 0.75      |
| L1                                |             | 1.00                   |           |
| $\sf k$                           | $0^{\circ}$ | $3.5^\circ$            | $7^\circ$ |
| ccc                               |             |                        | 0.08      |

**Table 38. TQFP48-EP mechanical data**



# <span id="page-68-0"></span>**6 Revision history**



<span id="page-68-1"></span>

