

### L99MOD51XP

### Multi-output driver for automotive applications

#### Datasheet - production data



### **Features**

- AEC-Q100 qualified
- One half bridge for 7.4 A load (R<sub>DSon</sub> = 150 mΩ)
- Two half bridges for 5 A load ( $R_{DSon} = 200 \text{ m}\Omega$ )
- Two high-side drivers for 1.25 A load (R<sub>DSon</sub> = 800 mΩ)
- Programmable soft start function to drive loads with higher inrush currents (i.e.current > 7.4 A, >5 A, >1.25 A)
- Very low current consumption in standby mode ( $I_S < 3 \mu A$ , typ.,  $T_i \le 85 \, ^{\circ}C$ )
- · All outputs short circuit protected
- Current monitor output for all high-side drivers

- All outputs over temperature protected
- · Open-load diagnostic for all outputs
- · Overload diagnostic for all outputs
- · Programmable PWM control of all outputs
- Charge pump output for reverse polarity protection

### **Applications**

L99MOD devices are recommended for those applications that need multiple motors control with additional loads in high-side configuration, such as bulbs/LEDs ors requiring protected supply, like sensors or cameras.

### **Description**

The L99MOD51XP is a microcontroller-driven multifunctional actuator driver for automotive applications. Up to two DC motors and two grounded resistive loads can be driven with three half bridges and two hide-side drivers.

The integrated SPI controls all operation modes (forward, reverse, brake and high impedance).

Also, all diagnostic information is available via SPI read.

**Table 1. Device summary** 

| Package     | Order codes  | Packing       |
|-------------|--------------|---------------|
| PowerSSO-36 | L99MOD51XPTR | Tape and reel |

Contents L99MOD51XP

# **Contents**

| 1 | Bloc  | k diagram and pin description                                             |
|---|-------|---------------------------------------------------------------------------|
| 2 | Elect | trical specifications 9                                                   |
|   | 2.1   | Absolute maximum ratings                                                  |
|   | 2.2   | ESD protection                                                            |
|   | 2.3   | Thermal data 9                                                            |
|   | 2.4   | Temperature warning and thermal shutdown                                  |
|   | 2.5   | Electrical characteristics                                                |
| 3 | SPI - | electrical characteristics                                                |
| 4 | Appl  | ication information                                                       |
|   | 4.1   | Dual power supply: VS and VCC                                             |
|   | 4.2   | Standby - mode                                                            |
|   | 4.3   | Inductive loads                                                           |
|   | 4.4   | Diagnostic functions                                                      |
|   | 4.5   | Over-voltage and under-voltage detection                                  |
|   | 4.6   | Temperature warning and thermal shutdown                                  |
|   | 4.7   | Open-load detection                                                       |
|   | 4.8   | Over load detection                                                       |
|   | 4.9   | Current monitor                                                           |
|   | 4.10  | PWM input 21                                                              |
|   | 4.11  | Cross-current protection                                                  |
|   | 4.12  | Programmable softstart function to drive loads with higher inrush current |
| 5 | Fund  | ctional description of the SPI22                                          |
|   | 5.1   | Serial Peripheral Interface (SPI)                                         |
|   | 5.2   | Chip Select Not (CSN)                                                     |
|   | 5.3   | Serial Data In (DI)                                                       |
|   | 5.4   | Serial Data Out (DO)                                                      |
|   | 5.5   | Serial clock (CLK)                                                        |



| L99MOI | D51XP | Contents                        |
|--------|-------|---------------------------------|
|        | 5.6   | Input data register             |
|        | 5.7   | Status register                 |
| 6      | Pacl  | kage and PCB thermal data28     |
|        | 6.1   | PowerSSO-36 thermal data        |
| 7      | Pacl  | kage and packing information    |
|        | 7.1   | ECOPACK packages 30             |
|        | 7.2   | PowerSSO-36 package information |
|        | 7.3   | PowerSSO-36 packing information |
| 8      | Revi  | ision history                   |



List of tables L99MOD51XP

# List of tables

| Table 1.  | Device summary                           | 1    |
|-----------|------------------------------------------|------|
| Table 2.  | Pin definitions and functions            |      |
| Table 3.  | Absolute maximum ratings                 | 9    |
| Table 4.  | ESD protection                           | 9    |
| Table 5.  | Thermal data                             | 9    |
| Table 6.  | Temperature warning and thermal shutdown | . 10 |
| Table 7.  | Supply                                   |      |
| Table 8.  | Overvoltage and undervoltage detection   | . 11 |
| Table 9.  | Current monitor output                   |      |
| Table 10. | Charge pump output                       |      |
| Table 11. | OUT 1 - OUT 5                            | . 12 |
| Table 12. | Delay time from standby to active mode   | . 14 |
| Table 13. | Inputs: CSN, CLK, PWM1/2 and DI          | . 14 |
| Table 14. | DI timing                                |      |
| Table 15. | DO                                       | . 15 |
| Table 16. | DO timing                                | . 15 |
| Table 17. | EN, CSN timing                           | . 15 |
| Table 18. | SPI - Input data and status register 0   | . 24 |
| Table 19. | SPI - Input data and status register 1   |      |
| Table 20. | PowerSSO-36 mechanical data              |      |
| Table 21  | Document revision history                | 32   |



L99MOD51XP List of figures

# **List of figures**

| Figure 1.  | Block diagram                                                        | 6  |
|------------|----------------------------------------------------------------------|----|
| Figure 2.  | Configuration diagram (top view)                                     | 7  |
| Figure 3.  | SPI - transfer timing diagram                                        | 16 |
| Figure 4.  | SPI - input timing                                                   | 16 |
| Figure 5.  | SPI - DO valid data delay time and valid time                        | 17 |
| Figure 6.  | SPI - DO enable and disable time                                     | 17 |
| Figure 7.  | SPI - driver turn-on/off timing, minimum CSN HI time                 | 18 |
| Figure 8.  | SPI - timing of status bit 0 (fault condition)                       | 18 |
| Figure 9.  | Example of programmable softstart function for inductive loads       | 21 |
| Figure 10. | PowerSSO-36 2 layer PCB                                              | 28 |
| Figure 11. | PowerSSO-36 4 layer PCB                                              | 28 |
| Figure 12. | PowerSSO-36 thermal impedance junction to ambient vs PCB copper area | 29 |
| Figure 13. | PowerSSO-36 package dimensions                                       | 30 |
| Figure 14. | PowerSSO-36 tape and reel shipment (suffix "TR")                     | 31 |



DS12667 Rev 6 5/33

# 1 Block diagram and pin description

STL64N4F7 Reverse 1 \* Note: Value of capacitor has to be choosen carefully to limit the VS Polarity voltage below absolute maximum ratings in case of an unexpected Protection freewheeling condition of inductive loads (e.g. TSD, POR) ĕ∏ VS **VREG** EMC Charge OUT1 Pump VCC vcc OUT2 Driver Interface & Diagnostic 100nF / DI SPI Interface OUT3 DO CLK CSN OUT4 ΕN OUT5 μC SPC560D MUX CM / PWM GND \*\* Note: Resistors between µC and L99MOD51XP are recommended to limit currents for negative voltage transients at VBAT (e.g. ISO type 1 pulse) + Note: Using a ferrite instead of 10ohm will additionally improve EMC behavior GADG0207181511PS

Figure 1. Block diagram





Figure 2. Configuration diagram (top view)

Table 2. Pin definitions and functions

| Pin                                | Symbol | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 18, 19,<br>36 GND               |        | Ground. Reference potential. Note: For the capability of driving the full current at the outputs all pins of GND must be externally connected.                                                                                                                                                                                                                                                                                                                                                |
| 6, 7, 14,<br>15, 23, 24,<br>29, 32 | VS     | Power supply voltage (external reverse protection required). For EMI reason a ceramic capacitor as close as possible to GND is recommended. Note: for the capability of driving the full current at the outputs all pins of VS must be externally connected.                                                                                                                                                                                                                                  |
| 3, 4, 34                           | OUT1   | Half-bridge output 1.  The output is built by a high side and a low side switch, which are internally connected. The output stage of both switches is a power DMOS transistor. Each driver has an internal reverse diode (bulk-drain-diode: high side driver from output to VS, low side driver from GND to output). This output is over-current and open-load protected.  Note: for the capability of driving the full current at the outputs all pins of OUT1 must be externally connected. |
| 8                                  | DI     | Serial data input. The input requires CMOS logic levels and receives serial data from the microcontroller. The data is a 16bits control word and the least significant bit (LSB, bit 0) is transferred first.                                                                                                                                                                                                                                                                                 |



DS12667 Rev 6 7/33

Table 2. Pin definitions and functions (continued)

| Pin         | Symbol     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9           | CM/PWM     | Current monitor output/PWM input.  Depending on the selected multiplexer bits (bit 9, 10, 11) of Input Data Register this output sources an image of the instant current through the corresponding high side driver with a ratio of 1/10.000. This pin is bidirectional. The microcontroller can overwrite the current monitor signal to provide a PWM input for all outputs.                                                                              |
| 10          | CSN        | Chip select not input.  This input is low active and requires CMOS logic levels. The serial data transfer between L99MOD51XP and micro controller is enabled by pulling the input CSN to low level.                                                                                                                                                                                                                                                        |
| 11          | DO         | Serial data output.  The diagnosis data is available via the SPI and this tristate-output. The output will remain in tristate, if the chip is not selected by the input CSN (CSN = high).                                                                                                                                                                                                                                                                  |
| 12          | VCC        | Logic supply voltage. For this input a ceramic capacitor as close as possible to GND is recommended.                                                                                                                                                                                                                                                                                                                                                       |
| 13          | CLK        | Serial clock input.  This input controls the internal shift register of the SPI and requires CMOS logic levels.                                                                                                                                                                                                                                                                                                                                            |
| 16, 17 OUT2 |            | Half-bridge output 2 (see OUT1 - pin 3, 4).  Note: for the capability of driving the full current at the outputs all pins of OUT2 must be externally connected.                                                                                                                                                                                                                                                                                            |
| 20, 21      | OUT3       | Half-bridge output 3 (see OUT1 - pin 3, 4).  Note: for the capability of driving the full current at the outputs all pins of OUT3 must be externally connected.                                                                                                                                                                                                                                                                                            |
| 26          | СР         | Charge Pump Output. This output is provided to drive the gate of an external n-channel power MOS used for reverse polarity protection (see <i>Figure 1</i> ).                                                                                                                                                                                                                                                                                              |
| 27          | EN         | Enable input.  If Enable input is forced to GND the device will enter in Standby-Mode.  The outputs will be switched off and all registers will be cleared                                                                                                                                                                                                                                                                                                 |
| 33, 35      | OUT4, OUT5 | High side driver output 4, 5.  The output is built by a high side switch and is intended for resistive loads, hence the internal reverse diode from GND to the output is missing. For ESD reason a diode to GND is present but the energy which can be dissipated is limited. The high side driver is a power DMOS transistor with an internal reverse diode from the output to VS (bulk-drain-diode). The output is over-current and open-load protected. |



# 2 Electrical specifications

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics sure program and other relevant quality document

**Symbol** Unit **Parameter** Value -0.3 to 28 DC supply voltage V  $V_S$ 40 Single pulse  $t_{max}$  < 400 ms  $V_{CC}$ Stabilized supply voltage, logic supply -0.3 to 5.5 -0.3 to  $V_{CC} + 0.3$ V  $V_{DI}V_{DO},V_{CLK},V_{CSN}V_{EN}$ Digital input / output voltage Current monitor output -0.3 to  $V_{CC} + 0.3$  $V_{CM}$ -25 to V<sub>S</sub> + 11  $V_{CP}$ Charge pump output Output current ±10 I<sub>OUT1,2,3</sub> Output current I<sub>OUT4.5</sub>

Table 3. Absolute maximum ratings

### 2.2 ESD protection

**Table 4. ESD protection** 

| Parameter                | Value              | Unit |
|--------------------------|--------------------|------|
| All pins                 | ± 4 <sup>(1)</sup> | kV   |
| Output pins: OUT1 - OUT5 | ± 8 <sup>(2)</sup> | kV   |

<sup>1.</sup> HBM according to CDF-AEC-Q100-002.

### 2.3 Thermal data

Table 5. Thermal data

| Symbol         | Parameter                      | Value      | Unit |
|----------------|--------------------------------|------------|------|
| T <sub>j</sub> | Operating junction temperature | -40 to 150 | °C   |



<sup>2.</sup> HBM with all unzapped pins grounded.

# 2.4 Temperature warning and thermal shutdown

Table 6. Temperature warning and thermal shutdown

| Symbol               | Parameter                                                        |                           | Min. | Тур. | Max. | Unit |
|----------------------|------------------------------------------------------------------|---------------------------|------|------|------|------|
| T <sub>jTW ON</sub>  | Warning threshold junction temperature T <sub>j</sub> increasing |                           |      |      | 150  | °C   |
| T <sub>jTW OFF</sub> | Warning threshold junction temperature T <sub>j</sub> d          |                           | 130  |      |      | °C   |
| T <sub>jTW HYS</sub> | Temperature warning hysteresis                                   |                           |      | 5    |      | °K   |
| T <sub>jSD ON</sub>  | Thermal shutdown threshold junction temperature                  | T <sub>j</sub> increasing |      |      | 170  | °C   |
| T <sub>jSD OFF</sub> | Thermal shutdown threshold junction temperature                  | T <sub>j</sub> decreasing | 150  |      |      | °C   |
| T <sub>jSD HYS</sub> | Thermal shutdown hysteresis                                      |                           |      | 5    |      | °K   |

### 2.5 Electrical characteristics

 $V_S$  = 8 to 16 V,  $V_{CC}$  = 4.5 to 5.3 V,  $T_i$  = -40 to 150 °C, unless otherwise specified.

The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

Table 7. Supply

| Symbol                          | Parameter                                | Test condition                                                                                                           | Min. | Тур. | Max. | Unit |
|---------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>S</sub>                  | Operating supply voltage range           |                                                                                                                          | 7    |      | 28   | V    |
| I <sub>S</sub>                  | V <sub>S</sub> DC supply current         | $V_S$ = 13 V, $V_{CC}$ = 5.0 V<br>active mode<br>OUT1 - OUT5 floating                                                    |      | 7    | 20   | mA   |
|                                 | V <sub>S</sub> quiescent supply current  | V <sub>S</sub> = 13 V, V <sub>CC</sub> = 0 V<br>standby mode<br>OUT1 - OUT5 floating<br>T <sub>test</sub> =-40 °C, 25 °C |      | 3    | 10   | μА   |
|                                 |                                          | T <sub>test</sub> = 130 °C                                                                                               |      | 6    | 20   | μA   |
|                                 | V <sub>CC</sub> DC supply current        | $V_S$ = 13 V, $V_{CC}$ = 5.0 V<br>CSN = $V_{CC}$<br>active mode                                                          |      | 1    | 3    | mA   |
| I <sub>CC</sub>                 | V <sub>CC</sub> quiescent supply current | $V_S$ = 13 V, $V_{CC}$ = 5.0 V<br>CSN = $V_{CC}$<br>standby mode<br>OUT1 - OUT5 floating                                 |      | 1    | 3    | μА   |
| I <sub>S</sub> +I <sub>CC</sub> | Sum quiescent supply current             | $V_S$ = 13 V, $V_{CC}$ = 5.0 V<br>CSN = $V_{CC}$<br>standby mode<br>OUT1 - OUT5 floating                                 |      | 7    | 23   | μA   |

Table 8. Overvoltage and undervoltage detection

| Symbol                | Parameter                 | Test condition                             | Min. | Тур. | Max. | Unit |
|-----------------------|---------------------------|--------------------------------------------|------|------|------|------|
| V <sub>SUV ON</sub>   | VS UV-threshold voltage   | V <sub>S</sub> increasing                  | 6.0  |      | 7.2  | V    |
| V <sub>SUV OFF</sub>  | VS UV-threshold voltage   | V <sub>S</sub> decreasing                  | 5.4  |      | 6.5  | V    |
| V <sub>SUV hyst</sub> | VS UV-hysteresis          | V <sub>SUV ON</sub> - V <sub>SUV OFF</sub> |      | 0.55 |      | V    |
| V <sub>SOV OFF</sub>  | VS OV-threshold voltage   | V <sub>S</sub> increasing                  | 18   |      | 24.5 | V    |
| V <sub>SOV ON</sub>   | VS OV-threshold voltage   | V <sub>S</sub> decreasing                  | 17.5 |      |      | V    |
| V <sub>SOV hyst</sub> | VS OV-hysteresis          | V <sub>SOV OFF</sub> - V <sub>SOV ON</sub> |      | 0.5  |      | V    |
| V <sub>POR OFF</sub>  | Power-on-reset threshold  | V <sub>CC</sub> increasing                 |      |      | 4.4  | V    |
| V <sub>POR ON</sub>   | Power-on-reset threshold  | V <sub>CC</sub> decreasing                 | 3.1  |      |      | V    |
| V <sub>POR hyst</sub> | Power-on-reset hysteresis | V <sub>POR OFF</sub> - V <sub>POR ON</sub> |      | 0.3  |      | V    |

Table 9. Current monitor output

| Symbol              | Parameter                                                                 | Test condition                                                                                                                                                                                              | Min.                  | Тур.    | Max.                | Unit |
|---------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|---------------------|------|
| V <sub>CM</sub>     | Functional voltage range                                                  | V <sub>CC</sub> = 5 V                                                                                                                                                                                       | 0                     |         | 4                   | V    |
| I <sub>CM,r</sub>   | Current monitor output ratio: I <sub>CM</sub> / I <sub>OUT1,2,3,4,5</sub> | 0 V ≤ V <sub>CM</sub> ≤ 4 V, V <sub>CC</sub> = 5 V                                                                                                                                                          |                       | 1:10000 |                     | -    |
| I <sub>CM acc</sub> | Current monitor accuracy                                                  | $0V \le VCM \le 4 V$ , $V_{CC} = 5 V$ , $I_{OUT1-5,low} = 500 \text{ mA}$ $I_{OUT1,high} = 6 \text{ A}$ $I_{OUT2,3,high} = 4.9 \text{ A}$ $I_{OUT4,5,high} = 1.2 \text{ A}$ (FS = full scale = 600 $\mu$ A) | - 8%<br>- 2%FS<br>(1) | 0       | 8% +<br>2%FS<br>(1) | A    |

<sup>1.</sup> FS (full scale) = I<sub>OUTmax</sub> \* I<sub>CMr\_typ</sub>

Table 10. Charge pump output

| Symbol          | Parameter                  | Test condition                                          | Min. | Тур. | Max. | Unit |
|-----------------|----------------------------|---------------------------------------------------------|------|------|------|------|
|                 |                            | $V_S = 8 \text{ V},  I_{CP} = -60 \mu\text{A}$          | 6    |      | 13   | V    |
| V <sub>CP</sub> | Charge pump output voltage | V <sub>S</sub> = 10 V, I <sub>CP</sub> = -80 μA         | 8    |      | 13   | V    |
|                 |                            | $V_S \ge 12 \text{ V}, I_{CP} = -100 \mu\text{A}$       | 10   |      | 13   | V    |
| I <sub>CP</sub> | Charge pump output current | $V_{CP} = V_S + 10 \text{ V}$<br>$V_S = 13.5 \text{ V}$ | 100  | 150  | 300  | μΑ   |



**Table 11. OUT 1 - OUT 5** 

| Symbol                                        | Parameter                                     | Test condition                                                                      | Min. | Тур. | Max. | Unit |
|-----------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
|                                               |                                               | $V_S = 13.5 \text{ V}, T_j = 25 ^{\circ}\text{C},$<br>$I_{OUT1} = \pm 3 \text{ A}$  |      | 150  | 200  | mΩ   |
| R <sub>ON OUT1</sub>                          | On-resistance to supply or GND                | $V_S = 13.5 \text{ V}, T_j = 125 ^{\circ}\text{C},$<br>$I_{OUT1} = \pm 3 \text{ A}$ |      | 225  | 300  | mΩ   |
|                                               |                                               | $V_S = 8.0 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT1} = \pm 3 \text{ A}$         |      | 150  | 200  | mΩ   |
|                                               |                                               | $V_S$ = 13.5 V, $T_j$ = 25 °C, $I_{OUT2,3}$ = ±3 A                                  |      | 200  | 270  | mΩ   |
| R <sub>ON OUT2</sub><br>R <sub>ON OUT3</sub>  | On-resistance to supply or GND                | $V_S$ = 13.5 V, $T_j$ = 125 °C, $I_{OUT2,3}$ = ±3 A                                 |      | 300  | 400  | mΩ   |
|                                               |                                               | $V_S = 8.0 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT2,3} = \pm 3 \text{ A}$       |      | 200  | 270  | mΩ   |
|                                               |                                               | $VS = 13.5 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT4,5} = \pm 0.8 \text{ A}$     |      | 800  | 1100 | mΩ   |
| r <sub>ON OUT4,</sub><br>r <sub>ON OUT5</sub> | On-resistance to supply or GND                | $V_S = 13.5 \text{ V}, T_j = 125 \text{ °C},$<br>$I_{OUT4,5} = \pm 0.8 \text{ A}$   |      | 1250 | 1700 | mΩ   |
|                                               |                                               | $V_S = 8.0 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT4,5} = \pm 0.8 \text{ A}$     |      | 800  | 1100 | mΩ   |
| I <sub>OUT1</sub>                             | Output current limitation to supply or GND    | Sink and source                                                                     | 7.4  |      | 15.5 | Α    |
| I <sub>OUT2</sub>  ,<br> I <sub>OUT3</sub>    | Output current limitation to supply or GND    | Sink and source                                                                     | 5.0  |      | 10.5 | Α    |
| I <sub>OUT4</sub>  ,<br> I <sub>OUT5</sub>    | Output current limitation to GND              | Source                                                                              | 1.25 |      | 2.6  | Α    |
| t <sub>d ON H</sub>                           | Output delay time,<br>highside driver on      | $V_S$ = 13.5 V, corresponding lowside driver is not active                          | 20   | 40   | 90   | μs   |
| t <sub>d OFF H</sub>                          | Output delay time,<br>highside driver off     | V <sub>S</sub> = 13.5 V                                                             | 80   | 200  | 300  | μs   |
| t <sub>d ON L</sub>                           | Output delay time, lowside driver on          | V <sub>S</sub> = 13.5 V, corresponding highside driver is not active                | 20   | 60   | 80   | μs   |
| t <sub>d OFF L</sub>                          | Output delay time, lowside driver off         | V <sub>S</sub> = 13.5 V                                                             | 80   | 150  | 300  | μs   |
| t <sub>D HL</sub>                             | Cross current protection time, source to sink | t <sub>d</sub> on L <sup>- t</sup> d off H,                                         |      | 200  | 400  | μs   |
| t <sub>D LH</sub>                             | Cross current protection time, sink to source | <sup>t</sup> d ON H <sup>- t</sup> d OFF L                                          |      | 200  | 400  | μs   |
| $I_{QLH}$                                     | Switched-off output current                   | V <sub>OUT1-5</sub> = 0V, standby mode                                              | 0    | -2   | -5   | μA   |
| Q(LII                                         | high-side drivers of OUT1-5                   | V <sub>OUT1-5</sub> = 0V, active mode                                               | -40  | -15  | 0    | μA   |
| I <sub>QLL</sub>                              | Switched-off output current                   | $V_{OUT1-3} = V_S$ , standby mode                                                   | 0    | 50   | 100  | μA   |
| ~                                             | low-side drivers of OUT1-3                    | V <sub>OUT1-3</sub> = V <sub>S</sub> , active mode                                  | -40  | -15  | 0    | μA   |

Table 11. OUT 1 - OUT 5 (continued)

| Symbol                                       | Parameter                                                                    | Test condition                                           | Min. | Тур. | Max. | Unit |
|----------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------|------|------|------|------|
| I <sub>OLD1</sub>                            | Open-load detection current of OUT1                                          |                                                          | 70   | 160  | 240  | mA   |
| I <sub>OLD23</sub>                           | Open-load detection current of OUT2, OUT3                                    |                                                          | 70   | 160  | 240  | mA   |
| Open-load detection current of OUT4 and OUT5 |                                                                              |                                                          | 5    | 15   | 40   | mA   |
| t <sub>dOL</sub>                             | Minimum duration of open-<br>load condition to set the<br>status bit         |                                                          | 500  |      | 3000 | μs   |
| t <sub>ISC</sub>                             | Minimum duration of over-<br>current condition to switch off<br>the driver   |                                                          | 10   |      | 100  | μs   |
| dV <sub>OUT1</sub> /dt                       | Slew rate of OUT1                                                            | $V_S = 13.5 \text{ V}$<br>$I_{load} = \pm 1.5 \text{ A}$ | 0.1  | 0.2  | 0.4  | V/µs |
| dV <sub>OUT23</sub> /dt                      | Slew rate of OUT2, OUT3                                                      | $V_S = 13.5 \text{ V}$<br>$I_{load} = \pm 1.5 \text{ A}$ | 0.1  | 0.2  | 0.4  | V/µs |
| dV <sub>OUT45</sub> /dt                      | $dV_{OUT45}/dt$ Slew rate of OUT4, OUT5 $V_S = 13.5 \text{ N}_{load} = -0.8$ |                                                          | 0.1  | 0.2  | 0.4  | V/µs |



### 3 SPI - electrical characteristics

( $V_S$  = 8 to 16 V,  $V_{CC}$  = 4.5 to 5.3 V,  $T_j$  = -40 to 150 °C, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin).

Table 12. Delay time from standby to active mode

| Symbol           | Parameter             | Test condition                                                            | Min. | Тур. | Max. | Unit |
|------------------|-----------------------|---------------------------------------------------------------------------|------|------|------|------|
| t <sub>set</sub> | Internal startup time | Switching from standby to active mode. Time until not Ready Bit goes low. |      | 80   | 300  | μs   |

Table 13. Inputs: CSN, CLK, PWM1/2 and DI

| Symbol                               | Parameter                                  | Test condition                                 | Min. | Тур. | Max. | Unit |
|--------------------------------------|--------------------------------------------|------------------------------------------------|------|------|------|------|
| $V_{inL}$                            | Input low level                            | V <sub>CC</sub> = 5 V                          | 1.5  | 2.0  |      | V    |
| V <sub>inH</sub>                     | Input high level                           | V <sub>CC</sub> = 5 V                          |      | 3.0  | 3.5  | V    |
| V <sub>inHyst</sub> Input hysteresis |                                            | V <sub>CC</sub> = 5 V                          | 0.5  |      |      | V    |
| I <sub>CSN in</sub>                  | Pull up current at input CSN               | V <sub>CSN</sub> = 3.5 V V <sub>CC</sub> = 5 V | -50  | -25  | -10  | μA   |
| I <sub>CLK in</sub>                  | Pull down current at input CLK             | V <sub>CLK</sub> = 1.5 V                       | 10   | 25   | 50   | μΑ   |
| I <sub>DI in</sub>                   | Pull down current at input DI              | V <sub>DI</sub> = 1.5 V                        | 10   | 25   | 50   | μA   |
| I <sub>EN in</sub>                   | Pull down resistance at input EN           |                                                | 100  | 210  | 480  | kΩ   |
| C <sub>in</sub> <sup>(1)</sup>       | Input capacitance at input CLK, DI and PWM | V <sub>CC</sub> = 0 to 5.3 V                   |      | 10   | 15   | pF   |

<sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design.

Table 14. DI timing

| Symbol                                                             | Parameter                                          | Test condition        | Min. | Тур. | Max. | Unit |
|--------------------------------------------------------------------|----------------------------------------------------|-----------------------|------|------|------|------|
| t <sub>CLK</sub>                                                   | Clock period                                       | V <sub>CC</sub> = 5 V | 1000 |      |      | ns   |
| t <sub>CLKH</sub>                                                  | Clock high time                                    | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |
| t <sub>CLKL</sub>                                                  | Clock low time                                     | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |
| t <sub>set CSN</sub> CSN setup time, CSN low be rising edge of CLK |                                                    | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |
| t <sub>set CLK</sub>                                               | CLK setup time, CLK high before rising edge of CSN | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |
| t <sub>set DI</sub>                                                | DI setup time                                      | V <sub>CC</sub> = 5 V | 200  |      |      | ns   |
| t <sub>hold time</sub>                                             | DI hold time                                       | V <sub>CC</sub> = 5 V | 200  |      |      | ns   |
| t <sub>r in</sub>                                                  | Rise time of input signal DI, CLK, CSN             | V <sub>CC</sub> = 5 V |      |      | 100  | ns   |
| t <sub>f in</sub> Fall time of input signal DI, CLK, CSN           |                                                    | V <sub>CC</sub> = 5 V |      |      | 100  | ns   |

Note: DI timing parameters tested in production by a passed/failed test:

 $T_j = -40 \, ^{\circ}\text{C}/+25 \, ^{\circ}\text{C}$ : SPI communication @ 2 MHz.  $T_j = +125 \, ^{\circ}\text{C}$ : SPI communication @ 1.25 MHz.

Note: See Figure 3 and Figure 4.

### Table 15. DO

| Symbol              | Parameter                                                              | Test condition                                                        | Min.                    | Тур.                    | Max. | Unit |
|---------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------|-------------------------|------|------|
| V <sub>DOL</sub>    | Output low level                                                       | $V_{CC} = 5 \text{ V}, I_{D} = -4 \text{ mA}$                         |                         | 0.2                     | 0.4  | V    |
| V <sub>DOH</sub>    | $V_{DOH}$ Output high level $V_{CC} = 5 \text{ V}, I_D = 4 \text{ mA}$ |                                                                       | V <sub>CC</sub><br>-0.4 | V <sub>CC</sub><br>-0.2 |      | V    |
| I <sub>DOLK</sub>   | Tristate leakage current                                               | $V_{CSN} = V_{CC},$ $0 \ V < V_{DO} < V_{CC}$                         | -10                     |                         | 10   | μΑ   |
| C <sub>DO</sub> (1) | Tristate input capacitance                                             | V <sub>CSN</sub> = V <sub>CC</sub> ,<br>0 V < V <sub>CC</sub> < 5.3 V |                         | 10                      | 15   | pF   |

<sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design.

Table 16. DO timing

| Symbol                                                               | Parameter                                   | Test condition                                                              | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| t <sub>r DO</sub>                                                    | DO rise time                                | C <sub>L</sub> = 100 pF, I <sub>load</sub> = -1 mA                          |      | 80   | 140  | ns   |
| t <sub>f DO</sub>                                                    | DO fall time                                | C <sub>L</sub> = 100 pF, I <sub>load</sub> = 1 mA                           |      | 50   | 100  | ns   |
| to DO tril. DO enable time C <sub>L</sub> = 1                        |                                             | $C_L$ = 100 pF, $I_{load}$ = 1 mA<br>pull-up load to $V_{CC}$               |      | 100  | 250  | ns   |
| t <sub>dis DO L tri</sub> DO disable time from low level to tristate |                                             | $C_L$ = 100 pF, $I_{load}$ = 4 mA<br>pull-up load to $V_{CC}$               |      | 380  | 450  | ns   |
| Ion DO tri                                                           |                                             | C <sub>L</sub> =100 pF, I <sub>load</sub> = -1 mA<br>pull-down load to GND  |      | 100  | 250  | ns   |
| t <sub>dis DO H tri</sub>                                            | DO disable time from high level to tristate | C <sub>L</sub> = 100 pF, I <sub>load</sub> = -4 mA<br>pull-down load to GND |      | 380  | 450  | ns   |
| t <sub>d DO</sub> DO delay time                                      |                                             | $V_{DO}$ < 0.3 $V_{CC}$ , $V_{DO}$ > 0.7 $V_{CC}$ , $C_L$ = 100 pF          |      | 50   | 250  | ns   |

Note: See Figure 5 and Figure 6.

Table 17. EN, CSN timing

| Symbol Parameter |                         | Parameter                                                          | Test condition                            | Min. | Тур. | Max. | Unit |
|------------------|-------------------------|--------------------------------------------------------------------|-------------------------------------------|------|------|------|------|
|                  | t <sub>EN_CSN_LO</sub>  | Minimum EN high before sending first SPI frame, i.e. CSN going low |                                           |      | 20   | 50   | μs   |
|                  | t <sub>CSN_HI,min</sub> | Minimum CSN HI time between two SPI frames                         | Transfer of SPI-command to input register |      | 2    | 4    | μs   |

Note: See Figure 7.



DS12667 Rev 6

15/33

16/33

CSN high to low: DO enabled **CSN** time CLK time DI: data will be accepted on the rising edge of CLK signal new data DI time DO: data will change on the falling edge of CLK signal status information DO time CSN low to high: actual data is fault bit transferred to output power switches e.g.OUT1 old data actual data time GADG1311180926PS

Figure 3. SPI - transfer timing diagram





DS12667 Rev 6

t fin  $\mathbf{t}_{_{\text{rin}}}$ 0.8 VCC CLK 0.5 VCC 0.2 VCC  $t_{rDO}$ DO 0.8 VCC (low to high) 0.2 VCC t<sub>d DO</sub> t<sub>f DO</sub> DO (high to low) 0.2 VCC GADG1511181529PS

Figure 5. SPI - DO valid data delay time and valid time







Figure 7. SPI - driver turn-on/off timing, minimum CSN HI time





### 4 Application information

### 4.1 Dual power supply: V<sub>S</sub> and V<sub>CC</sub>

The power supply voltage  $V_S$  supplies the half bridges and the high side drivers. An internal charge-pump is used to drive the high-side-switches. The logic supply voltage  $V_{CC}$  (stabilized 5 V) is used for the logic part and the SPI of the device. Due to the independent logic supply voltage the control and status information is not lost, if there are temporary spikes or glitches on the power supply voltage. In case of power-on ( $V_{CC}$  increases from under voltage to  $V_{POR\ OFF}$  = 4.0 V, typical) the circuit is initialized by an internally generated power-on-reset (POR).

If the voltage  $V_{CC}$  decreases under the minimum threshold ( $V_{POR\ ON}$  =3.6 V, typical), the outputs are switched to tristate (high impedance) and the status registers are cleared.

### 4.2 Standby - mode

The standby mode of the L99MOD51XP is activated by switching the EN input to GND. All latched data are cleared and the inputs and outputs are switched to high impedance. In the standby mode the current at  $V_S$  ( $V_{CC}$ ) is less than 3  $\mu$ A (1 $\mu$ A) for CSN = high (DO in tristate). If EN is switched to 5 V the device enters the active mode. In the active mode the charge-pump and the supervisor functions are activated.

### 4.3 Inductive loads

Each half bridge is built by an internally connected high side and a low side power DMOS transistor. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven at the outputs OUT1 to OUT3 without external free-wheeling diodes. The high side drivers OUT4 to OUT5 are intended to drive resistive loads. Hence only a limited energy (E < 0.5 mJ) can be dissipated by the internal ESD-diodes in freewheeling condition. For inductive loads (L >  $50\mu$ H) an external free-wheeling diode connected to GND and the corresponding output is needed.

### 4.4 Diagnostic functions

All diagnostic functions (over/open-load, power supply over-/undervoltage, temperature warning and thermal shutdown) are internally filtered and the condition has to be valid for at least 32 µs (open-load: 1ms, respectively) before the corresponding status bit in the status registers is set. The filters are used to improve the noise immunity of the device. Open-load and temperature warning functions are intended for information purpose and don't change the state of the output drivers. On the contrary, the overload and thermal shutdown conditions disable the corresponding driver (over load) or all drivers (thermal shutdown), respectively. Without setting the over-current recovery bit in the Input Data Register to logic high, the microcontroller has to clear the over-current status bit to reactivate the corresponding driver. Each driver has a corresponding over-current recovery bit. If this bit is set, the device switches-on automatically the outputs again after a short recovery time. The duty cycle in over-current condition can be programmed by the SPI interface (12% or 25%). With this feature the device can drive loads with start-up currents higher than the over-current limits (e.g. inrush current of lamps, cold resistance of motors and heaters).



DS12667 Rev 6 19/33

#### 4.5 Over-voltage and under-voltage detection

If the power supply voltage  $V_S$  rises above the over-voltage threshold  $V_{SOV\ OFF}$  (typical 21 V), the outputs OUT1 to OUT5 are switched to high impedance state to protect the load and the internal charge-pump is turned-off. When the voltage V<sub>S</sub> drops below the undervoltage threshold V<sub>SUV OFF</sub> (UV-switch-OFF voltage), the output stages are switched to the high impedance to avoid the operation of the power devices without sufficient gate driving voltage (increased power dissipation). If the supply voltage V<sub>S</sub> recovers to normal operating voltage the output stages return to the programmed state (input register 0: bit 12 = 0). If the undervoltage / overvoltage recovery disable bit is set, the automatic turn-on of the drivers is deactivated. The microcontroller needs to clear the status bits to reactivate the drivers.

#### 4.6 Temperature warning and thermal shutdown

If junction temperature rises above T<sub>i TW</sub> a temperature warning flag is set and is detectable via the SPI. If junction temperature increases above the second threshold T<sub>i SD</sub>, the thermal shutdown bit is set and power DMOS transistors of all output stages are switched off to protect the device. In order to reactivate the output stages the junction temperature must decrease below T<sub>iSD</sub> - T<sub>iSD HYS</sub> and the thermal shutdown bit has to be cleared by the microcontroller.

#### 4.7 Open-load detection

The open-load detection monitors the load current in each activated output stage. If the load current is below the open-load detection threshold for at least 1 ms (t<sub>dOL</sub>) the corresponding open-load bit is set in the status register. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3 ms) can be used to test the open-load status without changing the mechanical/electrical state of the loads.

#### Over load detection 4.8

In case of an over-current condition a flag is set in the status register in the same way as open-load detection. If the over-current signal is valid for at least  $t_{ISC}$  = 32  $\mu$ s, the overcurrent flag is set and the corresponding driver is switched off to reduce the power dissipation and to protect the integrated circuit. If the over-current recovery bit of the output is zero the microcontroller has to clear the status bits to reactivate the corresponding driver.

#### 4.9 **Current monitor**

The current monitor output sources a current image at the current monitor output which has a fixed ratio (1/10000) of the instantaneous current of the selected high side driver. The bits 9, 10 and 11 of the input data register 0 control which of the outputs OUT1 to OUT5 are multiplexed to the current monitor output. The current monitor output allows a more precise analysis of the actual state of the load rather than the detection of an open- or overload condition. For example this can be used to detect the motor state (starting, free-running, stalled). Moreover, it is possible to regulate the power of the defroster more precisely by measuring the monitor current.



### 4.10 PWM input

Each driver has a corresponding PWM enable bit which can be programmed by the SPI interface. If the PWM enable bit is set, the outputs OUT1 to OUT5 are controlled by the logically AND-combination of the signal applied to the PWM input and the output control bit in input data register1.

### 4.11 Cross-current protection

The three half-bridges of the device are cross-current protected by an internal delay time. If one driver (LS or HS) is turned-off the activation of the other driver of the same half bridge is delayed automatically by the cross-current protection time. After the cross-current protection time is expired the slew-rate limited switch-off phase of the driver is changed to a fast turn-off phase and the opposite driver is turned-on with slew-rate limitation. Due to this behavior it is always guaranteed that the previously activated driver is totally turned-off before the opposite driver starts to conduct.

# 4.12 Programmable softstart function to drive loads with higher inrush current

Loads with start-up currents higher than the over-current limits (e.g. inrush current of lamps, start current of motors and cold resistance of heaters) can be driven by using the programmable softstart function (i.e. overcurrent recovery mode). Each driver has a corresponding over-current recovery bit. If this bit is set, the device switches-on automatically the outputs again after a programmable recovery time. The duty cycle in over-current condition can be programmed by the SPI interface to be about 12% or 25%. The PWM modulated current will provide sufficient average current to power up the load (e.g. heat up the bulb) until the load reaches operating condition.

The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example the microcontroller can switch on light bulbs by setting the over-current Recovery bit for the first 50 ms. After clearing the recovery bit the output will be automatically disabled if the overload condition still exits.



Figure 9. Example of programmable softstart function for inductive loads

5

### 5 Functional description of the SPI

### 5.1 Serial Peripheral Interface (SPI)

This device uses a standard SPI to communicate with a microcontroller. The SPI can be driven by a microcontroller with its SPI peripheral running in the following mode: CPOL = 0 and CPHA = 0.

For this mode, input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK.

This device is not limited to microcontroller with a built-in SPI. Only three CMOS-compatible output pins and one input pin will be needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN = 0, the DO-pin will reflect the status bit 0 (fault condition) of the device which is a logical-or of all bits in the status registers 0 and 1. The microcontroller can poll the status of the device without the need of a full SPI-communication cycle.

Note: In contrast to the SPI-standard the least significant bit (LSB) will be transferred first (see Figure 3).

### 5.2 Chip Select Not (CSN)

The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) will be in high impedance state. A low signal will activate the output driver and a serial communication can be started.

The state when CSN is going low until the rising edge of CSN will be called a communication frame.

Note:

The device includes a test mode. This mode is activated by a dedicated sequence which includes a high voltage at the CSN Pin. The CSN Pin must be kept at nominal voltage levels in order to avoid accidental activation of the test mode.

### 5.3 Serial Data In (DI)

The input pin is used to transfer data serial into the device. The data applied to the DI will be sampled at the rising edge of the CLK signal and shifted into an internal 16-bit shift register. At the rising edge of the CSN signal the contents of the shift register will be transferred to Data Input Register.

The writing to the selected Data Input Register is only enabled if exactly 16 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame will be ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame.

Note:

Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended.



### 5.4 Serial Data Out (DO)

The data output driver is activated by a logical low level at the CSN input and will go from high impedance to a low or high level depending on the status bit 0 (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin will transfer the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK will shift the next bit out.

### 5.5 Serial clock (CLK)

The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) will change with the falling edge of the CLK signal.

### 5.6 Input data register

The device has two input registers. The first bit (bit 0) at the DI-input is used to select one of the two input registers. All bits are first shifted into an input shift register. After the rising edge of CSN the contents of the input shift register will be written to the selected input data register only if a frame of exact 16 data bits is detected. Depending on bit 0 the content of the selected status register will be transferred to DO during the current communication frame. Bit 1-8 control the behavior of the corresponding driver. The bits 9,10 and 11 are used to control the current monitor multiplexer. Bit 15 is used to reset all status bits in both status registers. The bits in the status registers are cleared after the current communication frame (rising edge of CSN).

### 5.7 Status register

This device uses two status registers to store and to monitor the state of the device. Bit 0 is used as a fault bit and is a logical-NOR combination of bits 1-14 in both status registers. The state of this bit can be polled by the microcontroller without the need of a full SPI-communication cycle (see *Figure 8.*). If one of the over-current bits is set, the corresponding driver will be disabled. If the over-current recovery bit of the output is not set the microcontroller has to clear the over-current bit to enable the driver. If the thermal shutdown bit is set, all drivers go into a high impedance state. Again the microcontroller has to clear the bit to enable the drivers.



DS12667 Rev 6 23/33

Table 18. SPI - Input data and status register 0

|     |                                                      | gister 0 (write)                                                                                                                    |                                | tus register 0 (read)                                                                                                                                                                                                                                                                                                                                          |
|-----|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Name                                                 | Comment                                                                                                                             | Name                           | Comment                                                                                                                                                                                                                                                                                                                                                        |
| 15  | Reset bit                                            | If reset bit is set both status registers will be cleared after rising edge of CSN input.                                           | Always 1                       | A broken VCC-or SPI-<br>connection of the<br>L99MOD51XP can be<br>detected by the<br>microcontroller, because all 16<br>bits low or high is not a valid<br>frame.                                                                                                                                                                                              |
| 14  | Disable open-<br>load                                | If the disable open-load bit is set, the open-load status bits will be ignored for the NonErrorBit calculation.                     | V <sub>S</sub><br>over-voltage | In case of an over-voltage or undervoltage event the corresponding bit is set and the outputs are deactivated.                                                                                                                                                                                                                                                 |
| 13  | OC recovery duty cycle  0: 12% 1: 25%                | duty cycle  register 1) the duty cycle in over-current condition of an activated driver. If temperature warning bit is              |                                | If VS voltage recovers to normal operating conditions outputs are reactivated automatically.                                                                                                                                                                                                                                                                   |
| 12  | Overvoltage/<br>under-voltage<br>recovery<br>disable | If this bit is set the microcontroller has to clear the status register after undervoltage/overvoltage event to enable the outputs. | Thermal<br>shutdown            | In case of a thermal shutdown all outputs are switched off. The microcontroller has to clear the TSD bit by setting the reset bit to reactivate the outputs.                                                                                                                                                                                                   |
| 11  |                                                      | Following current image (1/10.000) of the HS driver will be multiplexed to CM output:                                               | Temperature<br>warning         | This bit is for information purpose only. It can be used for a thermal management by the microcontroller to avoid a thermal shutdown.                                                                                                                                                                                                                          |
| 10  | Current monitor select bits                          | Bit 11   Bit 10   Bit 9   Output   0   0   0   OUT1   0   0   1   OUT2   0   1   0   OUT3   0   1   1   OUT4   1   0   0   OUT5     | Not ready bit                  | After switching the device from standby mode to active mode an internal timer is started to allow charge pump to settle before the outputs can be activated. This bit is cleared automatically after start up time has finished. Since this bit is controlled by internal clock it can be used for synchronizing testing events (e.g. measuring filter times). |
| 9   |                                                      |                                                                                                                                     | 0                              | Not used                                                                                                                                                                                                                                                                                                                                                       |



Table 18. SPI - Input data and status register 0 (continued)

|     | Input re            | gister 0 (write)                                                                                                                 | Sta                       | tus register 0 (read)                                                                                                                                            |
|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Name                | Comment                                                                                                                          | Name                      | Comment                                                                                                                                                          |
| 8   | OUT5 - HS<br>on/off |                                                                                                                                  | OUT5-HS<br>over - current |                                                                                                                                                                  |
| 7   | OUT4 - HS<br>on/off | If a bit is set the selected output driver is switched on. If the corresponding PWM                                              | OUT4-HS<br>over - current | In case of an over-current event the corresponding status bit is set and the output driver                                                                       |
| 6   | OUT3 - HS<br>on/off | enable bit is set (Input Register 1) the driver is only activated if PWM input signal is high. The outputs of OUT1-OUT3 are half | OUT3-HS<br>over - current | is disabled. If the over-current recovery enable bit is set                                                                                                      |
| 5   | OUT3 - LS<br>on/off |                                                                                                                                  | OUT3-LS<br>over - current | (Input Register 1) the output will be automatically reactivated after a delay time                                                                               |
| 4   | OUT2 - HS<br>on/off | bridges. If the bits of HS-<br>and LS-driver of the same<br>half bridge are set, the                                             | OUT2-HS<br>over - current | resulting in a PWM modulated current with a programmable duty cycle (Bit 13).                                                                                    |
| 3   | OUT2 - LS<br>on/off | internal logic prevents that<br>both drivers of this output<br>stage can be switched on                                          | OUT2-LS<br>over - current | If the over-current recovery bit is not set the microcontroller                                                                                                  |
| 2   | OUT1 - HS<br>on/off | simultaneously in order to avoid a high internal current from VS to GND.                                                         | OUT1-HS<br>over - current | has to clear the over-current bit (reset bit) to reactivate the output driver.                                                                                   |
| 1   | OUT1 - LS<br>on/off | Them ve to enter                                                                                                                 | OUT1-LS<br>over - current |                                                                                                                                                                  |
| 0   | 0                   |                                                                                                                                  | No error bit              | A logical NOR-combination of<br>all bits 1 to 14 in both status<br>registers. If bit 14 (disable<br>open-load) is set, the open-<br>load status will be ignored. |

Table 19. SPI - Input data and status register 1

| Input register 1 (write) |          |         | Status register 1 (read)    |                                                                                                                                                                    |
|--------------------------|----------|---------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                      | Name     | Comment | Name                        | Comment                                                                                                                                                            |
| 15                       | Not used |         | Always 1                    | A broken VCC-or SPI-<br>connection of the<br>L99MOD51XP can be<br>detected by the<br>microcontroller, because all<br>16 bits low or high are not a<br>valid frame. |
| 14                       | Not used |         | V <sub>S</sub> over-voltage | In case of an over-voltage or undervoltage event the corresponding bit is set and the outputs are deactivated.                                                     |
| 13                       | Not used |         | V <sub>S</sub> undervoltage | In case of an over-voltage or undervoltage event the corresponding bit is set and the outputs are deactivated.                                                     |



DS12667 Rev 6 25/33

Table 19. SPI - Input data and status register 1 (continued)

| Input register 1 (write) |          | Status register 1 (read) |                        |                                                                                                                                                              |
|--------------------------|----------|--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                      | Name     | Comment                  | Name                   | Comment                                                                                                                                                      |
| 12                       | Not used |                          | Thermal<br>shutdown    | In case of a thermal shutdown all outputs are switched off. The microcontroller has to clear the TSD bit by setting the reset bit to reactivate the outputs. |
| 11                       | Not used |                          | Temperature<br>warning | This bit is for information purpose only. It can be used for a thermal management by the microcontroller to avoid a thermal shutdown.                        |

Table 19. SPI - Input data and status register 1 (continued)

|     | Input reg                     | gister 1 (write)                                                                                                                                                                                                                                                                                           | Status register 1 (read) |                                                                                                                                                                                                                                                                                                                                                               |
|-----|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Name                          | Comment                                                                                                                                                                                                                                                                                                    | Name                     | Comment                                                                                                                                                                                                                                                                                                                                                       |
| 10  | OUT5 OC<br>recovery<br>enable | In case of an over-current event the over-current status bit (status register 0) is set and the output is switched off. If the over-current recovery enable bit is set the output will be automatically reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle | Not ready bit            | After switching the device from standby mode to active mode an internal timer is started to allow charge pump to settle before the outputs can be activated. This bit is cleared automatically after start up time has finished. Since this bit is controlled by internal clock it can be used for synchronizing testing events(e.g. measuring filter times). |
| 9   | OUT4 OC<br>recovery<br>enable | (Bit 13 of Input data register 1).                                                                                                                                                                                                                                                                         | 0                        | Not used.                                                                                                                                                                                                                                                                                                                                                     |
| 8   | OUT3 OC<br>recovery<br>enable | Depending on occurrence of overcurrent event and internal clock phase it is                                                                                                                                                                                                                                | OUT5-HS<br>open-load     |                                                                                                                                                                                                                                                                                                                                                               |
| 7   | OUT2 OC<br>recovery<br>enable | possible that one recovery cycle is executed even if this bit is set to zero.                                                                                                                                                                                                                              | OUT4-HS<br>open-load     | The open-load detection monitors the load current in                                                                                                                                                                                                                                                                                                          |
| 6   | OUT1 OC<br>recovery<br>enable |                                                                                                                                                                                                                                                                                                            | OUT3-HS<br>open-load     | each activated output stage. If<br>the load current is below the<br>open-load detection threshold<br>for at least 1 ms (t <sub>dOL</sub> ) the                                                                                                                                                                                                                |
| 5   | OUT5 PWM<br>enable            |                                                                                                                                                                                                                                                                                                            | OUT3-LS<br>open-load     | corresponding open-load bit is set. Due to mechanical                                                                                                                                                                                                                                                                                                         |
| 4   | OUT4 PWM                      |                                                                                                                                                                                                                                                                                                            | OUT2-HS                  | /electrical inertia of typical loads a short activation of the                                                                                                                                                                                                                                                                                                |
|     | enable                        | If the PWM enable bit is set and the output is                                                                                                                                                                                                                                                             | open-load                | outputs (e.g. 3ms) can be used to test the open-load                                                                                                                                                                                                                                                                                                          |
| 3   | OUT3 PWM<br>enable            | enabled (input register 0) the output is switched on if PWM input is high and switched off if PWM input is low.                                                                                                                                                                                            | OUT2-LS                  | status without changing the                                                                                                                                                                                                                                                                                                                                   |
|     |                               |                                                                                                                                                                                                                                                                                                            | open-load                | mechanical/electrical state of the loads.                                                                                                                                                                                                                                                                                                                     |
| 2   | OUT2 PWM enable               |                                                                                                                                                                                                                                                                                                            | OUT1-HS<br>open-load     |                                                                                                                                                                                                                                                                                                                                                               |
| 1   | OUT1 PWM<br>enable            | 10 1011.                                                                                                                                                                                                                                                                                                   | OUT1-LS<br>open-load     | -                                                                                                                                                                                                                                                                                                                                                             |
| 0   | 1                             |                                                                                                                                                                                                                                                                                                            | No error bit             | A logical NOR-combination of<br>all bits 1 to 14 in both status<br>registers. If bit 14 (Disable<br>Open-Load) is set, the open-<br>load status will be ignored                                                                                                                                                                                               |



DS12667 Rev 6 27/33

### 6 Package and PCB thermal data

### 6.1 PowerSSO-36 thermal data

Figure 10. PowerSSO-36 2 layer PCB



Figure 11. PowerSSO-36 4 layer PCB



Note:

Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (board finish thickness 1.6 mm ±10%, board double layer and four layers, board dimension 129 mm x 60 mm, board material FR4, Cu thickness 0.070 mm (outer layers), Cu thickness 0.035 mm (inner layers), thermal vias separation 1.2 mm, thermal via diameter 0.3 mm ±0.08 mm, Cu thickness on vias 0.025 mm, footprint dimension 4.1 mm x 6.5 mm). 4-layer PCB: Cu on mid1 and mid2 layer: 76.45 cm². Cu on bottom layer: 68.8 cm².  $Z_{th}$  measured on the major power dissipator contributor.

ZTH (°C/W) 100 10 Cu=8 cm2 1 Cu=2 cm2 Cu=foot print 4Layer 0.1 0.001 0.01 0.1 1 10 100 1000 Time (s)

Figure 12. PowerSSO-36 thermal impedance junction to ambient vs PCB copper area



DS12667 Rev 6

# 7 Package and packing information

### 7.1 ECOPACK packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

### 7.2 PowerSSO-36 package information



Figure 13. PowerSSO-36 package dimensions

Table 20. PowerSSO-36 mechanical data

| Symbol | Millimeters |      |       |  |
|--------|-------------|------|-------|--|
| Symbol | Min.        | Тур. | Max.  |  |
| А      | -           | -    | 2.45  |  |
| A2     | 2.15        | -    | 2.35  |  |
| a1     | 0           | -    | 0.1   |  |
| b      | 0.18        | -    | 0.36  |  |
| С      | 0.23        | -    | 0.32  |  |
| D *    | 10.10       | -    | 10.50 |  |
| E *    | 7.4         | -    | 7.6   |  |
| е      | -           | 0.5  | -     |  |
| e3     | -           | 8.5  | -     |  |
| F      |             | 2.3  |       |  |

| Symbol | Millimeters |      |        |  |
|--------|-------------|------|--------|--|
| Symbol | Min.        | Тур. | Max.   |  |
| G      | -           | -    | 0.1    |  |
| G1     | -           | -    | 0.06   |  |
| Н      | 10.1        | -    | 10.5   |  |
| h      | -           | -    | 0.4    |  |
| k      | 0°          |      | 8°     |  |
| L      | 0.55        | -    | 0.85   |  |
| N      | -           | -    | 10 deg |  |
| X      | 4.3         | -    | 5.2    |  |
| Y      | 6.9         | -    | 7.5    |  |

Table 20. PowerSSO-36 mechanical data (continued)

### 7.3 PowerSSO-36 packing information

Figure 14. PowerSSO-36 tape and reel shipment (suffix "TR") **REEL DIMENSIONS** Base Qty 1000 **Bulk Qty** 1000 A (max) 330 B (min) 1.5 C (±0.2) 13 20.2 G (+2 / -0) 24.4 N (min) 100 T (max) 30.4 TAPE DIMENSIONS According to Electronic Industries Association (EIA) Standard 481 rev. A, Feb. 1986 TOP COVER TAPE Tape width 24 Tape Hole Spacing P0 (±0.1) 4 Component Spacing 12 Hole Diameter D (±0.05) 1.55 **Hole Diameter** D1 (min) 1.5 **Hole Position** F (±0.1) 11.5 User Direction of Feed Compartment Depth K (max) 2.85 Hole Spacing P1 (±0.1) 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 Start Top No components Components No components cover 500mm min 500mm min tape Empty components pockets sealed with cover tape. User Direction of Feed User direction of feed

577

DS12667 Rev 6 31/33

Revision history L99MOD51XP

# 8 Revision history

Table 21. Document revision history

| Date        | Revision | Changes                                                                                                                                          |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Jul-2018 | 1        | Initial release.                                                                                                                                 |
| 09-Nov-2018 | 2        | Added Section 6: Package and PCB thermal data.                                                                                                   |
| 08-Apr-2019 | 3        | Updated Figure 1: Block diagram.                                                                                                                 |
| 13-Jun-2019 | 4        | Updated the maturity from target specification to production data.                                                                               |
| 25-Sep-2019 | 5        | Updated:  - Table 2: Pin definitions and functions;  - Section 5.2: Chip Select Not (CSN).  Removed Section 4.8: Test mode.  Minor text changes. |
| 25-Oct-2019 | 6        | Updated <i>Applications</i> on cover page. Minor text changes                                                                                    |