

# ispMACH® 4000ZE Family

1.8 V In-System Programmable
Ultra Low Power PLDs

October 2015 Data Sheet DS1022

#### **Features**

#### ■ High Performance

- f<sub>MAX</sub> = 260 MHz maximum operating frequency
- t<sub>PD</sub> = 4.4 ns propagation delay
- Up to four global clock pins with programmable clock polarity control
- Up to 80 PTs per output

#### Ease of Design

- Flexible CPLD macrocells with individual clock, reset, preset and clock enable controls
- Up to four global OE controls
- Individual local OE control per I/O pin
- Excellent First-Time-Fit<sup>™</sup> and refit
- Wide input gating (36 input logic blocks) for fast counters, state machines and address decoders

#### ■ Ultra Low Power

- Standby current as low as 10 μA typical
- 1.8V core; low dynamic power
- Operational down to 1.6 V V<sub>CC</sub>
- Superior solution for power sensitive consumer applications
- Per pin pull-up, pull-down or bus keeper control\*
- Power Guard with multiple enable signals\*

#### Broad Device Offering

- 32 to 256 macrocells
- Multiple temperature range support
  - Commercial: 0 to 90 °C junction (T<sub>i</sub>)
  - Industrial: –40 to 105 °C junction (T<sub>i</sub>)
- Space-saving ucBGA and csBGA packages\*

#### ■ Easy System Integration

- Operation with 3.3V, 2.5V, 1.8V or 1.5V LVCMOS I/O
- 5 V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI interfaces
- · Hot-socketing support
- Open-drain output option
- Programmable output slew rate
- 3.3V PCI compatible
- · I/O pins with fast setup path
- Input hysteresis\*
- 1.8V core power supply
- IEEE 1149.1 boundary scan testable
- IEEE 1532 ISC compliant
- 1.8 V In-System Programmable (ISP™) using Boundary Scan Test Access Port (TAP)
- Pb-free package options (only)
- On-chip user oscillator and timer\*

\*New enhanced features over original ispMACH 4000Z

Table 1. ispMACH 4000ZE Family Selection Guide

|                                              | ispMACH 4032ZE | ispMACH 4064ZE | ispMACH 4128ZE | ispMACH 4256ZE |
|----------------------------------------------|----------------|----------------|----------------|----------------|
| Macrocells                                   | 32             | 64             | 128            | 256            |
| t <sub>PD</sub> (ns)                         | 4.4            | 4.7            | 5.8            | 5.8            |
| t <sub>S</sub> (ns)                          | 2.2            | 2.5            | 2.9            | 2.9            |
| t <sub>CO</sub> (ns)                         | 3.0            | 3.2            | 3.8            | 3.8            |
| f <sub>MAX</sub> (MHz)                       | 260            | 241            | 200            | 200            |
| Supply Voltages (V)                          | 1.8 V          | 1.8 V          | 1.8 V          | 1.8 V          |
| Packages <sup>1</sup> (I/O + Dedicated Input | s)             |                |                |                |
| 48-Pin TQFP (7 mm x 7mm)                     | 32+4           | 32+4           |                |                |
| 64-Ball csBGA (5 mm x 5mm)                   | 32+4           | 48+4           |                |                |
| 64-Ball ucBGA (4 mm x 4mm)                   |                | 48+4           |                |                |
| 100-Pin TQFP (14 mm x 14mm)                  |                | 64+10          | 64+10          | 64+10          |
| 132-Ball ucBGA (6 mm x 6mm)                  |                |                | 96+4           |                |
| 144-Pin TQFP (20 mm x 20mm)                  |                |                | 96+4           | 96+14          |
| 144-Ball csBGA (7 mm x 7mm)                  |                | 64+10          | 96+4           | 108+4          |

<sup>1.</sup> Pb-free only.

© 2015 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Introduction

The high performance ispMACH 4000ZE family from Lattice offers an ultra low power CPLD solution. The new family is based on Lattice's industry-leading ispMACH 4000 architecture. Retaining the best of the previous generation, the ispMACH 4000ZE architecture focuses on significant innovations to combine high performance with low power in a flexible CPLD family. For example, the family's new Power Guard feature minimizes dynamic power consumption by preventing internal logic toggling due to unnecessary I/O pin activity.

The ispMACH 4000ZE combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration.

The ispMACH 4000ZE family offers densities ranging from 32 to 256 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP), Chip Scale BGA (csBGA), and Ultra Chip Scale BGA (ucBGA) packages ranging from 32 to 144 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key parameters.

A user programmable internal oscillator and a timer are included in the device for tasks like LED control, keyboard scanner and similar housekeeping type state machines. This feature can be optionally disabled to save power.

The ispMACH 4000ZE family has enhanced system integration capabilities. It supports a 1.8 V supply voltage and 3.3 V, 2.5 V, 1.8 V and 1.5 V interface voltages. Additionally, inputs can be safely driven up to 5.5 V when an I/O bank is configured for 3.3 V operation, making this family 5 V tolerant. The ispMACH 4000ZE also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. The ispMACH 4000ZE family members are 1.8 V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK, TMS, TDI and TDO are referenced to V<sub>CC</sub> (logic core).

#### **Overview**

The ispMACH 4000ZE devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which contain multiple I/O cells. This architecture is shown in Figure 1.

Figure 1. Functional Block Diagram





The I/Os in the ispMACH 4000ZE are split into two banks. Each bank has a separate I/O power supply. Inputs can support a variety of standards independent of the chip or bank power supply. Outputs support the standards compatible with the power supply provided to the bank. Support for a variety of standards helps designers implement designs in mixed voltage environments. In addition, 5 V tolerant inputs are specified within an I/O bank that is connected to a V<sub>CCO</sub> of 3.0 V to 3.6 V for LVCMOS 3.3, LVTTL and PCI interfaces.

### **Architecture**

There are a total of two GLBs in the ispMACH 4032ZE, increasing to 16 GLBs in the ispMACH 4256ZE. Each GLB has 36 inputs. All GLB inputs come from the GRP and all outputs from the GLB are brought back into the GRP to be connected to the inputs of any other GLB on the device. Even if feedback signals return to the same GLB, they still must go through the GRP. This mechanism ensures that GLBs communicate with each other with consistent and predictable delays. The outputs from the GLB are also sent to the ORP. The ORP then sends them to the associated I/O cells in the I/O block.

### **Generic Logic Block**

The ispMACH 4000ZE GLB consists of a programmable AND array, logic allocator, 16 macrocells and a GLB clock generator. Macrocells are decoupled from the product terms through the logic allocator and the I/O pins are decoupled from macrocells through the ORP. Figure 2 illustrates the GLB.

Figure 2. Generic Logic Block



### **AND Array**

The programmable AND Array consists of 36 inputs and 83 output product terms. The 36 inputs from the GRP are used to form 72 lines in the AND Array (true and complement of the inputs). Each line in the array can be connected to any of the 83 output product terms via a wired-AND. Each of the 80 logic product terms feed the logic allocator with the remaining three control product terms feeding the Shared PT Clock, Shared PT Initialization and Shared PT OE. The Shared PT Clock and Shared PT Initialization signals can optionally be inverted before being fed to the macrocells.

Every set of five product terms from the 80 logic product terms forms a product term cluster starting with PT0. There is one product term cluster for every macrocell in the GLB. Figure 3 is a graphical representation of the AND Array.



Figure 3. AND Array



### **Enhanced Logic Allocator**

Within the logic allocator, product terms are allocated to macrocells in product term clusters. Each product term cluster is associated with a macrocell. The cluster size for the ispMACH 4000ZE family is 4+1 (total 5) product terms. The software automatically considers the availability and distribution of product term clusters as it fits the functions within a GLB. The logic allocator is designed to provide two speed paths: 20-PT Speed Locking path and an up to 80-PT path. The availability of these two paths lets designers trade timing variability for increased performance.

The enhanced Logic Allocator of the ispMACH 4000ZE family consists of the following blocks:

- Product Term Allocator
- Cluster Allocator
- Wide Steering Logic

Figure 4 shows a macrocell slice of the Logic Allocator. There are 16 such slices in the GLB.

Figure 4. Macrocell Slice





#### **Product Term Allocator**

The product term allocator assigns product terms from a cluster to either logic or control applications as required by the design being implemented. Product terms that are used as logic are steered into a 5-input OR gate associated with the cluster. Product terms that used for control are steered either to the macrocell or I/O cell associated with the cluster. Table 2 shows the available functions for each of the five product terms in the cluster.

Table 2. Individual PT Steering

| Product Term   | Logic    | Control                                                                     |
|----------------|----------|-----------------------------------------------------------------------------|
| PT <i>n</i>    | Logic PT | Single PT for XOR/OR                                                        |
| PT <i>n</i> +1 | Logic PT | Individual Clock (PT Clock)                                                 |
| PTn+2          | Logic PT | Individual Initialization or Individual Clock Enable (PT Initialization/CE) |
| PT <i>n</i> +3 | Logic PT | Individual Initialization (PT Initialization)                               |
| PT <i>n</i> +4 | Logic PT | Individual OE (PTOE)                                                        |

#### **Cluster Allocator**

The cluster allocator allows clusters to be steered to neighboring macrocells, thus allowing the creation of functions with more product terms. Table 3 shows which clusters can be steered to which macrocells. Used in this manner, the cluster allocator can be used to form functions of up to 20 product terms. Additionally, the cluster allocator accepts inputs from the wide steering logic. Using these inputs, functions up to 80 product terms can be created.

Table 3. Available Clusters for Each Macrocell

| Macrocell |     | Available | Clusters |     |
|-----------|-----|-----------|----------|-----|
| MO        |     | C0        | C1       | C2  |
| M1        | C0  | C1        | C2       | C3  |
| M2        | C1  | C2        | C3       | C4  |
| M3        | C2  | C3        | C4       | C5  |
| M4        | C3  | C4        | C5       | C6  |
| M5        | C4  | C5        | C6       | C7  |
| M6        | C5  | C6        | C7       | C8  |
| M7        | C6  | C7        | C8       | C9  |
| M8        | C7  | C8        | C9       | C10 |
| M9        | C8  | C9        | C10      | C11 |
| M10       | C9  | C10       | C11      | C12 |
| M11       | C10 | C11       | C12      | C13 |
| M12       | C11 | C12       | C13      | C14 |
| M13       | C12 | C13       | C14      | C15 |
| M14       | C13 | C14       | C15      | _   |
| M15       | C14 | C15       | _        | _   |



### **Wide Steering Logic**

The wide steering logic allows the output of the cluster allocator n to be connected to the input of the cluster allocator n+4. Thus, cluster chains can be formed with up to 80 product terms, supporting wide product term functions and allowing performance to be increased through a single GLB implementation. Table 4 shows the product term chains.

Table 4. Product Term Expansion Capability

| Expansion<br>Chains | Macrocells Associated with Expansion Chain (with Wrap Around)      | Max PT/<br>Macrocell |
|---------------------|--------------------------------------------------------------------|----------------------|
| Chain-0             | $M0 \rightarrow M4 \rightarrow M8 \rightarrow M12 \rightarrow M0$  | 75                   |
| Chain-1             | $M1 \rightarrow M5 \rightarrow M9 \rightarrow M13 \rightarrow M1$  | 80                   |
| Chain-2             | $M2 \rightarrow M6 \rightarrow M10 \rightarrow M14 \rightarrow M2$ | 75                   |
| Chain-3             | $M3 \rightarrow M7 \rightarrow M11 \rightarrow M15 \rightarrow M3$ | 70                   |

Every time the super cluster allocator is used, there is an incremental delay of  $t_{\text{EXP}}$ . When the super cluster allocator is used, all destinations other than the one being steered to, are given the value of ground (i.e., if the super cluster is steered to M (n+4), then M (n) is ground).

#### Macrocell

The 16 macrocells in the GLB are driven by the 16 outputs from the logic allocator. Each macrocell contains a programmable XOR gate, a programmable register/latch, along with routing for the logic and control functions. Figure 5 shows a graphical representation of the macrocell. The macrocells feed the ORP and GRP. A direct input from the I/O cell allows designers to use the macrocell to construct high-speed input registers. A programmable delay in this path allows designers to choose between the fastest possible set-up time and zero hold time.

Figure 5. Macrocell





### **Enhanced Clock Multiplexer**

The clock input to the flip-flop can select any of the four block clocks along with the shared PT clock, and true and complement forms of the optional individual term clock. An 8:1 multiplexer structure is used to select the clock. The eight sources for the clock multiplexer are as follows:

- Block CLK0
- Block CLK1
- Block CLK2
- Block CLK3
- PT Clock
- PT Clock Inverted
- Shared PT Clock
- Ground

### Clock Enable Multiplexer

Each macrocell has a 4:1 clock enable multiplexer. This allows the clock enable signal to be selected from the following four sources:

- PT Initialization/CE
- PT Initialization/CE Inverted
- Shared PT Clock
- Logic High

#### **Initialization Control**

The ispMACH 4000ZE family architecture accommodates both block-level and macrocell-level set and reset capability. There is one block-level initialization term that is distributed to all macrocell registers in a GLB. At the macrocell level, two product terms can be "stolen" from the cluster associated with a macrocell to be used for set/reset functionality. A reset/preset swapping feature in each macrocell allows for reset and preset to be exchanged, providing flexibility.

Note that the reset/preset swapping selection feature affects power-up reset as well. All flip-flops power up to a known state for predictable system initialization. If a macrocell is configured to SET on a signal from the block-level initialization, then that macrocell will be SET during device power-up. If a macrocell is configured to RESET on a signal from the block-level initialization or is not configured for set/reset, then that macrocell will RESET on power-up. To guarantee initialization values, the  $V_{CC}$  rise must be monotonic, and the clock must be inactive until the reset delay time has elapsed.



#### **GLB Clock Generator**

Each ispMACH 4000ZE device has up to four clock pins that are also routed to the GRP to be used as inputs. These pins drive a clock generator in each GLB, as shown in Figure 6. The clock generator provides four clock signals that can be used anywhere in the GLB. These four GLB clock signals can consist of a number of combinations of the true and complement edges of the global clock signals.

Figure 6. GLB Clock Generator



### **Output Routing Pool (ORP)**

The Output Routing Pool allows macrocell outputs to be connected to any of several I/O cells within an I/O block. This provides greater flexibility in determining the pinout and allows design changes to occur without affecting the pinout. The output routing pool also provides a parallel capability for routing macrocell-level OE product terms. This allows the OE product term to follow the macrocell output as it is switched between I/O cells. The enhanced ORP of the ispMACH 4000ZE family consists of the following elements:

- · Output Routing Multiplexers
- OE Routing Multiplexers

Figure 7 shows the structure of the ORP from the I/O cell perspective. This is referred to as an ORP slice. Each ORP has as many ORP slices as there are I/O cells in the corresponding I/O block.

Figure 7. ORP Slice





## **Output Routing Multiplexers**

The details of connections between the macrocells and the I/O cells vary across devices and within a device dependent on the maximum number of I/Os available. Table 5 to Table 7 provide the connection details.

Table 5. GLB/MC/ORP Combinations for ispMACH 4256ZE

| GLB/MC       | ORP Mux Input Macrocells             |  |  |
|--------------|--------------------------------------|--|--|
| [GLB] [MC 0] | M0, M1, M2, M3, M4, M5, M6, M7       |  |  |
| [GLB] [MC 1] | M2, M3, M4, M5, M6, M7, M8, M9       |  |  |
| [GLB] [MC 2] | M4, M5, M6, M7, M8, M9, M10, M11     |  |  |
| [GLB] [MC 3] | M6, M7, M8, M9, M10, M11, M12, M13   |  |  |
| [GLB] [MC 4] | M8, M9, M10, M11, M12, M13, M14, M15 |  |  |
| [GLB] [MC 5] | M10, M11, M12, M13, M14, M15, M0, M1 |  |  |
| [GLB] [MC 6] | M12, M13, M14, M15, M0, M1, M2, M3   |  |  |
| [GLB] [MC 7] | M14, M15, M0, M1, M2, M3, M4, M5     |  |  |

#### Table 6. GLB/MC/ORP Combinations for ispMACH 4128ZE

| GLB/MC        | ORP Mux Input Macrocells             |  |  |
|---------------|--------------------------------------|--|--|
| [GLB] [MC 0]  | M0, M1, M2, M3, M4, M5, M6, M7       |  |  |
| [GLB] [MC 1]  | M1, M2, M3, M4, M5, M6, M7, M8       |  |  |
| [GLB] [MC 2]  | M2, M3, M4, M5, M6, M7, M8, M9       |  |  |
| [GLB] [MC 3]  | M4, M5, M6, M7, M8, M9, M10, M11     |  |  |
| [GLB] [MC 4]  | M5, M6, M7, M8, M9, M10, M11, M12    |  |  |
| [GLB] [MC 5]  | M6, M7, M8, M9, M10, M11, M12, M13   |  |  |
| [GLB] [MC 6]  | M8, M9, M10, M11, M12, M13, M14, M15 |  |  |
| [GLB] [MC 7]  | M9, M10, M11, M12, M13, M14, M15, M0 |  |  |
| [GLB] [MC 8]  | M10, M11, M12, M13, M14, M15, M0, M1 |  |  |
| [GLB] [MC 9]  | M12, M13, M14, M15, M0, M1, M2, M3   |  |  |
| [GLB] [MC 10] | M13, M14, M15, M0, M1, M2, M3, M4    |  |  |
| [GLB] [MC 11] | M14, M15, M0, M1, M2, M3, M4, M5     |  |  |

Table 7. GLB/MC/ORP Combinations for ispMACH 4032ZE and 4064ZE

| GLB/MC        | ORP Mux Input Macrocells             |  |  |
|---------------|--------------------------------------|--|--|
| [GLB] [MC 0]  | M0, M1, M2, M3, M4, M5, M6, M7       |  |  |
| [GLB] [MC 1]  | M1, M2, M3, M4, M5, M6, M7, M8       |  |  |
| [GLB] [MC 2]  | M2, M3, M4, M5, M6, M7, M8, M9       |  |  |
| [GLB] [MC 3]  | M3, M4, M5, M6, M7, M8, M9, M10      |  |  |
| [GLB] [MC 4]  | M4, M5, M6, M7, M8, M9, M10, M11     |  |  |
| [GLB] [MC 5]  | M5, M6, M7, M8, M9, M10, M11, M12    |  |  |
| [GLB] [MC 6]  | M6, M7, M8, M9, M10, M11, M12, M13   |  |  |
| [GLB] [MC 7]  | M7, M8, M9, M10, M11, M12, M13, M14  |  |  |
| [GLB] [MC 8]  | M8, M9, M10, M11, M12, M13, M14, M15 |  |  |
| [GLB] [MC 9]  | M9, M10, M11, M12, M13, M14, M15, M0 |  |  |
| [GLB] [MC 10] | M10, M11, M12, M13, M14, M15, M0, M1 |  |  |
| [GLB] [MC 11] | M11, M12, M13, M14, M15, M0, M1, M2  |  |  |
| [GLB] [MC 12] | M12, M13, M14, M15, M0, M1, M2, M3   |  |  |



| [GLB] [MC 13] | M13, M14, M15, M0, M1, M2, M3, M4 |
|---------------|-----------------------------------|
| [GLB] [MC 14] | M14, M15, M0, M1, M2, M3, M4, M5  |
| [GLB] [MC 15] | M15, M0, M1, M2, M3, M4, M5, M6   |

### **Output Enable Routing Multiplexers**

The OE Routing Pool provides the corresponding local output enable (OE) product term to the I/O cell.

#### I/O Cell

The I/O cell contains the following programmable elements: output buffer, input buffer, OE multiplexer, Power Guard and bus maintenance circuitry. Figure 8 details the I/O cell.

Figure 8. I/O Cell



Each output supports a variety of output standards dependent on the  $V_{CCO}$  supplied to its I/O bank. Outputs can also be configured for open drain operation. Each input can be programmed to support a variety of standards, independent of the  $V_{CCO}$  supplied to its I/O bank. The I/O standards supported are:

- LVTTL
   LVCMOS 1.8
   LVCMOS 1.5
- LVCMOS 2.5
   3.3 V PCI Compatible

All of the I/Os and dedicated inputs have the capability to provide a bus-keeper latch, pull-up resistor or pull-down resistor selectable on a "per-pin" basis. A fourth option is to provide none of these. The default in both hardware and software is such that when the device is erased or if the user does not specify, the input structure is configured to be a Pull-down Resistor.

Each ispMACH 4000ZE device I/O has an individually programmable output slew rate control bit. Each output can be individually configured for fast slew or slow slew. The typical edge rate difference between fast and slow slew setting is 20%. For high-speed designs with long, unterminated traces, the slow-slew rate will introduce fewer



reflections, less noise and keep ground bounce to a minimum. For designs with short traces or well terminated lines, the fast slew rate can be used to achieve the highest speed.

The ispMACH 4000ZE family has an always on, 200 mV typical hysteresis for each input operational at 3.3 V and 2.5 V. This provides improved noise immunity for slow transitioning signals.

#### **Power Guard**

Power Guard allows easier achievement of standby current in the system. As shown in Figure 9, this feature consists of an enabling multiplexer between an I/O pin and input buffer, and its associated circuitry inside the device.

If the enable signal (E) is held low, all inputs (D) can be optionally isolated (guarded), such that, if any of these were toggled, it would not cause any toggle on internal pins (Q), thus, a toggling I/O pin will not cause any internal dynamic power consumption.

Figure 9. Power Guard



All the I/O pins in a block share a common Power Guard Enable signal. For a block of I/Os, this signal is called a Block Input Enable (BIE) signal. BIE can be internally generated using MC logic, or could come from external sources using one of the user I/O or input pins.

Any I/O pin in the block can be programmed to ignore the BIE signal. Thus, the feature can be enabled or disabled on a pin-by-pin basis.

Figure 10 shows Power Guard and BIE across multiple I/Os in a block that has eight I/Os.



Figure 10. Power Guard and BIE in a Block with 8 I/Os



The number of BIE inputs, thus the number of Power Guard "Blocks" that can exist in a device, depends on the device size. Table 8 shows the number of BIE signals available in the ispMACH 4000ZE family. The number of I/Os available in each block is shown in the Ordering Information section of this data sheet.

Table 8. Number of BIE Signals Available in ispMACH 4000ZE Devices

| Device         | Number of Logic Blocks, Power Guard Blocks and BlE Signals |
|----------------|------------------------------------------------------------|
| ispMACH 4032ZE | Two (Blocks: A and B)                                      |
| ispMACH 4064ZE | Four (Blocks: A, B, C and D)                               |
| ispMACH 4128ZE | Eight (Blocks: A, B, C,, H)                                |
| ispMACH 4256ZE | Sixteen (Blocks: A, B, C,, P)                              |



### **Power Guard for Dedicated Inputs**

Power Guard can optionally be applied to the dedicated inputs. The dedicated inputs and clocks are controlled by the BIE of the logic blocks shown in Table 9 and Table 10.

Table 9. Dedicated Clock Inputs to BIE Association

| CLK/I    | 32 MC Block | 64MC Block | 128MC Block | 256MC Block |
|----------|-------------|------------|-------------|-------------|
| CLK0 / I | A           | A          | A           | A           |
| CLK1 / I | A           | В          | D           | Н           |
| CLK2 / I | В           | С          | E           | I           |
| CLK3 / I | В           | D          | Н           | Р           |

Table 10. Dedicated Inputs to BIE Association

| Dedicated Input | 4064ZE Block | 4128ZE Block | 4256ZE Block |
|-----------------|--------------|--------------|--------------|
| 0               | Α            | В            | D            |
| 1               | В            | С            | E            |
| 2               | В            | D            | G            |
| 3               | С            | F            | G            |
| 4               | D            | G            | J            |
| 5               | D            | Н            | L            |
| 6               | _            | _            | M            |
| 7               | _            | _            | 0            |
| 8               | _            | _            | 0            |
| 9               | _            | _            | В            |

For more information on the Power Guard function refer to TN1174, Advanced Features of the ispMACH 4000ZE Family.

## Global OE (GOE) and Block Input Enable (BIE) Generation

Most ispMACH 4000ZE family devices have a 4-bit wide Global OE (GOE) Bus (Figure 11), except the ispMACH 4032 device that has a 2-bit wide Global OE Bus (Figure 12). This bus is derived from a 4-bit internal global OE (GOE) PT bus and two dual purpose I/O or GOE pins. Each signal that drives the bus can optionally be inverted.

Each GLB has a block-level OE PT that connects to all bits of the Global OE PT bus with four fuses. Hence, for a 256-macrocell device (with 16 blocks), each line of the bus is driven from 16 OE product terms. Figures 9 and 10 show a graphical representation of the global OE generation.

The block-level OE PT of each GLB is also tied to Block Input Enable (BIE) of that block. Hence, for a 256-macrocell device (with 16 blocks), each block's BIE signal is driven by block-level OE PT from each block.



Figure 11. Global OE Generation for All Devices Except ispMACH 4032ZE



Figure 12. Global OE Generation for ispMACH 4032ZE





## **On-Chip Oscillator and Timer**

An internal oscillator is provided for use in miscellaneous housekeeping functions such as watchdog heartbeats, digital de-glitch circuits and control state machines. The oscillator is disabled by default to save power. Figure 13 shows the block diagram of the oscillator and timer block.

Figure 13. On-Chip Oscillator and Timer



Table 11. On-Chip Oscillator and Timer Signal Names

| Signal Name | Input or Out-<br>put | Optional /<br>Required | Description                                                        |
|-------------|----------------------|------------------------|--------------------------------------------------------------------|
| OSCOUT      | Output               | Optional               | Oscillator Output (Nominal Frequency: 5 MHz)                       |
| TIMEROUT    | Output               | Optional               | Oscillator Frequency Divided by an integer TIMER_DIV (Default 128) |
| TIMERRES    | Input                | Optional               | Reset the Timer                                                    |
| DYNOSCDIS   | Input                | Optional               | Disables the Oscillator, resets the Timer and saves the power.     |

OSCTIMER has two outputs, OSCOUT and TIMEROUT. The outputs feed into the Global Routing Pool (GRP). From GRP, these signals can drive any macrocell input, as well as any output pin (with macrocell bypass). The output OSCOUT is the direct oscillator output with a typical frequency of 5 MHz, whereas, the output TIMEROUT is the oscillator output divided by an attribute TIMER\_DIV.

The attribute TIMER\_DIV can be: 128 (7 bits), 1024 (10 bits) or 1,048,576 (20 bits). The divided output is provided for those user situations, where a very slow clock is desired. If even a slower toggling clock is desired, then the programmable macrocell resources can be used to further divide down the TIMEROUT output.

Figure 14 shows the simplified relationship among OSCOUT, TIMERRES and TIMEROUT. In the diagram, the signal " $\overline{R}$ " is an internal reset signal that is used to synchronize TIMERRES to OSCOUT. This adds one extra clock cycle delay for the first timer transition after TIMERRES.

Figure 14. Relationship Among OSCOUT, TIMERRES and TIMEROUT



Note: n = Number of bits in the divider (7, 10 or 20)

Metastability: If the signal TIMERRES is not synchronous to OSCOUT, it could make a difference of one or two clock cycles to the TIMEROUT going high the first time.



### **Some Simple Use Scenarios**

The following diagrams show a few simple examples that omit optional signals for the OSCTIMER block:

- A. An oscillator giving 5 MHz nominal clock
- B. An oscillator that can be disabled with an external signal (5 MHz nominal clock)
- C. An oscillator giving approximately 5 Hz nominal clock (TIMER\_DIV =  $2^{20}$  (1,048,576))
- D. An oscillator giving two output clocks: ~5 MHz and ~5 kHz (TIMER\_DIV= 2<sup>10</sup> (1,024))



## **OSCTIMER Integration With CPLD Fabric**

The OSCTIMER is integrated into the CPLD fabric using the Global Routing Pool (GRP). The macrocell (MC) feedback path for two macrocells is augmented with a programmable multiplexer, as shown in Figure 15. The OSCTIMER outputs (OSCOUT and TIMEROUT) can optionally drive the GRP lines, whereas the macrocell outputs can drive the optional OSCTIMER inputs TIMERRES and DYNOSCDIS.

Figure 15. OSCTIMER Integration With CPLD Fabric



Table 12 shows how these two MCs are designated in each of the ispMACH4000ZE device.



Table 12. OSC and TIMER MC Designation

| Device         | Macrocell | Block Number | MC Number |
|----------------|-----------|--------------|-----------|
| ispMACH 4032ZE | OSC MC    | A            | 15        |
|                | TIMER MC  | B            | 15        |
| ispMACH 4064ZE | OSC MC    | A            | 15        |
|                | TIMER MC  | D            | 15        |
| ispMACH 4128ZE | OSC MC    | A            | 15        |
|                | TIMER MC  | G            | 15        |
| ispMACH 4256ZE | OSC MC    | C            | 15        |
|                | TIMER MC  | F            | 15        |

## **Zero Power/Low Power and Power Management**

The ispMACH 4000ZE family is designed with high speed low power design techniques to offer both high speed and low power. With an advanced E² low power cell and non sense-amplifier design approach (full CMOS logic approach), the ispMACH 4000ZE family offers fast pin-to-pin speeds, while simultaneously delivering low standby power without needing any "turbo bits" or other power management schemes associated with a traditional sense-amplifier approach.

The zero power ispMACH 4000ZE is based on the 1.8 V ispMACH 4000Z family. With innovative circuit design changes, the ispMACH 4000ZE family is able to achieve the industry's lowest static power.

## **IEEE 1149.1-Compliant Boundary Scan Testability**

All ispMACH 4000ZE devices have boundary scan cells and are compliant to the IEEE 1149.1 standard. This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic notes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test node data to be captured and shifted out for verification. In addition, these devices can be linked into a board-level serial scan path for more board-level testing. The test access port operates with an LVCMOS interface that corresponds to the power supply voltage.

## I/O Quick Configuration

To facilitate the most efficient board test, the physical nature of the I/O cells must be set before running any continuity tests. As these tests are fast, by nature, the overhead and time that is required for configuration of the I/Os' physical nature should be minimal so that board test time is minimized. The ispMACH 4000ZE family of devices allows this by offering the user the ability to quickly configure the physical nature of the I/O cells. This quick configuration takes milliseconds to complete, whereas it takes seconds for the entire device to be programmed. Lattice's ispVM<sup>TM</sup> System programming software can either perform the quick configuration through the PC parallel port, or can generate the ATE or test vectors necessary for a third-party test system.

## **IEEE 1532-Compliant In-System Programming**

Programming devices in-system provides a number of significant benefits including: rapid prototyping, lower inventory levels, higher quality and the ability to make in-field modifications. All ispMACH 4000ZE devices provide In-System Programming (ISP™) capability through the Boundary Scan Test Access Port. This capability has been implemented in a manner that ensures that the port remains complaint to the IEEE 1149.1 standard. By using IEEE 1149.1 as the communication interface through which ISP is achieved, users get the benefit of a standard, well-defined interface. All ispMACH 4000ZE devices are also compliant with the IEEE 1532 standard.

The ispMACH 4000ZE devices can be programmed across the commercial temperature and voltage range. The PC-based Lattice software facilitates in-system programming of ispMACH 4000ZE devices. The software takes the JEDEC file output produced by the design implementation software, along with information about the scan chain, and creates a set of vectors used to drive the scan chain. The software can use these vectors to drive a scan chain via the parallel port of a PC. Alternatively, the software can output files in formats understood by common automated test equipment. This equipment can then be used to program ispMACH 4000ZE devices during the testing of a circuit board.



## **User Electronic Signature**

The User Electronic Signature (UES) allows the designer to include identification bits or serial numbers inside the device, stored in E<sup>2</sup>CMOS memory. The ispMACH 4000ZE device contains 32 UES bits that can be configured by the user to store unique data such as ID codes, revision numbers or inventory control codes.

## **Security Bit**

A programmable security bit is provided on the ispMACH 4000ZE devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, this bit defeats readback of the programmed pattern by a device programmer, securing proprietary designs from competitors. Programming and verification are also defeated by the security bit. The bit can only be reset by erasing the entire device.

## **Hot Socketing**

The ispMACH 4000ZE devices are well-suited for applications that require hot socketing capability. Hot socketing a device requires that the device, during power-up and down, can tolerate active signals on the I/Os and inputs without being damaged. Additionally, it requires that the effects of I/O pin loading be minimal on active signals. The isp-MACH 4000ZE devices provide this capability for input voltages in the range 0 V to 3.0 V.

## **Density Migration**

The ispMACH 4000ZE family has been designed to ensure that different density devices in the same package have the same pin-out. Furthermore, the architecture ensures a high success rate when performing design migration from lower density parts to higher density parts. In many cases, it is possible to shift a lower utilization design targeted for a high density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case.



# Absolute Maximum Ratings<sup>1, 2, 3, 4</sup>

- Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional
  operation of the device at these or any other conditions above those indicated in the operational sections of this specification
  is not implied.
- 2. Compliance with Lattice Thermal Management document is required.
- 3. All voltages referenced to GND.
- Please refer to the Lattice ispMACH 4000V/B/C/ZC/ZE Product Family Qualification Summary for complete data, including the ESD performance data.
- 5. Undershoot of -2 V and overshoot of  $(V_{IH} (MAX) + 2 V)$ , up to a total pin voltage of 6 V is permitted for a duration of <20 ns.
- 6. Maximum of 64 I/Os per device with VIN > 3.6V is allowed.

## **Recommended Operating Conditions**

| Symbol                         |                                   | Parameter                  |                  | Max. | Units |
|--------------------------------|-----------------------------------|----------------------------|------------------|------|-------|
| V <sub>CC</sub> Supply Voltage | Standard Voltage Operation        | 1.7                        | 1.9              | V    |       |
| V <sub>CC</sub>                | Supply vollage                    | Extended Voltage Operation | 1.6 <sup>1</sup> | 1.9  | V     |
| т.                             | Junction Temperature (Commercial) |                            | 0                | 90   | °C    |
| 'j                             | Junction Temperature (Industrial) |                            | -40              | 105  | °C    |

<sup>1.</sup> Devices operating at 1.6 V can expect performance degradation up to 35%.

## **Erase Reprogram Specifications**

| Parameter             | Min.  | Max. | Units  |
|-----------------------|-------|------|--------|
| Erase/Reprogram Cycle | 1,000 | _    | Cycles |

Note: Valid over commercial temperature range.

## Hot Socketing Characteristics<sup>1,2,3</sup>

| Symbol                                       | Parameter                                                           | Condition                                                           | Min. | Тур. | Max. | Units |
|----------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|-------|
| I <sub>DK</sub> Input or I/O Leakage Current | $0 \le V_{IN} \le 3.0 \text{ V}, \text{ Tj} = 105 ^{\circ}\text{C}$ | _                                                                   | ±30  | ±150 | μΑ   |       |
|                                              | Input of 1/O Leakage Current                                        | $0 \le V_{IN} \le 3.0 \text{ V}, \text{ Tj} = 130 ^{\circ}\text{C}$ | _    | ±30  | ±200 | μΑ    |

<sup>1.</sup> Insensitive to sequence of  $V_{CCO}$  or  $V_{CCO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCO}$ , provided  $(V_{IN} - V_{CCO}) \le 3.6 \text{ V}$ .

<sup>2.</sup>  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCO} < V_{CCO}$  (MAX).

<sup>3.</sup>  $I_{DK}$  is additive to  $I_{PU}$ ,  $I_{PD}$  or  $I_{BH}$ . Device defaults to pull-down until fuse circuitry is active.



## I/O Recommended Operating Conditions

|                     | V <sub>CCO</sub> (V) <sup>1</sup> |      |  |  |  |  |  |
|---------------------|-----------------------------------|------|--|--|--|--|--|
| Standard            | Min.                              | Max. |  |  |  |  |  |
| LVTTL               | 3.0                               | 3.6  |  |  |  |  |  |
| LVCMOS 3.3          | 3.0                               | 3.6  |  |  |  |  |  |
| Extended LVCMOS 3.3 | 2.7                               | 3.6  |  |  |  |  |  |
| LVCMOS 2.5          | 2.3                               | 2.7  |  |  |  |  |  |
| LVCMOS 1.8          | 1.65                              | 1.95 |  |  |  |  |  |
| LVCMOS 1.5          | 1.4                               | 1.6  |  |  |  |  |  |
| PCI 3.3             | 3.0                               | 3.6  |  |  |  |  |  |

<sup>1.</sup> Typical values for  $\ensuremath{V_{\text{CCO}}}$  are the average of the min. and max. values.

### **DC Electrical Characteristics**

### **Over Recommended Operating Conditions**

| Symbol                                            | Parameter                             | Condition                                                             | Min.                    | Тур. | Max.                    | Units |
|---------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------|-------------------------|------|-------------------------|-------|
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 2</sup> | Input Leakage Current                 | $0 \le V_{IN} < V_{CCO}$                                              | _                       | 0.5  | 1                       | μΑ    |
| I <sub>IH</sub> <sup>1</sup>                      | Input High Leakage Current            | $V_{CCO} < V_{IN} \le 5.5V$                                           | _                       | _    | 10                      | μΑ    |
| I <sub>PU</sub>                                   | I/O Weak Pull-up Resistor Current     | $0 \le V_{IN} \le 0.7V_{CCO}$                                         | -20                     | _    | -150                    | μΑ    |
| I <sub>PD</sub>                                   | I/O Weak Pull-down Resistor Current   | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{IH}$ (MAX)                        | 30                      | _    | 150                     | μΑ    |
| I <sub>BHLS</sub>                                 | Bus Hold Low Sustaining Current       | V <sub>IN</sub> = V <sub>IL</sub> (MAX)                               | 30                      | _    | _                       | μΑ    |
| I <sub>BHHS</sub>                                 | Bus Hold High Sustaining Current      | V <sub>IN</sub> = 0.7 V <sub>CCO</sub>                                | -20                     | _    | _                       | μΑ    |
| I <sub>BHLO</sub>                                 | Bus Hold Low Overdrive Current        | $0V \le V_{IN} \le V_{BHT}$                                           | _                       | _    | 150                     | μΑ    |
| I <sub>внно</sub>                                 | Bus Hold High Overdrive Current       | $V_{BHT} \le V_{IN} \le V_{CCO}$                                      | _                       | _    | -150                    | μΑ    |
| V <sub>BHT</sub>                                  | Bus Hold Trip Points                  | _                                                                     | V <sub>CCO</sub> * 0.35 | _    | V <sub>CCO</sub> * 0.65 | V     |
| C <sub>1</sub>                                    | I/O Capacitance <sup>3</sup>          | V <sub>CCO</sub> = 3.3 V, 2.5 V, 1.8 V, 1.5 V                         | _                       | 8    | _                       | pf    |
| O <sub>1</sub>                                    | 1/O Capacitance                       | $V_{CC}$ = 1.8 V, $V_{IO}$ = 0 to $V_{IH}$ (MAX)                      | _                       | 0    | _                       | рі    |
| C                                                 | Clock Capacitance <sup>3</sup>        | V <sub>CCO</sub> = 3.3 V, 2.5 V, 1.8 V, 1.5 V                         | _                       | 6    | _                       | nf    |
| C <sub>2</sub> Clock Capacitanc                   | Опоск Сараспансе                      | $V_{CC} = 1.8 \text{ V}, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | _                       | 0    | _                       | pf    |
| <u></u>                                           | Global Input Capacitance <sup>3</sup> | V <sub>CCO</sub> = 3.3 V, 2.5 V, 1.8 V, 1.5 V                         | _                       | 6    | _                       | nf    |
| C <sub>3</sub> Glo                                | Giobai iriput Gapacitance             | $V_{CC} = 1.8 \text{ V}, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | _                       | 0    | _                       | pf    |

<sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

<sup>2.</sup> I<sub>IH</sub> excursions of up to 1.5μA maximum per pin above the spec limit may be observed for certain voltage conditions on no more than 10% of the device's I/O pins.

<sup>3.</sup> Measured  $T_A = 25^{\circ}C$ , f = 1.0 MHz.



## **Supply Current**

To minimize transient current during power-on, configure CPLD I/Os to a pull-up or float state. If this logic scenario is not possible, then the recommended power sequence should assert VCC and VCCO at the same time or VCC before VCCO.

| Symbol                       | Parameter                      | Condition                                                        | Min. | Тур. | Max. | Units |
|------------------------------|--------------------------------|------------------------------------------------------------------|------|------|------|-------|
| ispMACH 4                    | 032ZE                          | ·                                                                | •    |      |      |       |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 50   | _    | μΑ    |
| ICC <sup>1, 2, 3, 5, 6</sup> | Operating Power Supply Current | Vcc = 1.9 V, T <sub>A</sub> = 0 to 70 °C                         | _    | 58   | _    | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 60   | _    | μΑ    |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 10   | _    | μΑ    |
| ICC <sup>4, 5, 6</sup>       | Standby Power Supply Current   | Vcc = 1.9 V, T <sub>A</sub> = 0 to 70 °C                         | _    | 13   | 25   | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 15   | 40   | μΑ    |
| ispMACH 4                    | 064ZE                          | ·                                                                | •    |      |      |       |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 80   | _    | μΑ    |
| ICC <sup>1, 2, 3, 5, 6</sup> | Operating Power Supply Current | Vcc = 1.9 V, T <sub>A</sub> = 0 to 70 °C                         | _    | 89   | _    | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 92   | _    | μΑ    |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 11   | _    | μΑ    |
| CC <sup>4, 5, 6</sup>        | Standby Power Supply Current   | Vcc = 1.9 V, T <sub>A</sub> = 0 to 70 °C                         | _    | 15   | 30   | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 18   | 50   | μΑ    |
| ispMACH 4                    | 128ZE                          | ·                                                                | •    | •    |      |       |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 168  | _    | μΑ    |
| ICC <sup>1, 2, 3, 5, 6</sup> | Operating Power Supply Current | Vcc = 1.9 V, T <sub>A</sub> = 0 to 70 °C                         | _    | 190  | _    | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 195  | _    | μΑ    |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 12   | _    | μΑ    |
| ICC <sup>4, 5, 6</sup>       | Standby Power Supply Current   | Vcc = 1.9 V, T <sub>A</sub> = 0 to 70 °C                         | _    | 16   | 40   | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 19   | 60   | μΑ    |
| ispMACH 4                    | 256ZE                          | ·                                                                |      |      |      |       |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 341  | _    | μΑ    |
| ICC <sup>1, 2, 3, 5, 6</sup> | Operating Power Supply Current | $Vcc = 1.9 \text{ V}, T_A = 0 \text{ to } 70 ^{\circ}\text{C}$   | _    | 361  | _    | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 372  | _    | μΑ    |
|                              |                                | Vcc = 1.8 V, T <sub>A</sub> = 25 °C                              | _    | 13   | _    | μΑ    |
| ICC <sup>4, 5, 6</sup>       | Standby Power Supply Current   | Vcc = 1.9 V, T <sub>A</sub> = 0 to 70 °C                         | _    | 32   | 65   | μΑ    |
|                              |                                | $Vcc = 1.9 \text{ V}, T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | _    | 43   | 100  | μΑ    |

<sup>1.</sup> Frequency = 1.0 MHz.

<sup>2.</sup> Device configured with 16-bit counters.

<sup>3.</sup>  $I_{CC}$  varies with specific device configuration and operating frequency.

<sup>4.</sup>  $V_{CCO} = 3.6 \text{ V}$ ,  $V_{IN} = 0 \text{ V}$  or  $V_{CCO}$ , bus maintenance turned off.  $V_{IN}$  above  $V_{CCO}$  will add transient current above the specified standby  $I_{CC}$ .

<sup>5.</sup> Includes  $V_{\mbox{\footnotesize CCO}}$  current without output loading.

<sup>6.</sup> This operating supply current is with the internal oscillator disabled. Enabling the internal oscillator adds approximately 15 μA typical current plus additional current from any logic it drives.



## I/O DC Electrical Characteristics

#### **Over Recommended Operating Conditions**

|                         |         | V <sub>IL</sub>                     | V <sub>IH</sub>                     |         | V <sub>OL</sub>      | V <sub>OH</sub>         | l <sub>OL</sub> <sup>1</sup> | I <sub>OH</sub> <sup>1</sup> |
|-------------------------|---------|-------------------------------------|-------------------------------------|---------|----------------------|-------------------------|------------------------------|------------------------------|
| Standard                | Min (V) | Max (V)                             | Min (V)                             | Max (V) | Max (V)              | Min (V)                 | (mA)                         | (mA)                         |
| LVTTL                   | -0.3    | 0.80                                | 2.0                                 | 5.5     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| LVIIL                   | -0.5    | 0.00                                | 2.0                                 | 5.5     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 3.3              | -0.3    | 0.80                                | 2.0                                 | 5.5     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| LVOIVIOU 0.0            | 0.5     | 0.00                                | 2.0                                 | 5.5     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 2.5              | -0.3    | 0.70                                | 1.70                                | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| LVOIVIOU 2.5            | 0.5     | 0.70                                | 1.70                                |         | 0.0                  | 0.20                    | V <sub>CCO</sub> - 0.20      | 0.1                          |
| LVCMOS 1.8              | -0.3    | 0.35 * V <sub>CC</sub>              | 0.65 * V <sub>CC</sub>              | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.45 | 2.0                          | -2.0                         |
| LVCIVIOS 1.0            | -0.5    | 0.55 VCC                            | 0.03 VCC                            | 3.0     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 1.5 <sup>2</sup> | -0.3    | 0.35 * V <sub>CC</sub>              | 0.65 * V <sub>CC</sub>              | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.45 | 2.0                          | -2.0                         |
| LVOIVIOU 1.5            | 0.0     | 0.00 4.00                           | 0.03 400                            |         | 0.0                  | 0.20                    | V <sub>CCO</sub> - 0.20      | 0.1                          |
| PCI 3.3                 | -0.3    | 0.3 * 3.3 * (V <sub>CC</sub> / 1.8) | 0.5 * 3.3 * (V <sub>CC</sub> / 1.8) | 5.5     | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub>    | 1.5                          | -0.5                         |

<sup>1.</sup> The average DC current drawn by I/Os between adjacent bank GND connections, or between the last GND in an I/O bank and the end of the I/O bank, as shown in the logic signals connection table, shall not exceed *n*\*8mA. Where *n* is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank.

<sup>2.</sup> For 1.5 V inputs, there may be an additional DC current drawn from  $V_{CC}$ , if the ispMACH 4000ZE  $V_{CC}$  and the  $V_{CC}$  of the driving device ( $V_{CC}$ d-d; that determines steady state  $V_{IH}$ ) are in the extreme range of their specifications. Typically, DC current drawn from  $V_{CC}$  will be  $2\mu$ A per input.





## ispMACH 4000ZE External Switching Characteristics

### **Over Recommended Operating Conditions**

|                                      |                                                                            | LC40 | 32ZE | LC40 | 64ZE |      | All De | evices |      |       |
|--------------------------------------|----------------------------------------------------------------------------|------|------|------|------|------|--------|--------|------|-------|
|                                      |                                                                            | _    | 4    | _    | 4    | _    | -5     | _      | 7    |       |
| Parameter                            | Description <sup>1, 2</sup>                                                | Min. | Max. | Min. | Max. | Min. | Max.   | Min.   | Max. | Units |
| t <sub>PD</sub>                      | 20-PT combinatorial propagation delay                                      | _    | 4.4  | _    | 4.7  | _    | 5.8    | _      | 7.5  | ns    |
| t <sub>S</sub>                       | GLB register setup time before clock                                       | 2.2  | _    | 2.5  | _    | 2.9  | _      | 4.5    | _    | ns    |
| t <sub>ST</sub>                      | GLB register setup time before clock with T-type register                  | 2.4  | _    | 2.7  | _    | 3.1  | _      | 4.7    | _    | ns    |
| t <sub>SIR</sub>                     | GLB register setup time before clock, input register path                  | 1.0  | _    | 1.1  | _    | 1.3  | _      | 1.4    | _    | ns    |
| t <sub>SIRZ</sub>                    | GLB register setup time before clock with zero hold                        | 2.0  | _    | 2.1  | _    | 2.9  | _      | 4.0    | _    | ns    |
| t <sub>H</sub>                       | GLB register hold time after clock                                         | 0.0  | _    | 0.0  | _    | 0.0  | _      | 0.0    | _    | ns    |
| t <sub>HT</sub>                      | GLB register hold time after clock with T-type register                    | 0.0  | _    | 0.0  | _    | 0.0  | _      | 0.0    | _    | ns    |
| t <sub>HIR</sub>                     | GLB register hold time after clock, input register path                    | 1.0  | _    | 1.0  | _    | 1.3  | _      | 1.3    | _    | ns    |
| t <sub>HIRZ</sub>                    | GLB register hold time after clock, input register path with zero hold     | 0.0  | _    | 0.0  | _    | 0.0  | _      | 0.0    | _    | ns    |
| t <sub>CO</sub>                      | GLB register clock-to-output delay                                         | _    | 3.0  | _    | 3.2  | _    | 3.8    | _      | 4.5  | ns    |
| t <sub>R</sub>                       | External reset pin to output delay                                         |      | 5.0  | _    | 6.0  | _    | 7.5    | _      | 9.0  | ns    |
| t <sub>RW</sub>                      | External reset pulse duration                                              | 1.5  | _    | 1.7  | _    | 2.0  | _      | 4.0    | _    | ns    |
| t <sub>PTOE/DIS</sub>                | Input to output local product term output enable/disable                   | _    | 7.0  | _    | 8.0  | _    | 8.2    | _      | 9.0  | ns    |
| t <sub>GPTOE/DIS</sub>               | Input to output global product term output enable/disable                  | _    | 6.5  | _    | 7.0  | _    | 10.0   | _      | 10.5 | ns    |
| t <sub>GOE/DIS</sub>                 | Global OE input to output enable/disable                                   | _    | 4.5  | _    | 4.5  | _    | 5.5    | _      | 7.0  | ns    |
| t <sub>CW</sub>                      | Global clock width, high or low                                            | 1.0  | _    | 1.5  | _    | 1.8  | _      | 2.8    | _    | ns    |
| t <sub>GW</sub>                      | Global gate width low (for low transparent) or high (for high transparent) | 1.0  | _    | 1.5  | _    | 1.8  | _      | 2.8    | _    | ns    |
| t <sub>WIR</sub>                     | Input register clock width, high or low                                    | 1.0  | _    | 1.5  | _    | 1.8  | _      | 2.8    | _    | ns    |
| f <sub>MAX</sub> (Int.) <sup>3</sup> | Clock frequency with internal feedback                                     | _    | 260  | _    | 241  | _    | 200    | _      | 172  | MHz   |
| f <sub>MAX</sub> (Ext.)              | clock frequency with external feedback, $[1 / (t_S + t_{CO})]$             | _    | 192  | _    | 175  | _    | 149    | _      | 111  | MHz   |

<sup>1.</sup> Timing numbers are based on default LVCMOS 1.8 I/O buffers. Use timing adjusters provided to calculate other standards.

Timing v.0.8

<sup>2.</sup> Measured using standard switching GRP loading of 1 and 1 output switching.

<sup>3.</sup> Standard 16-bit counter using GRP feedback.



## **Timing Model**

The task of determining the timing through the ispMACH 4000ZE family, like any CPLD, is relatively simple. The timing model provided in Figure 16 shows the specific delay paths. Once the implementation of a given function is determined either conceptually or from the software report file, the delay path of the function can easily be determined from the timing model. The Lattice design tools report the timing delays based on the same timing model for a particular design. Note that the internal timing parameters are given for reference only, and are not tested. The external timing parameters are tested and guaranteed for every device. For more information on the timing model and usage, refer to TN1168, ispMACH 4000ZE Timing Model Design and Usage Guidelines.

Figure 16. ispMACH 4000ZE Timing Model





## **Over Recommended Operating Conditions**

|                       |                                                                        | LC40 | )32ZE    | LC40 |          |       |
|-----------------------|------------------------------------------------------------------------|------|----------|------|----------|-------|
|                       |                                                                        | _    | -4       | -4   |          |       |
| Parameter             | Description                                                            | Min. | Max.     | Min. | Max.     | Units |
| In/Out Delays         |                                                                        |      |          |      |          |       |
| t <sub>IN</sub>       | Input Buffer Delay                                                     | _    | 0.85     | _    | 0.90     | ns    |
| t <sub>GCLK_IN</sub>  | Global Clock Input Buffer Delay                                        | _    | 1.60     | _    | 1.60     | ns    |
| t <sub>GOE</sub>      | Global OE Pin Delay                                                    | _    | 2.25     | —    | 2.25     | ns    |
| t <sub>BUF</sub>      | Delay through Output Buffer                                            | _    | 0.75     | —    | 0.90     | ns    |
| t <sub>EN</sub>       | Output Enable Time                                                     | _    | 2.25     | _    | 2.25     | ns    |
| t <sub>DIS</sub>      | Output Disable Time                                                    | _    | 1.35     | —    | 1.35     | ns    |
| t <sub>PGSU</sub>     | Input Power Guard Setup Time                                           | _    | 3.30     | _    | 3.55     | ns    |
| t <sub>PGH</sub>      | Input Power Guard Hold Time                                            | _    | 0.00     | _    | 0.00     | ns    |
| t <sub>PGPW</sub>     | Input Power Guard BIE Minimum Pulse Width                              | _    | 5.00     | _    | 5.00     | ns    |
| t <sub>PGRT</sub>     | Input Power Guard Recovery Time Following BIE Dissertation             | _    | 5.00     | _    | 5.00     | ns    |
| <b>Routing Delays</b> |                                                                        |      | I        | 1    | I        |       |
| t <sub>ROUTE</sub>    | Delay through GRP                                                      |      | 1.60     | _    | 1.70     | ns    |
| t <sub>PDi</sub>      | Macrocell Propagation Delay                                            | _    | 0.25     | _    | 0.25     | ns    |
| t <sub>MCELL</sub>    | Macrocell Delay                                                        | _    | 0.65     | _    | 0.65     | ns    |
| t <sub>INREG</sub>    | Input Buffer to Macrocell Register Delay                               | _    | 0.90     | _    | 1.00     | ns    |
| t <sub>FBK</sub>      | Internal Feedback Delay                                                | _    | 0.55     | _    | 0.55     | ns    |
| t <sub>ORP</sub>      | Output Routing Pool Delay                                              | _    | 0.30     | _    | 0.30     | ns    |
| Register/Latcl        | n Delays                                                               |      | 1        | ı    | 1        | 1     |
| t <sub>S</sub>        | D-Register Setup Time (Global Clock)                                   | 0.70 | I —      | 0.85 | I —      | ns    |
| t <sub>S_PT</sub>     | D-Register Setup Time (Product Term Clock)                             | 1.25 | _        | 1.85 | _        | ns    |
| t <sub>H</sub>        | D-Register Hold Time                                                   | 1.50 | _        | 1.65 | _        | ns    |
| t <sub>ST</sub>       | T-Register Setup Time (Global Clock)                                   | 0.90 | _        | 1.05 | _        | ns    |
| t <sub>ST_PT</sub>    | T-register Setup Time (Product Term Clock)                             | 1.45 | _        | 1.65 | _        | ns    |
| t <sub>HT</sub>       | T-Resister Hold Time                                                   | 1.50 | _        | 1.65 | _        | ns    |
| t <sub>SIR</sub>      | D-Input Register Setup Time (Global Clock)                             | 0.85 | _        | 0.80 | _        | ns    |
| t <sub>SIR_PT</sub>   | D-Input Register Setup Time (Product Term Clock)                       | 1.45 | _        | 1.45 | _        | ns    |
| t <sub>HIR</sub>      | D-Input Register Hold Time (Global Clock)                              | 1.15 | _        | 1.30 | _        | ns    |
| t <sub>HIR_PT</sub>   | D-Input Register Hold Time (Product Term Clock)                        | 0.90 | _        | 1.10 | _        | ns    |
| t <sub>COi</sub>      | Register Clock to Output/Feedback MUX Time                             | _    | 0.35     | _    | 0.40     | ns    |
| t <sub>CES</sub>      | Clock Enable Setup Time                                                | 1.00 | <u> </u> | 2.00 | <u> </u> | ns    |
| t <sub>CEH</sub>      | Clock Enable Hold Time                                                 | 0.00 | _        | 0.00 | _        | ns    |
| t <sub>SL</sub>       | Latch Setup Time (Global Clock)                                        | 0.70 | _        | 0.95 | _        | ns    |
| t <sub>SL_PT</sub>    | Latch Setup Time (Product Term Clock)                                  | 1.45 | _        | 1.85 | _        | ns    |
| t <sub>HL</sub>       | Latch Hold Time                                                        | 1.40 | <u> </u> | 1.80 | <u> </u> | ns    |
| t <sub>GOi</sub>      | Latch Gate to Output/Feedback MUX Time                                 |      | 0.40     | _    | 0.35     | ns    |
| t <sub>PDLi</sub>     | Propagation Delay through Transparent Latch to Output/<br>Feedback MUX | _    | 0.30     | _    | 0.25     | ns    |
| t <sub>SRi</sub>      | Asynchronous Reset or Set to Output/Feedback MUX Delay                 | _    | 0.30     | _    | 0.30     | ns    |



## **Over Recommended Operating Conditions**

|                               |                                                                   |                                                           | LC4032ZE |       | LC4064ZE |       |       |
|-------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------|----------|-------|----------|-------|-------|
|                               |                                                                   |                                                           | _        | -4    | -4       |       |       |
| Parameter                     | Description                                                       |                                                           | Min.     | Max.  | Min.     | Max.  | Units |
| t <sub>SRR</sub>              | Asynchronous Reset or Set Recover                                 | ery Delay                                                 | _        | 2.00  | _        | 1.70  | ns    |
| <b>Control Delays</b>         |                                                                   |                                                           |          |       |          |       |       |
| t <sub>BCLK</sub>             | GLB PT Clock Delay                                                |                                                           | _        | 1.20  | _        | 1.30  | ns    |
| t <sub>PTCLK</sub>            | Macrocell PT Clock Delay                                          | Macrocell PT Clock Delay                                  |          | 1.40  | _        | 1.50  | ns    |
| t <sub>BSR</sub>              | Block PT Set/Reset Delay                                          |                                                           | _        | 1.10  | _        | 1.85  | ns    |
| t <sub>PTSR</sub>             | Macrocell PT Set/Reset Delay                                      |                                                           | _        | 1.20  | _        | 1.90  | ns    |
| t <sub>BIE</sub>              | Power Guard Block Input Enable De                                 | elay                                                      |          | 1.60  | _        | 1.70  | ns    |
| t <sub>PTOE</sub>             | Macrocell PT OE Delay                                             |                                                           | _        | 2.30  | _        | 3.15  | ns    |
| t <sub>GPTOE</sub>            | Global PT OE Delay                                                |                                                           | _        | 1.80  | _        | 2.15  | ns    |
| Internal Oscillat             | tor                                                               |                                                           |          |       |          |       |       |
| toscsu                        | Oscillator DYNOSCDIS Setup Time                                   |                                                           | 5.00     | _     | 5.00     | _     | ns    |
| t <sub>OSCH</sub>             | Oscillator DYNOSCDIS Hold Time                                    |                                                           | 5.00     | _     | 5.00     | _     | ns    |
| toscen                        | Oscillator OSCOUT Enable Time (T                                  | o Stable)                                                 | _        | 5.00  |          | 5.00  | ns    |
| toscod                        | Oscillator Output Delay                                           |                                                           | _        | 4.00  | _        | 4.00  | ns    |
| t <sub>OSCNOM</sub>           | Oscillator OSCOUT Nominal Frequency                               | ency                                                      |          | 5.00  |          | 5.00  | MHz   |
| t <sub>OSCvar</sub>           | Oscillator Variation of Nominal Freq                              | uency                                                     | _        | 30    | _        | 30    | %     |
| toscdutynom                   | Oscillator OSCOUT Nominal Duty (                                  | Cycle                                                     | _        | 50    | _        | 50    | %     |
| toscdutyvar                   | Oscillator OSCOUT Variation Duty                                  | Cycle                                                     | 40       | 60    | 40       | 60    | %     |
| t <sub>TMRCO20</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (20-Bit Divider) |                                                           | _        | 12.50 | _        | 12.50 | ns    |
| t <sub>TMRCO10</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (10-Bit Divider) |                                                           | _        | 7.50  | _        | 7.50  | ns    |
| t <sub>TMRCO7</sub>           | Oscillator TIMEROUT Clock (Negat (7-Bit Divider)                  | ive Edge) to Out                                          | _        | 6.00  | _        | 6.00  | ns    |
| t <sub>TMRRSTO</sub>          | Oscillator TIMEROUT Reset to Out                                  | (Going Low)                                               | _        | 5.00  | _        | 5.00  | ns    |
| t <sub>TMRRR</sub>            | Oscillator TIMEROUT Asynchronou Delay                             | s Reset Recovery                                          | _        | 4.00  | _        | 4.00  | ns    |
| t <sub>TMRRSTPW</sub>         | Oscillator TIMEROUT Reset Minimu                                  | um Pulse Width                                            | 3.00     | _     | 3.00     | _     | ns    |
| Optional Delay                | Adjusters                                                         | Base Parameter                                            |          |       |          |       | l .   |
| t <sub>INDIO</sub>            | Input Register Delay                                              | t <sub>INREG</sub>                                        | _        | 1.00  | _        | 1.00  | ns    |
| t <sub>EXP</sub>              | Product Term Expander Delay                                       | t <sub>MCELL</sub>                                        | _        | 0.40  | _        | 0.40  | ns    |
| t <sub>BLA</sub>              | Additional Block Loading Adders                                   | t <sub>ROUTE</sub>                                        | _        | 0.04  | _        | 0.05  | ns    |
| t <sub>IOI</sub> Input Buffer | Delays                                                            | -                                                         | l .      |       | l        | l .   | I.    |
| LVTTL_in                      | Using LVTTL Standard with Hysteresis                              | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _        | 0.60  | _        | 0.60  | ns    |
| LVCMOS15_in                   | Using LVCMOS 1.5 Standard                                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _        | 0.20  | _        | 0.20  | ns    |
| LVCMOS18_in                   | Using LVCMOS 1.8 Standard                                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _        | 0.00  | _        | 0.00  | ns    |
| LVCMOS25_in                   | Using LVCMOS 2.5 Standard with Hysteresis                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _        | 0.80  | _        | 0.80  | ns    |
| LVCMOS33_in                   | Using LVCMOS 3.3 Standard with Hysteresis                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _        | 0.80  | _        | 0.80  | ns    |
| PCI_in                        | Using PCI Compatible Input with Hysteresis                        | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _        | 0.80  | _        | 0.80  | ns    |



## **Over Recommended Operating Conditions**

|                               |                                            |                                                       | LC4032ZE LC4064ZE<br>-4 -4 |      | LC40 | 64ZE |       |
|-------------------------------|--------------------------------------------|-------------------------------------------------------|----------------------------|------|------|------|-------|
|                               |                                            |                                                       |                            |      | 4    |      |       |
| Parameter                     | Description                                |                                                       | Min.                       | Max. | Min. | Max. | Units |
| t <sub>IOO</sub> Output Buffe | er Delays                                  |                                                       | •                          | •    | •    |      |       |
| LVTTL_out                     | Output Configured as TTL Buffer            | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _                          | 0.20 | _    | 0.20 | ns    |
| LVCMOS15_out                  | Output Configured as 1.5 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _                          | 0.20 | _    | 0.20 | ns    |
| LVCMOS18_out                  | Output Configured as 1.8 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _                          | 0.00 | _    | 0.00 | ns    |
| LVCMOS25_out                  | Output Configured as 2.5 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _                          | 0.10 | _    | 0.10 | ns    |
| LVCMOS33_out                  | Output Configured as 3.3 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _                          | 0.20 | _    | 0.20 | ns    |
| PCI_out                       | Output Configured as PCI Compatible Buffer | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _                          | 0.20 | _    | 0.20 | ns    |
| Slow Slew                     | Output Configured for Slow Slew Rate       | t <sub>EN</sub> , t <sub>BUF</sub>                    | _                          | 1.00 | _    | 1.00 | ns    |

Note: Internal Timing Parameters are not tested and are for reference only. Refer to the timing model in this data sheet for further details. Timing v.0.8



## **Over Recommended Operating Conditions**

| Parameter   Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                 |           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|
| In/Out Delays   Input Buffer Delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                 | <b>-7</b> |
| I₁N         Input Buffer Delay         —         1.05         —         1.90           t_GCIK_IN         Global Clock Input Buffer Delay         —         1.95         —         2.15           t_GOE         Global CP Pin Delay         —         3.00         —         4.30           t_BUF         Delay through Output Buffer         —         1.10         —         1.30           t_EN         Output Disable Time         —         2.50         —         2.70           t_DSS         Output Dower Guard Setup Time         —         2.50         —         2.70           t_PGSU         Input Power Guard BIE Minimum Pulse Width         —         0.00         —         0.00           t_PGH         Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           Routing Delay           feggts         Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           Routing Delay           Hack         Macrocell Delay         —         2.25         —         2.50           fuel         Macrocell Propagation Delay         —         0.45         —         2.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Description                     |           |
| tGCLK_IN         Global Clock Input Buffer Delay         —         1.95         —         2.15           tgOE         Global OE Pin Delay         —         3.00         —         4.30           tgUF         Delay through Output Buffer         —         1.10         —         1.30           teN         Output Disable Time         —         2.50         —         2.70           tpGIS         Output Disable Time         —         2.50         —         2.70           tpGBH         Input Power Guard Setup Time         —         4.30         —         5.60           tpGH         Input Power Guard Hold Time         —         0.00         —         0.00           tpGH         Input Power Guard Recovery Time Following BIE Dissectation         —         5.00         —         7.00           ROUTE         Delay through GRP         —         5.00         —         7.00           ROUTE         Delay through GRP         —         2.25         —         2.50           tpDI         Macrocell Delay         —         0.45         —         0.50           McELL         Macrocell Propagation Delay         —         0.45         —         0.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                 |           |
| GOE         Global OE Pin Delay         —         3.00         —         4.30           tBUF         Delay through Output Buffer         —         1.10         —         1.30           tEN         Output Enable Time         —         2.50         —         2.70           tDIS         Output Disable Time         —         2.50         —         2.70           tPGSU         Input Power Guard Setup Time         —         4.30         —         5.60           tPGH         Input Power Guard Hold Time         —         0.00         —         0.00           tPGH         Input Power Guard BlE Minimum Pulse Width         —         6.00         —         8.00           tPGH         Input Power Guard Recovery Time Following BIE Dissectation         —         5.00         —         7.00           ROUTE         Delay through GRP         —         2.25         —         2.50           tPDI         Macrocell Propagation Delay         —         0.45         —         0.50           tpDI         Macrocell Delay         —         0.45         —         0.50           tpDI         Macrocell Propagation Delay         —         0.45         —         0.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | r Del                           | – 1.90 ns |
| Igur         Delay through Output Buffer         —         1.10         —         1.30           tEN         Output Enable Time         —         2.50         —         2.70           tDIS         Output Disable Time         —         2.50         —         2.70           tPGSU         Input Power Guard Setup Time         —         4.30         —         5.60           tPGH         Input Power Guard BIE Minimum Pulse Width         —         6.00         —         8.00           tPGPW         Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           Routing Delays           Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           Routing Delay           Routing Delays         —         5.00         —         7.00           Routing Delay         —         2.25         —         2.50           tpDI         Macrocall Propagation Delay         —         0.45         —         0.50           tpDI         Macrocall Propagation Delay         —         0.45         —         0.50           tpDI         Mucclu         Macrocall Propagation Delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ck In                           | – 2.15 ns |
| Item         Output Enable Time         —         2.50         —         2.70           Ipols         Output Disable Time         —         2.50         —         2.70           Iposu         Input Power Guard Setup Time         —         4.30         —         5.60           Ipol         Input Power Guard Hold Time         —         0.00         —         0.00           Ipogram         Input Power Guard BIE Minimum Pulse Width         —         6.00         —         8.00           Ipogram         Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           Routing Delay           Input Delay Settation         —         5.00         —         7.00           Routing Delay           Incell         Macrocell Propagation Delay         —         0.45         —         0.50           Informal Feedback Delay         —         0.65         —         1.00         —         1.00         —         1.00         —         1.00         —         1.00         —         1.00         —         1.00         —         1.00         —         1.00         —         1.00         —         1.00         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin [                           | – 4.30 ns |
| totol         Output Disable Time         —         2.50         —         2.70           tPGSU         Input Power Guard Setup Time         —         4.30         —         5.60           tPGH         Input Power Guard BIE Minimum Pulse Width         —         0.00         —         0.00           tPGPW         Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           ROUTE         Delay through GRP         —         5.00         —         7.00           ROUTE         Delay through GRP         —         2.25         —         2.50           tpDI         Macrocell Propagation Delay         —         0.45         —         0.50           tMCELL         Macrocell Delay         —         0.65         —         1.00           tINREG         Input Buffer to Macrocell Register Delay         —         0.65         —         1.00           tPBK         Internal Feedback Delay         —         0.75         —         0.30           tORP         Output Routing Pool Delay         —         0.75         —         0.30           teg         D-Register Setup Time (Global Clock)         0.90         —         1.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ıgh C                           | – 1.30 ns |
| tpGSU         Input Power Guard Setup Time         —         4.30         —         5.60           tpGH         Input Power Guard Hold Time         —         0.00         —         0.00           tpGPW         Input Power Guard BIE Minimum Pulse Width         —         6.00         —         8.00           tpGRT         Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           Routing Delay           tpOH         Macrocell Propagation Delay         —         2.25         —         2.50           tpDI         Macrocell Propagation Delay         —         0.45         —         0.50           tpDI         Macrocell Propagation Delay         —         0.45         —         0.50           tpDI         Macrocell Propagation Delay         —         0.45         —         0.50           tpDI         Macrocell Delay         —         0.65         —         1.00           tpDI         Macrocell Delay         —         0.65         —         1.00           tpBK         Internal Feedback Delay         —         0.75         —         0.30           tpBK         Internal Feedback Delay         —         0.75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | able <sup>-</sup>               | – 2.70 ns |
| tpGH         Input Power Guard Hold Time         —         0.00         —         0.00           tpGPW         Input Power Guard BIE Minimum Pulse Width         —         6.00         —         8.00           tpGRT         Input Power Guard Recovery Time Following BIE Dissertation         —         5.00         —         7.00           Routing Delay           tROUTE         Delay through GRP         —         2.25         —         2.50           tpDI         Macrocell Propagation Delay         —         0.45         —         0.50           tMCELL         Macrocell Delay         —         0.65         —         1.00           tpDI         Macrocell Delay         —         0.65         —         1.00           tpDI         Macrocell Delay         —         0.65         —         1.00           tpDI         Macrocell Propagation Delay         —         0.65         —         1.00           tpDI         Macrocell Delay         —         0.65         —         1.00           tpBK         Internal Feedback Delay         —         0.75         —         0.30           tpBK         Internal Feedback Delay         —         0.75         —         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | able                            | – 2.70 ns |
| Input Power Guard BIE Minimum Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | r Gu                            | – 5.60 ns |
| Input Power Guard Recovery Time Following BIE Dissertation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | r Gu                            | – 0.00 ns |
| Posting Delays   Posting Delay through GRP   Posting Delay through GRP   Posting Delay through GRP   Posting Delay   Posting | r Gu                            | - 8.00 ns |
| tROUTE         Delay through GRP         —         2.25         —         2.50           tpDi         Macrocell Propagation Delay         —         0.45         —         0.50           tMCELL         Macrocell Delay         —         0.65         —         1.00           tINREG         Input Buffer to Macrocell Register Delay         —         1.00         —         1.00           tFBK         Internal Feedback Delay         —         0.75         —         0.30           tORP         Output Routing Pool Delay         —         0.75         —         0.30           Register/Latch Delays           ts         D-Register Setup Time (Global Clock)         0.90         —         1.25         —           ts_PT         D-Register Setup Time (Product Term Clock)         2.00         —         2.35         —           ty-T         T-Register Setup Time (Global Clock)         1.10         —         1.45         —           ts_T         T-register Setup Time (Global Clock)         2.20         —         2.65         —           ty-T         T-register Setup Time (Global Clock)         1.20         —         3.25         —           ty-T         T-register Setup Time (Global Clock)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | r Gu                            | - 7.00 ns |
| tpDi         Macrocell Propagation Delay         —         0.45         —         0.50           tMCELL         Macrocell Delay         —         0.65         —         1.00           tINREG         Input Buffer to Macrocell Register Delay         —         1.00         —         1.00           tFBK         Internal Feedback Delay         —         0.75         —         0.30           tORP         Output Routing Pool Delay         —         0.30         —         0.30           Register/Latch         Delays         —         0.30         —         0.30           tes         D-Register Setup Time (Global Clock)         0.90         —         1.25         —           ts_PT         D-Register Setup Time (Product Term Clock)         2.00         —         2.35         —           ty         D-Register Setup Time (Global Clock)         1.10         —         1.45         —           ts_T         T-Register Setup Time (Product Term Clock)         2.20         —         2.65         —           ty_T         T-Resister Hold Time         (Global Clock)         1.20         —         3.25         —           ts_IR         D-Input Register Setup Time (Product Term Clock)         1.45         — <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                 |           |
| tpDi         Macrocell Propagation Delay         —         0.45         —         0.50           tMCELL         Macrocell Delay         —         0.65         —         1.00           tINREG         Input Buffer to Macrocell Register Delay         —         1.00         —         1.00           tEBK         Internal Feedback Delay         —         0.75         —         0.30           Register Juntual Feedback Delay         —         0.75         —         0.30           Register Juntual Feedback Delay         —         0.75         —         0.30           Register/Latch Delays           Bundual Feedback Delay         —         0.30         —         0.30           Register/Latch Delays           Delays         —         0.30         —         0.30           Register/Latch Delays         —         0.30         —         0.30           Register/Latch Delays         —         0.30         —         0.30         —         0.30           Register/Latch Delays         —         0.30         —         0.30         —         0.30         —         0.30         —         0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ugh (                           | – 2.50 ns |
| t <sub>MCELL</sub> Macrocell Delay         —         0.65         —         1.00           t <sub>INREG</sub> Input Buffer to Macrocell Register Delay         —         1.00         —         1.00           t <sub>FBK</sub> Internal Feedback Delay         —         0.75         —         0.30           Register Duty         —         0.30         —         0.30           Register/Latch         Delays         —         0.90         —         1.25         —           Legister Setup Time (Product Term Clock)         0.90         —         1.25         —           Legister Setup Time (Product Term Clock)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Propa                           | – 0.50 ns |
| t <sub>INREG</sub> Input Buffer to Macrocell Register Delay         —         1.00         —         1.00           t <sub>EBK</sub> Internal Feedback Delay         —         0.75         —         0.30           t <sub>ORP</sub> Output Routing Pool Delay         —         0.30         —         0.30           Register/Latch Delays         Tegister Delays           t <sub>S</sub> D-Register Setup Time (Global Clock)         0.90         —         1.25         —           t <sub>S_PT</sub> D-Register Setup Time (Product Term Clock)         2.00         —         2.35         —           t <sub>H</sub> D-Register Hold Time         2.00         —         3.25         —           t <sub>ST</sub> T-Register Setup Time (Global Clock)         1.10         —         1.45         —           t <sub>ST_PT</sub> T-register Setup Time (Product Term Clock)         2.20         —         2.65         —           t <sub>HT</sub> T-Resister Hold Time         2.00         —         3.25         —           t <sub>SIR</sub> D-Input Register Setup Time (Global Clock)         1.20         —         0.65         —           t <sub>HIR</sub> D-Input Register Hold Time (Product Term Clock)         1.45         —         1.45         — </td <td>Delay</td> <td>– 1.00 ns</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Delay                           | – 1.00 ns |
| tFBK         Internal Feedback Delay         —         0.75         —         0.30           tORP         Output Routing Pool Delay         —         0.30         —         0.30           Register/Latch Delays         The Delays           ts         D-Register Setup Time (Global Clock)         0.90         —         1.25         —           ts_PT         D-Register Setup Time (Product Term Clock)         2.00         —         2.35         —           ty         D-Register Hold Time         2.00         —         3.25         —           tsT         T-Register Setup Time (Global Clock)         1.10         —         1.45         —           tsT_PT         T-register Setup Time (Product Term Clock)         2.20         —         2.65         —           tsIR         D-Input Register Setup Time (Global Clock)         1.20         —         0.65         —           tsIR_PT         D-Input Register Setup Time (Product Term Clock)         1.45         —         1.45         —           tHIR_PT         D-Input Register Hold Time (Product Term Clock)         1.10         —         1.20         —           tCOI         Register Clock to Output/Feedback MUX Time         —         0.45         —         0.75 <td>r to N</td> <td>– 1.00 ns</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | r to N                          | – 1.00 ns |
| tope         Output Routing Pool Delay         —         0.30         —         0.30           Register/Latch Delays           ts         D-Register Setup Time (Global Clock)         0.90         —         1.25         —           ts_PT         D-Register Setup Time (Product Term Clock)         2.00         —         2.35         —           tH         D-Register Hold Time         2.00         —         3.25         —           tsT         T-Register Setup Time (Global Clock)         1.10         —         1.45         —           tsT_PT         T-register Setup Time (Product Term Clock)         2.20         —         2.65         —           tHT         T-Resister Hold Time         2.00         —         3.25         —           tsIR         D-Input Register Setup Time (Global Clock)         1.20         —         0.65         —           tHIR         D-Input Register Setup Time (Product Term Clock)         1.45         —         1.45         —           tHIR         D-Input Register Hold Time (Product Term Clock)         1.10         —         1.20         —           tHIR         D-Input Register Hold Time (Product Term Clock)         1.10         —         1.20         — <th< td=""><td>edba</td><td>– 0.30 ns</td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | edba                            | – 0.30 ns |
| Register/Latch Delays           t <sub>S</sub> D-Register Setup Time (Global Clock)         0.90         —         1.25         —           t <sub>S_PT</sub> D-Register Setup Time (Product Term Clock)         2.00         —         2.35         —           t <sub>H</sub> D-Register Hold Time         2.00         —         3.25         —           t <sub>ST</sub> T-Register Setup Time (Global Clock)         1.10         —         1.45         —           t <sub>ST_PT</sub> T-register Setup Time (Product Term Clock)         2.20         —         2.65         —           t <sub>HT</sub> T-Resister Hold Time         2.00         —         3.25         —           t <sub>SIR</sub> D-Input Register Setup Time (Global Clock)         1.20         —         0.65         —           t <sub>SIR_PT</sub> D-Input Register Setup Time (Product Term Clock)         1.45         —         1.45         —           t <sub>HIR</sub> D-Input Register Hold Time (Product Term Clock)         1.10         —         1.20         —           t <sub>COi</sub> Register Clock to Output/Feedback MUX Time         —         0.45         —         0.75           t <sub>CES</sub> Clock Enable Hold Time         0.00         —         0.00         — <td colspan="2"></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                 |           |
| ts_pt         D-Register Setup Time (Product Term Clock)         2.00         —         2.35         —           th         D-Register Hold Time         2.00         —         3.25         —           tst         T-Register Setup Time (Global Clock)         1.10         —         1.45         —           tst_Pt         T-register Setup Time (Product Term Clock)         2.20         —         2.65         —           tht         T-Resister Hold Time         2.00         —         3.25         —           tsIR         D-Input Register Setup Time (Global Clock)         1.20         —         0.65         —           tsIR_Pt         D-Input Register Setup Time (Product Term Clock)         1.45         —         1.45         —           thIR         D-Input Register Hold Time (Global Clock)         1.40         —         2.05         —           thIR         D-Input Register Hold Time (Product Term Clock)         1.10         —         1.20         —           tcoi         Register Clock to Output/Feedback MUX Time         —         0.45         —         0.75           tces         Clock Enable Setup Time         2.00         —         2.00         —           tces         Clock Enable Hold Time         0.00<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                 |           |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Setu                            | 25 — ns   |
| t <sub>H</sub> D-Register Hold Time         2.00         —         3.25         —           t <sub>ST</sub> T-Register Setup Time (Global Clock)         1.10         —         1.45         —           t <sub>ST_PT</sub> T-register Setup Time (Product Term Clock)         2.20         —         2.65         —           t <sub>HT</sub> T-Resister Hold Time         2.00         —         3.25         —           t <sub>SIR</sub> D-Input Register Setup Time (Global Clock)         1.20         —         0.65         —           t <sub>SIR_PT</sub> D-Input Register Setup Time (Product Term Clock)         1.45         —         1.45         —           t <sub>HIR</sub> D-Input Register Hold Time (Global Clock)         1.40         —         2.05         —           t <sub>COi</sub> Register Clock to Output/Feedback MUX Time         —         0.45         —         0.75           t <sub>CES</sub> Clock Enable Setup Time         2.00         —         2.00         —           t <sub>CEH</sub> Clock Enable Hold Time         0.00         —         0.00         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Setu                            | 35 — ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Holo                            | 25 — ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Setu                            | 45 — ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                 | 65 — ns   |
| t <sub>SIR</sub> D-Input Register Setup Time (Global Clock)     1.20     —     0.65     —       t <sub>SIR_PT</sub> D-Input Register Setup Time (Product Term Clock)     1.45     —     1.45     —       t <sub>HIR</sub> D-Input Register Hold Time (Global Clock)     1.40     —     2.05     —       t <sub>HIR_PT</sub> D-Input Register Hold Time (Product Term Clock)     1.10     —     1.20     —       t <sub>COi</sub> Register Clock to Output/Feedback MUX Time     —     0.45     —     0.75       t <sub>CES</sub> Clock Enable Setup Time     2.00     —     2.00     —       t <sub>CEH</sub> Clock Enable Hold Time     0.00     —     0.00     —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Hold                            | 25 — ns   |
| t <sub>SIR_PT</sub> D-Input Register Setup Time (Product Term Clock) 1.45 — 1.45 — t <sub>HIR</sub> D-Input Register Hold Time (Global Clock) 1.40 — 2.05 — t <sub>HIR_PT</sub> D-Input Register Hold Time (Product Term Clock) 1.10 — 1.20 — t <sub>COi</sub> Register Clock to Output/Feedback MUX Time — 0.45 — 0.75 t <sub>CES</sub> Clock Enable Setup Time 2.00 — 2.00 — t <sub>CEH</sub> Clock Enable Hold Time 0.00 — 0.00 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | giste                           | 65 — ns   |
| t <sub>HIR</sub> D-Input Register Hold Time (Global Clock) 1.40 — 2.05 — t <sub>HIR_PT</sub> D-Input Register Hold Time (Product Term Clock) 1.10 — 1.20 — t <sub>COi</sub> Register Clock to Output/Feedback MUX Time — 0.45 — 0.75 t <sub>CES</sub> Clock Enable Setup Time 2.00 — 2.00 — t <sub>CEH</sub> Clock Enable Hold Time 0.00 — 0.00 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -                               | 45 — ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                               | 05 — ns   |
| tCOIRegister Clock to Output/Feedback MUX Time—0.45—0.75tCESClock Enable Setup Time2.00—2.00—tCEHClock Enable Hold Time0.00—0.00—                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | giste                           | 20 — ns   |
| t <sub>CES</sub> Clock Enable Setup Time 2.00 — 2.00 — t <sub>CEH</sub> Clock Enable Hold Time 0.00 — 0.00 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | lock                            | – 0.75 ns |
| t <sub>CEH</sub> Clock Enable Hold Time 0.00 — 0.00 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ole S                           | 00 — ns   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •                               |           |
| t <sub>SL</sub> Latch Setup Time (Global Clock) 0.90 — 1.55 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Latch Setup Time (Global Clock) |           |
| t <sub>SL_PT</sub> Latch Setup Time (Product Term Clock) 2.00 — 2.05 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                               | 05 — ns   |
| t <sub>HL</sub> Latch Hold Time 2.00 — 1.17 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Time                            | 17 — ns   |
| t <sub>GOi</sub> Latch Gate to Output/Feedback MUX Time - 0.35 - 0.33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | to C                            |           |
| t <sub>PDLi</sub> Propagation Delay through Transparent Latch to Output/ — 0.25 — 0.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | n De                            |           |
| t <sub>SRi</sub> Asynchronous Reset or Set to Output/Feedback MUX — 0.95 — 0.28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                 | - 0.28 ns |



## **Over Recommended Operating Conditions**

|                               |                                                                   | All Devices                                               |      |       |      |       |       |
|-------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------|------|-------|------|-------|-------|
|                               |                                                                   | -5 -7                                                     |      |       |      |       |       |
| Parameter                     | Description                                                       |                                                           | Min. | Max.  | Min. | Max.  | Units |
| t <sub>SRR</sub>              | Asynchronous Reset or Set Recover                                 | ery Delay                                                 | _    | 1.80  | _    | 1.67  | ns    |
| Control Delays                |                                                                   |                                                           |      |       |      |       |       |
| t <sub>BCLK</sub>             | GLB PT Clock Delay                                                | _                                                         | 1.45 | _     | 0.95 | ns    |       |
| t <sub>PTCLK</sub>            | Macrocell PT Clock Delay                                          |                                                           | _    | 1.45  | _    | 1.15  | ns    |
| t <sub>BSR</sub>              | Block PT Set/Reset Delay                                          |                                                           | _    | 1.85  | _    | 1.83  | ns    |
| t <sub>PTSR</sub>             | Macrocell PT Set/Reset Delay                                      |                                                           | _    | 1.85  | _    | 2.72  | ns    |
| t <sub>BIE</sub>              | Power Guard Block Input Enable De                                 | elay                                                      | _    | 1.75  | _    | 1.95  | ns    |
| t <sub>PTOE</sub>             | Macrocell PT OE Delay                                             |                                                           | _    | 2.40  | _    | 1.90  | ns    |
| t <sub>GPTOE</sub>            | Global PT OE Delay                                                |                                                           | _    | 4.20  | _    | 3.40  | ns    |
| Internal Oscillat             | tor                                                               |                                                           |      |       |      |       | •     |
| toscsu                        | Oscillator DYNOSCDIS Setup Time                                   | )                                                         | 5.00 | _     | 5.00 | _     | ns    |
| tosch                         | Oscillator DYNOSCDIS Hold Time                                    |                                                           | 5.00 | —     | 5.00 | _     | ns    |
| t <sub>OSCEN</sub>            | Oscillator OSCOUT Enable Time (1                                  | To Stable)                                                | _    | 5.00  | _    | 5.00  | ns    |
| toscod                        | Oscillator Output Delay                                           |                                                           | _    | 4.00  | _    | 4.00  | ns    |
| t <sub>OSCNOM</sub>           | Oscillator OSCOUT Nominal Frequ                                   | ency                                                      |      | 5.00  |      | 5.00  | MHz   |
| t <sub>OSCvar</sub>           | Oscillator Variation of Nominal Free                              | luency                                                    | _    | 30    | _    | 30    | %     |
| toscoutynom                   | Oscillator OSCOUT Nominal Duty (                                  | Cycle                                                     | _    | 50    | _    | 50    | %     |
| toscoutyvar                   | Oscillator OSCOUT Variation Duty Cycle                            |                                                           |      | 60    | 40   | 60    | %     |
| t <sub>TMRCO20</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (20-Bit Divider) |                                                           |      | 12.50 | _    | 14.50 | ns    |
| t <sub>TMRCO10</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (10-Bit Divider) |                                                           |      | 7.50  | _    | 9.50  | ns    |
| t <sub>TMRCO7</sub>           | Oscillator TIMEROUT Clock (Negative Edge) to Out (7-Bit Divider)  |                                                           |      | 6.00  | _    | 8.00  | ns    |
| t <sub>TMRRSTO</sub>          | Oscillator TIMEROUT Reset to Out                                  | (Going Low)                                               | _    | 5.00  | _    | 7.00  | ns    |
| t <sub>TMRRR</sub>            | Oscillator TIMEROUT Asynchronou Delay                             | is Reset Recovery                                         | _    | 4.00  | _    | 6.00  | ns    |
| t <sub>TMRRSTPW</sub>         | Oscillator TIMEROUT Reset Minim                                   | um Pulse Width                                            | 3.00 | _     | 5.00 | _     | ns    |
| Optional Delay                | Adjusters                                                         | Base Parameter                                            |      |       |      |       |       |
| t <sub>INDIO</sub>            | Input Register Delay                                              | t <sub>INREG</sub>                                        | _    | 1.60  | _    | 2.60  | ns    |
| t <sub>EXP</sub>              | Product Term Expander Delay                                       | t <sub>MCELL</sub>                                        | _    | 0.45  | _    | 0.50  | ns    |
| t <sub>BLA</sub>              | Additional Block Loading Adders                                   | t <sub>ROUTE</sub>                                        | _    | 0.05  | _    | 0.05  | ns    |
| t <sub>IOI</sub> Input Buffer | Delays                                                            | 1                                                         | l    | ı     | ı    | 1     |       |
| LVTTL_in                      | Using LVTTL Standard with Hysteresis                              | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _    | 0.60  | _    | 0.60  | ns    |
| LVCMOS15_in                   | Using LVCMOS 1.5 Standard                                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _    | 0.20  | _    | 0.20  | ns    |
| LVCMOS18_in                   | Using LVCMOS 1.8 Standard                                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _    | 0.00  | _    | 0.00  | ns    |
| LVCMOS25_in                   | Using LVCMOS 2.5 Standard with Hysteresis                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _    | 0.80  | _    | 0.80  | ns    |
| LVCMOS33_in                   | Using LVCMOS 3.3 Standard with Hysteresis                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _    | 0.80  | _    | 0.80  | ns    |
| PCI_in                        | Using PCI Compatible Input with Hysteresis                        | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _    | 0.80  | _    | 0.80  | ns    |



### **Over Recommended Operating Conditions**

|                               |                                            |                                                       | -5 |      | -7   |      |       |
|-------------------------------|--------------------------------------------|-------------------------------------------------------|----|------|------|------|-------|
| Parameter                     | Description                                |                                                       |    | Max. | Min. | Max. | Units |
| t <sub>IOO</sub> Output Buffe | er Delays                                  |                                                       | ·  |      |      |      | ·     |
| LVTTL_out                     | Output Configured as TTL Buffer            | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _  | 0.20 |      | 0.20 | ns    |
| LVCMOS15_out                  | Output Configured as 1.5 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> |    | 0.20 |      | 0.20 | ns    |
| LVCMOS18_out                  | Output Configured as 1.8 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _  | 0.00 |      | 0.00 | ns    |
| LVCMOS25_out                  | Output Configured as 2.5 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _  | 0.10 |      | 0.10 | ns    |
| LVCMOS33_out                  | Output Configured as 3.3 V Buffer          | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _  | 0.20 |      | 0.20 | ns    |
| PCI_out                       | Output Configured as PCI Compatible Buffer | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _  | 0.20 | _    | 0.20 | ns    |
| Slow Slew                     | Output Configured for Slow Slew Rate       | t <sub>EN</sub> , t <sub>BUF</sub>                    | _  | 1.00 | _    | 1.00 | ns    |

Note: Internal Timing Parameters are not tested and are for reference only. Refer to the timing model in this data sheet for further details. Timing v.0.8

## **Boundary Scan Waveforms and Timing Specifications**

| Symbol              | Parameter                                                      | Min. | Max. | Units |
|---------------------|----------------------------------------------------------------|------|------|-------|
| t <sub>BTCP</sub>   | TCK [BSCAN test] clock cycle                                   | 40   | _    | ns    |
| t <sub>BTCH</sub>   | TCK [BSCAN test] pulse width high                              | 20   | _    | ns    |
| t <sub>BTCL</sub>   | TCK [BSCAN test] pulse width low                               | 20   | _    | ns    |
| t <sub>BTSU</sub>   | TCK [BSCAN test] setup time                                    | 8    | _    | ns    |
| t <sub>BTH</sub>    | TCK [BSCAN test] hold time                                     | 10   | _    | ns    |
| t <sub>BRF</sub>    | TCK [BSCAN test] rise and fall time                            | 50   | _    | mV/ns |
| t <sub>BTCO</sub>   | TAP controller falling edge of clock to valid output           | _    | 10   | ns    |
| t <sub>BTOZ</sub>   | TAP controller falling edge of clock to data output disable    | _    | 10   | ns    |
| t <sub>BTVO</sub>   | TAP controller falling edge of clock to data output enable     | _    | 10   | ns    |
| t <sub>BTCPSU</sub> | BSCAN test Capture register setup time                         | 8    | _    | ns    |
| t <sub>BTCPH</sub>  | BSCAN test Capture register hold time                          | 10   | _    | ns    |
| t <sub>BTUCO</sub>  | BSCAN test Update reg, falling edge of clock to valid output   | _    | 25   | ns    |
| t <sub>BTUOZ</sub>  | BSCAN test Update reg, falling edge of clock to output disable | _    | 25   | ns    |
| t <sub>BTUOV</sub>  | BSCAN test Update reg, falling edge of clock to output enable  | _    | 25   | ns    |



## **Power Consumption**



## **Power Estimation Coefficients**<sup>1</sup>

| Device         | Α     | В     |
|----------------|-------|-------|
| ispMACH 4032ZE | 0.010 | 0.009 |
| ispMACH 4064ZE | 0.011 | 0.009 |
| ispMACH 4128ZE | 0.012 | 0.009 |
| ispMACH 4256ZE | 0.013 | 0.009 |

For further information about the use of these coefficients, refer to TN1187, Power Estimation in ispMACH 4000ZE Devices.



## **Switching Test Conditions**

Figure 17 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 13.

Figure 17. Output Test Load, LVTTL and LVCMOS Standards



Table 13. Test Fixture Required Components

| Test Condition               | R <sub>1</sub> | R <sub>2</sub> | C <sub>L</sub> <sup>1</sup> | Timing Ref.                      | V <sub>cco</sub>    |
|------------------------------|----------------|----------------|-----------------------------|----------------------------------|---------------------|
|                              |                |                | 35pF                        | LVCMOS 3.3 = 1.5 V               | LVCMOS 3.3 = 3.0 V  |
| LVCMOS I/O, (L -> H, H -> L) |                |                |                             | LVCMOS $2.5 = \frac{V_{CCO}}{2}$ | LVCMOS 2.5 = 2.3 V  |
|                              | 106Ω           | 106Ω           |                             | LVCMOS 1.8 = $\frac{V_{CCO}}{2}$ | LVCMOS 1.8 = 1.65 V |
|                              |                |                |                             | LVCMOS 1.5 = $\frac{V_{CCO}}{2}$ | LVCMOS 1.5 = 1.4 V  |
| LVCMOS I/O (Z -> H)          | $\infty$       | 106Ω           | 35pF                        | 1.5 V                            | 3.0 V               |
| LVCMOS I/O (Z -> L)          | 106Ω           | $\infty$       | 35pF                        | 1.5 V                            | 3.0 V               |
| LVCMOS I/O (H -> Z)          | $\infty$       | 106Ω           | 5pF                         | V <sub>OH</sub> - 0.3            | 3.0 V               |
| LVCMOS I/O (L -> Z)          | 106Ω           | 8              | 5pF                         | V <sub>OL</sub> + 0.3            | 3.0 V               |

<sup>1.</sup> C<sub>L</sub> includes test fixtures and probe capacitance.



# **Signal Descriptions**

| Signal Names                          | Descr                                                                                                                                                       | ription                                                                                                 |  |  |  |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|
| TMS                                   | Input – This pin is the IEEE 1149.1 Test M the state machine.                                                                                               | Input – This pin is the IEEE 1149.1 Test Mode Select input, which is used to control the state machine. |  |  |  |
| TCK                                   | Input – This pin is the IEEE 1149.1 Test Cl state machine.                                                                                                  | lock input pin, used to clock through the                                                               |  |  |  |
| TDI                                   | Input – This pin is the IEEE 1149.1 Test Da                                                                                                                 | ata In pin, used to load data.                                                                          |  |  |  |
| TDO                                   | Output – This pin is the IEEE 1149.1 Test                                                                                                                   | Data Out pin used to shift data out.                                                                    |  |  |  |
| GOE0/IO, GOE1/IO                      | These pins are configured to be either Glo pins.                                                                                                            | These pins are configured to be either Global Output Enable Input or as general I/O pins.               |  |  |  |
| GND                                   | Ground                                                                                                                                                      | Ground                                                                                                  |  |  |  |
| NC                                    | Not Connected                                                                                                                                               | Not Connected                                                                                           |  |  |  |
| V <sub>CC</sub>                       | The power supply pins for logic core and J                                                                                                                  | The power supply pins for logic core and JTAG port.                                                     |  |  |  |
| CLK0/I, CLK1/I, CLK2/I, CLK3/I        | These pins are configured to be either CLI                                                                                                                  | K input or as an input.                                                                                 |  |  |  |
| V <sub>CCO0</sub> , V <sub>CCO1</sub> | The power supply pins for each I/O bank.                                                                                                                    |                                                                                                         |  |  |  |
|                                       | Input/Output <sup>1</sup> – These are the general purpose I/O used by the logic array. y reference (alpha) and z is macrocell reference (numeric). z: 0-15. |                                                                                                         |  |  |  |
|                                       | ispMACH 4032ZE                                                                                                                                              | y: A-B                                                                                                  |  |  |  |
| yzz                                   | ispMACH 4064ZE                                                                                                                                              | y: A-D                                                                                                  |  |  |  |
|                                       | ispMACH 4128ZE                                                                                                                                              | y: A-H                                                                                                  |  |  |  |
|                                       | ispMACH 4256ZE                                                                                                                                              | y: A-P                                                                                                  |  |  |  |

<sup>1.</sup> In some packages, certain I/Os are only available for use as inputs. See the Logic Signal Connections tables for details.

## **ORP Reference Table**

|                                          | 4032ZE |    | 4064ZE                   |    | 412 | 8ZE |    | 4256ZE |                    |
|------------------------------------------|--------|----|--------------------------|----|-----|-----|----|--------|--------------------|
| Number of I/Os                           | 32     | 32 | 48                       | 64 | 64  | 96  | 64 | 96     | 108                |
| Number of GLBs                           | 2      | 4  | 4                        | 4  | 8   | 8   | 16 | 16     | 16                 |
| Number of I/Os per GLB                   | 16     | 8  | Mixture of 9, 10, 14, 15 | 16 | 8   | 12  | 4  | 6      | Mixture of 6, 7, 8 |
| Reference ORP<br>Table (I/Os per<br>GLB) | 16     | 8  | 9, 10,<br>14, 15         | 16 | 8   | 12  | 4  | 6      | 6, 7, 8            |



# ispMACH 4000ZE Power Supply and NC Connections<sup>1</sup>

| Signal                 | 48 TQFP <sup>2</sup> | 64 csBGA <sup>3, 4</sup>                   | 64 ucBGA <sup>3, 4</sup> | 100 TQFP <sup>2</sup> |
|------------------------|----------------------|--------------------------------------------|--------------------------|-----------------------|
| VCC                    | 12, 36               | E4, D5                                     | E4, D5                   | 25, 40, 75, 90        |
| VCCO0<br>VCCO (Bank 0) | 6                    | <b>4032ZE:</b> E3 <b>4064ZE:</b> E3, F4    | C3, F3                   | 13, 33, 95            |
| VCCO1<br>VCCO (Bank 1) | 30                   | <b>4032ZE:</b> D6<br><b>4064ZE:</b> D6, C6 | F6, A6                   | 45, 63, 83            |
| GND                    | 13, 37               | D4, E5                                     | D4, E5                   | 1, 26, 51, 76         |
| GND (Bank 0)           | 5                    | D4, E5                                     | D4, E5                   | 7, 18, 32, 96         |
| GND (Bank 1)           | 29                   | D4, E5                                     | D4, E5                   | 46, 57, 68, 82        |
| NC                     | _                    | _                                          | _                        | _                     |

<sup>1.</sup> All grounds must be electrically connected at the board level. However, for the purposes of I/O current loading, grounds are associated with the bank shown.

## ispMACH 4000ZE Power Supply and NC Connections<sup>1</sup> (Cont.)

| Signal                 | 132 ucBGA³           | 144 csBGA³                                                                                                                                                                                                                                                        | 144 TQFP <sup>2</sup>                                                            |
|------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| VCC                    | M1, M7, A12, B5      | H5, H8, E8, E5                                                                                                                                                                                                                                                    | 36, 57, 108, 129                                                                 |
| VCCO0<br>VCCO (Bank 0) | B1, H4, L2, J5, A4   | E4, F4, G4, J5, D5                                                                                                                                                                                                                                                | 3, 19, 34, 47, 136                                                               |
| VCCO1<br>VCCO (Bank 1) | K9, L12, F12, D9, C7 | J8, H9, G9, F9, D8                                                                                                                                                                                                                                                | 64, 75, 91, 106, 119                                                             |
| GND                    | E5, E8, H5, H8       | F6, G6, G7, F7                                                                                                                                                                                                                                                    | 1, 37, 73, 109                                                                   |
| GND (Bank 0)           | E2, H2, M4, B7, B3   | G5, H4, H6, E6, F5                                                                                                                                                                                                                                                | 10, 184, 27, 46, 127, 137                                                        |
| GND (Bank 1)           | L7, J9, H12, E9, A9  | H7, J9, G8, F8, E7                                                                                                                                                                                                                                                | 55, 65, 82, 90 <sup>4</sup> , 99, 118                                            |
| NC                     | _                    | 4064ZE: E4, B2, B1, D2, D3, E1, H1, H3, H2, L1, G4, M1, K3, M2, M4, L5, H7, L8, M8, L10, K9, M11, H9, L12, L11, J12, J11, H10, D10, F10, D12, B12, F9, A12, C10, B10, A9, B8, E6, B5, A5, C4, B3, A2 4128ZE: D2, D3, H2, M1, K3, M11, J12, J11, D12, A12, C10, A2 | <b>4128ZE</b> : 17, 20, 38, 45, 72, 89, 92, 110, 117, 144 <b>4256ZE</b> : 18, 90 |

<sup>1.</sup> All grounds must be electrically connected at the board level. However, for the purposes of I/O current loading, grounds are associated with the bank shown.

<sup>2.</sup> Pin orientation follows the conventional order from pin 1 marking of the top side view and counter-clockwise.

<sup>3.</sup> Pin orientation A1 starts from the upper left corner of the top side view with alphabetical order ascending vertically and numerical order ascending horizontally.

<sup>4.</sup> All bonded grounds are connected to the following two balls, D4 and E5.

<sup>2.</sup> Pin orientation follows the conventional order from pin 1 marking of the top side view and counter-clockwise.

<sup>3.</sup> Pin orientation A1 starts from the upper left corner of the top side view with alphabetical order ascending vertically and numerical order ascending horizontally.

<sup>4.</sup> For the LC4256ZE, pins 18 and 90 are no connects.



# ispMACH 4032ZE and 4064ZE Logic Signal Connections: 48 TQFP

|            |             | ispMACH 4032ZE | ispMACH 4064ZE |
|------------|-------------|----------------|----------------|
| Pin Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| 1          | _           | TDI            | TDI            |
| 2          | 0           | A5             | A8             |
| 3          | 0           | A6             | A10            |
| 4          | 0           | A7             | A11            |
| 5          | 0           | GND (Bank 0)   | GND (Bank 0)   |
| 6          | 0           | VCCO (Bank 0)  | VCCO (Bank 0)  |
| 7          | 0           | A8             | B15            |
| 8          | 0           | A9             | B12            |
| 9          | 0           | A10            | B10            |
| 10         | 0           | A11            | B8             |
| 11         | _           | TCK            | TCK            |
| 12         | _           | VCC            | VCC            |
| 13         | _           | GND            | GND            |
| 14         | 0           | A12            | B6             |
| 15         | 0           | A13            | B4             |
| 16         | 0           | A14            | B2             |
| 17         | 0           | A15            | В0             |
| 18         | 0           | CLK1/I         | CLK1/I         |
| 19         | 1           | CLK2/I         | CLK2/I         |
| 20         | 1           | В0             | C0             |
| 21         | 1           | B1             | C1             |
| 22         | 1           | B2             | C2             |
| 23         | 1           | B3             | C4             |
| 24         | 1           | B4             | C6             |
| 25         | _           | TMS            | TMS            |
| 26         | 1           | B5             | C8             |
| 27         | 1           | B6             | C10            |
| 28         | 1           | B7             | C11            |
| 29         | 1           | GND (Bank 1)   | GND (Bank 1)   |
| 30         | 1           | VCCO (Bank 1)  | VCCO (Bank 1)  |
| 31         | 1           | B8             | D15            |
| 32         | 1           | B9             | D12            |
| 33         | 1           | B10            | D10            |
| 34         | 1           | B11            | D8             |
| 35         | _           | TDO            | TDO            |
| 36         | _           | VCC            | VCC            |
| 37         | _           | GND            | GND            |
| 38         | 1           | B12            | D6             |
| 39         | 1           | B13            | D4             |
| 40         | 1           | B14            | D2             |
| 41         | 1           | B15/GOE1       | D0/G0E1        |
| 42         | 1           | CLK3/I         | CLK3/I         |



# ispMACH 4032ZE and 4064ZE Logic Signal Connections: 48 TQFP (Cont.)

|            |             | ispMACH 4032ZE | ispMACH 4064ZE |
|------------|-------------|----------------|----------------|
| Pin Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| 43         | 0           | CLK0/I         | CLK0/I         |
| 44         | 0           | A0/GOE0        | A0/GOE0        |
| 45         | 0           | A1             | A1             |
| 46         | 0           | A2             | A2             |
| 47         | 0           | A3             | A4             |
| 48         | 0           | A4             | A6             |



### ispMACH 4032ZE and 4064ZE Logic Signal Connections: 64 csBGA

|             |             | ispMACH 4032ZE | ispMACH 4064ZE |
|-------------|-------------|----------------|----------------|
| Ball Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| B2          | _           | TDI            | TDI            |
| B1          | 0           | A5             | A8             |
| C2          | 0           | A6             | A10            |
| C1          | 0           | A7             | A11            |
| GND*        | 0           | GND (Bank 0)   | GND (Bank 0)   |
| C3          | 0           | NC             | A12            |
| E3          | 0           | VCCO (Bank 0)  | VCCO (Bank 0)  |
| D1          | 0           | A8             | B15            |
| D2          | 0           | NC             | B14            |
| E1          | 0           | A9             | B13            |
| D3          | 0           | A10            | B12            |
| F1          | 0           | A11            | B11            |
| E2          | 0           | NC             | B10            |
| G1          | 0           | NC             | B9             |
| F2          | 0           | NC             | B8             |
| H1          | _           | TCK            | TCK            |
| E4          | _           | VCC            | VCC            |
| GND*        | _           | GND            | GND            |
| G2          | 0           | A12            | B6             |
| H2          | 0           | NC             | B5             |
| H3          | 0           | A13            | B4             |
| GND*        | 0           | NC             | GND (Bank 0)   |
| F4          | 0           | NC             | VCCO (Bank 0)  |
| G3          | 0           | A14            | B3             |
| F3          | 0           | NC             | B2             |
| H4          | 0           | A15            | В0             |
| G4          | 0           | CLK1/I         | CLK1/I         |
| H5          | 1           | CLK2/I         | CLK2/I         |
| F5          | 1           | В0             | C0             |
| G5          | 1           | B1             | C1             |
| G6          | 1           | B2             | C2             |
| H6          | 1           | B3             | C4             |
| F6          | 1           | B4             | C5             |
| H7          | 1           | NC             | C6             |
| H8          |             | TMS            | TMS            |
| G7          | 1           | B5             | C8             |
| F7          | 1           | B6             | C10            |
| G8          | 1           | B7             | C11            |
| GND*        | 1           | GND (Bank 0)   | GND (Bank 1)   |
| F8          | 1           | NC             | C12            |
| D6          | 1           | VCCO (Bank 1)  | VCCO (Bank 1)  |
| E8          | 1           | B8             | D15            |



## ispMACH 4032ZE and 4064ZE Logic Signal Connections: 64 csBGA (Cont.)

|                    |             | ispMACH 4032ZE | ispMACH 4064ZE |
|--------------------|-------------|----------------|----------------|
| <b>Ball Number</b> | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| E7                 | 1           | NC             | D14            |
| E6                 | 1           | B9             | D13            |
| D7                 | 1           | B10            | D12            |
| D8                 | 1           | NC             | D11            |
| C5                 | 1           | NC             | D10            |
| C7                 | 1           | B11            | D9             |
| C8                 | 1           | NC             | D8             |
| B8                 | _           | TDO            | TDO            |
| D5                 | _           | VCC            | VCC            |
| GND*               | _           | GND            | GND            |
| A8                 | 1           | B12            | D7             |
| A7                 | 1           | NC             | D6             |
| B7                 | 1           | NC             | D5             |
| A6                 | 1           | B13            | D4             |
| GND*               | 1           | NC             | GND (Bank 1)   |
| C6                 | 1           | NC             | VCCO (Bank 1)  |
| B6                 | 1           | B14            | D3             |
| A5                 | 1           | NC             | D2             |
| B5                 | 1           | B15/GOE1       | D0/GOE1        |
| A4                 | 1           | CLK3/I         | CLK3/I         |
| C4                 | 0           | CLK0/I         | CLK0/I         |
| B4                 | 0           | A0/GOE0        | A0/GOE0        |
| B3                 | 0           | A1             | A1             |
| A3                 | 0           | A2             | A2             |
| A2                 | 0           | A3             | A4             |
| A1                 | 0           | A4             | A6             |

<sup>\*</sup> All bonded grounds are connected to the following two balls, D4 and E5.



## ispMACH 4064ZE Logic Signal Connections: 64 ucBGA

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| A1          | _           | TDI           |
| B1          | 0           | A8            |
| B2          | 0           | A10           |
| B3          | 0           | A11           |
| GND*        | 0           | GND (Bank 0)  |
| C1          | 0           | A12           |
| C3          | 0           | VCCO (Bank 0) |
| C2          | 0           | B15           |
| D1          | 0           | B14           |
| D2          | 0           | B13           |
| D3          | 0           | B12           |
| E1          | 0           | B11           |
| E2          | 0           | B10           |
| E3          | 0           | В9            |
| F1          | 0           | B8            |
| F2          | _           | TCK           |
| E4          | _           | VCC           |
| GND*        | _           | GND           |
| H2          | 0           | B6            |
| H1          | 0           | B5            |
| G1          | 0           | B4            |
| GND*        | 0           | GND (Bank 0)  |
| F3          | 0           | VCCO (Bank 0) |
| G2          | 0           | В3            |
| G3          | 0           | B2            |
| H3          | 0           | В0            |
| G4          | 0           | CLK1/I        |
| F4          | 1           | CLK2/I        |
| H4          | 1           | C0            |
| H5          | 1           | C1            |
| G5          | 1           | C2            |
| H6          | 1           | C4            |
| H7          | 1           | C5            |
| H8          | 1           | C6            |
| G8          | _           | TMS           |
| G7          | 1           | C8            |
| G6          | 1           | C10           |
| F8          | 1           | C11           |
| GND*        | 1           | GND (Bank 1)  |
| F7          | 1           | C12           |
| F6          | 1           | VCCO (Bank 1) |
| F5          | 1           | D15           |
| E8          | 1           | D14           |



## ispMACH 4064ZE Logic Signal Connections: 64 ucBGA (Cont.)

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| E7          | 1           | D13           |
| E6          | 1           | D12           |
| D8          | 1           | D11           |
| D7          | 1           | D10           |
| D6          | 1           | D9            |
| C8          | 1           | D8            |
| C7          | _           | TDO           |
| D5          | _           | VCC           |
| GND*        | _           | GND           |
| B8          | 1           | D7            |
| A8          | 1           | D6            |
| B7          | 1           | D5            |
| A7          | 1           | D4            |
| GND*        | 1           | GND (Bank 1)  |
| A6          | 1           | VCCO (Bank 1) |
| B6          | 1           | D3            |
| C6          | 1           | D2            |
| A5          | 1           | D0/GOE1       |
| B5          | 1           | CLK3/I        |
| C5          | 0           | CLK0/I        |
| A4          | 0           | A0/GOE0       |
| B4          | 0           | A1            |
| C4          | 0           | A2            |
| A3          | 0           | A4            |
| A2          | 0           | A6            |

<sup>\*</sup> All bonded grounds are connected to the following two balls, D4 and E5.



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 100 TQFP

| Pin    | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| 1      | _      | GND           | GND           | GND           |
| 2      | _      | TDI           | TDI           | TDI           |
| 3      | 0      | A8            | В0            | C12           |
| 4      | 0      | A9            | B2            | C10           |
| 5      | 0      | A10           | B4            | C6            |
| 6      | 0      | A11           | B6            | C2            |
| 7      | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 8      | 0      | A12           | B8            | D12           |
| 9      | 0      | A13           | B10           | D10           |
| 10     | 0      | A14           | B12           | D6            |
| 11     | 0      | A15           | B13           | D4            |
| 12*    | 0      | I             | I             | I             |
| 13     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 14     | 0      | B15           | C14           | E4            |
| 15     | 0      | B14           | C12           | E6            |
| 16     | 0      | B13           | C10           | E10           |
| 17     | 0      | B12           | C8            | E12           |
| 18     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 19     | 0      | B11           | C6            | F2            |
| 20     | 0      | B10           | C5            | F6            |
| 21     | 0      | B9            | C4            | F10           |
| 22     | 0      | B8            | C2            | F12           |
| 23*    | 0      | I             | I             | I             |
| 24     | _      | TCK           | TCK           | TCK           |
| 25     | _      | VCC           | VCC           | VCC           |
| 26     | _      | GND           | GND           | GND           |
| 27*    | 0      | I             | I             | I             |
| 28     | 0      | B7            | D13           | G12           |
| 29     | 0      | B6            | D12           | G10           |
| 30     | 0      | B5            | D10           | G6            |
| 31     | 0      | B4            | D8            | G2            |
| 32     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 33     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 34     | 0      | B3            | D6            | H12           |
| 35     | 0      | B2            | D4            | H10           |
| 36     | 0      | B1            | D2            | H6            |
| 37     | 0      | B0            | D0            | H2            |
| 38     | 0      | CLK1/I        | CLK1/I        | CLK1/I        |
| 39     | 1      | CLK2/I        | CLK2/I        | CLK2/I        |
| 40     | _      | VCC           | VCC           | VCC           |
| 41     | 1      | C0            | E0            | 12            |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 100 TQFP (Cont.)

| Pin Bank |        | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|----------|--------|---------------|---------------|---------------|
| Number   | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| 42       | 1      | C1            | E2            | 16            |
| 43       | 1      | C2            | E4            | I10           |
| 44       | 1      | C3            | E6            | l12           |
| 45       | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| 46       | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| 47       | 1      | C4            | E8            | J2            |
| 48       | 1      | C5            | E10           | J6            |
| 49       | 1      | C6            | E12           | J10           |
| 50       | 1      | C7            | E14           | J12           |
| 51       | _      | GND           | GND           | GND           |
| 52       | _      | TMS           | TMS           | TMS           |
| 53       | 1      | C8            | F0            | K12           |
| 54       | 1      | C9            | F2            | K10           |
| 55       | 1      | C10           | F4            | K6            |
| 56       | 1      | C11           | F6            | K2            |
| 57       | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| 58       | 1      | C12           | F8            | L12           |
| 59       | 1      | C13           | F10           | L10           |
| 60       | 1      | C14           | F12           | L6            |
| 61       | 1      | C15           | F13           | L4            |
| 62*      | 1      | 1             | I             | I             |
| 63       | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| 64       | 1      | D15           | G14           | M4            |
| 65       | 1      | D14           | G12           | M6            |
| 66       | 1      | D13           | G10           | M10           |
| 67       | 1      | D12           | G8            | M12           |
| 68       | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| 69       | 1      | D11           | G6            | N2            |
| 70       | 1      | D10           | G5            | N6            |
| 71       | 1      | D9            | G4            | N10           |
| 72       | 1      | D8            | G2            | N12           |
| 73*      | 1      | 1             | I             | I             |
| 74       | _      | TDO           | TDO           | TDO           |
| 75       | _      | VCC           | VCC           | VCC           |
| 76       | _      | GND           | GND           | GND           |
| 77*      | 1      | 1             | I             | 1             |
| 78       | 1      | D7            | H13           | 012           |
| 79       | 1      | D6            | H12           | O10           |
| 80       | 1      | D5            | H10           | O6            |
| 81       | 1      | D4            | H8            | 02            |
| 82       | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |



## ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 100 TQFP (Cont.)

| Pin    | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| 83     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| 84     | 1      | D3            | H6            | P12           |
| 85     | 1      | D2            | H4            | P10           |
| 86     | 1      | D1            | H2            | P6            |
| 87     | 1      | D0/GOE1       | H0/GOE1       | P2/GOE1       |
| 88     | 1      | CLK3/I        | CLK3/I        | CLK3/I        |
| 89     | 0      | CLK0/I        | CLK0/I        | CLK0/I        |
| 90     | _      | VCC           | VCC           | VCC           |
| 91     | 0      | A0/GOE0       | A0/GOE0       | A2/GOE0       |
| 92     | 0      | A1            | A2            | A6            |
| 93     | 0      | A2            | A4            | A10           |
| 94     | 0      | A3            | A6            | A12           |
| 95     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 96     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 97     | 0      | A4            | A8            | B2            |
| 98     | 0      | A5            | A10           | B6            |
| 99     | 0      | A6            | A12           | B10           |
| 100    | 0      | A7            | A14           | B12           |

<sup>\*</sup> This pin is input only.



## ispMACH 4128ZE Logic Signal Connections: 132 ucBGA

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| GND*        | _           | GND           |
| A1          | _           | TDI           |
| B1          | 0           | VCCO (Bank 0) |
| D3          | 0           | В0            |
| C1          | 0           | B1            |
| D2          | 0           | B2            |
| D1          | 0           | B4            |
| E4          | 0           | B5            |
| F3          | 0           | B6            |
| E2          | 0           | GND (Bank 0)  |
| E1          | 0           | B8            |
| E3          | 0           | B9            |
| F4          | 0           | B10           |
| G4          | 0           | B12           |
| F2          | 0           | B13           |
| G3          | 0           | B14           |
| H4          | 0           | VCCO (Bank 0) |
| F1          | 0           | C14           |
| G2          | 0           | C13           |
| G1          | 0           | C12           |
| H3          | 0           | C10           |
| J4          | 0           | C9            |
| H1          | 0           | C8            |
| H2          | 0           | GND (Bank 0)  |
| J3          | 0           | C6            |
| J1          | 0           | C5            |
| J2          | 0           | C4            |
| K3          | 0           | C2            |
| K2          | 0           | C1            |
| K1          | 0           | C0            |
| L2          | 0           | VCCO (Bank 0) |
| L1          | _           | TCK           |
| M1          | _           | VCC           |
| GND*        | _           | GND           |
| L3          | 0           | D14           |
| M2          | 0           | D13           |
| K4          | 0           | D12           |
| M3          | 0           | D10           |
| K5          | 0           | D9            |
| L4          | 0           | D8            |
| M4          | 0           | GND (Bank 0)  |
| J5          | 0           | VCCO (Bank 0) |
| L5          | 0           | D6            |



## ispMACH 4128ZE Logic Signal Connections: 132 ucBGA (Cont.)

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| M5          | 0           | D5            |
| J6          | 0           | D4            |
| K6          | 0           | D2            |
| L6          | 0           | D1            |
| M6          | 0           | D0            |
| K7          | 0           | CLK1/I        |
| L7          | 1           | GND (Bank 1)  |
| J7          | 1           | CLK2/I        |
| M7          | _           | VCC           |
| K8          | 1           | E0            |
| L8          | 1           | E1            |
| M8          | 1           | E2            |
| J8          | 1           | E4            |
| L9          | 1           | E5            |
| M9          | 1           | E6            |
| K9          | 1           | VCCO (Bank 1) |
| J9          | 1           | GND (Bank 1)  |
| L10         | 1           | E8            |
| K10         | 1           | E9            |
| M10         | 1           | E10           |
| L11         | 1           | E12           |
| K12         | 1           | E13           |
| M11         | 1           | E14           |
| GND*        | _           | GND           |
| M12         | _           | TMS           |
| L12         | 1           | VCCO (Bank 1) |
| K11         | 1           | F0            |
| J10         | 1           | F1            |
| H9          | 1           | F2            |
| J12         | 1           | F4            |
| J11         | 1           | F5            |
| H10         | 1           | F6            |
| H12         | 1           | GND (Bank 1)  |
| G9          | 1           | F8            |
| H11         | 1           | F9            |
| F9          | 1           | F10           |
| G12         | 1           | F12           |
| G11         | 1           | F13           |
| G10         | 1           | F14           |
| F12         | 1           | VCCO (Bank 1) |
| F10         | 1           | G14           |
| F11         | 1           | G13           |
| E11         | 1           | G12           |
| E10         | 1           | G10           |



## ispMACH 4128ZE Logic Signal Connections: 132 ucBGA (Cont.)

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| D10         | 1           | G9            |
| E12         | 1           | G8            |
| E9          | 1           | GND (Bank 1)  |
| D12         | 1           | G6            |
| D11         | 1           | G5            |
| C12         | 1           | G4            |
| C10         | 1           | G2            |
| C11         | 1           | G1            |
| B11         | 1           | G0            |
| D9          | 1           | VCCO (Bank 1) |
| B12         | _           | TDO           |
| A12         | _           | VCC           |
| GND*        | _           | GND           |
| A10         | 1           | H14           |
| A11         | 1           | H13           |
| B10         | 1           | H12           |
| C9          | 1           | H10           |
| D8          | 1           | H9            |
| C8          | 1           | H8            |
| A9          | 1           | GND (Bank 1)  |
| C7          | 1           | VCCO (Bank 1) |
| B9          | 1           | H6            |
| B8          | 1           | H5            |
| D7          | 1           | H4            |
| A8          | 1           | H2            |
| A7          | 1           | H1            |
| B6          | 1           | H0/GOE1       |
| C6          | 1           | CLK3/I        |
| В7          | 0           | GND (Bank 0)  |
| D6          | 0           | CLK0/I        |
| B5          | _           | VCC           |
| A6          | 0           | A0/GOE0       |
| C5          | 0           | A1            |
| B4          | 0           | A2            |
| A5          | 0           | A4            |
| C4          | 0           | A5            |
| D5          | 0           | A6            |
| A4          | 0           | VCCO (Bank 0) |
| B3          | 0           | GND (Bank 0)  |
| D4          | 0           | A8            |
| A3          | 0           | A9            |
| C3          | 0           | A10           |
| B2          | 0           | A12           |
| C2          | 0           | A13           |



## ispMACH 4128ZE Logic Signal Connections: 132 ucBGA (Cont.)

| Ball Number | Bank Number | GLB/MC/Pad |
|-------------|-------------|------------|
| A2          | 0           | A14        |

<sup>\*</sup> All bonded core grounds are connected to the following four balls, E5, E8, H5 and H8.



## ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| F6     | _      | GND           | GND           | GND           |
| A1     | _      | TDI           | TDI           | TDI           |
| E4     | 0      | NC Ball       | VCCO (Bank 0) | VCCO (Bank 0) |
| B2     | 0      | NC Ball       | В0            | C12           |
| B1     | 0      | NC Ball       | B1            | C10           |
| C3     | 0      | A8            | B2            | C8            |
| C2     | 0      | A9            | B4            | C6            |
| C1     | 0      | A10           | B5            | C4            |
| D1     | 0      | A11           | B6            | C2            |
| G5     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| D2     | 0      | NC Ball       | NC Ball       | D14           |
| D3     | 0      | NC Ball       | NC Ball       | D12           |
| E1     | 0      | NC Ball       | B8            | D10           |
| E2     | 0      | A12           | B9            | D8            |
| F2     | 0      | A13           | B10           | D6            |
| D4     | 0      | A14           | B12           | D4            |
| F1     | 0      | A15           | B13           | D2            |
| F3*    | 0      | l             | B14           | D0            |
| F4     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| G1     | 0      | B15           | C14           | E0            |
| E3     | 0      | B14           | C13           | E2            |
| G2     | 0      | B13           | C12           | E4            |
| G3     | 0      | B12           | C10           | E6            |
| H1     | 0      | NC Ball       | C9            | E8            |
| H3     | 0      | NC Ball       | C8            | E10           |
| H2     | 0      | NC Ball       | NC Ball       | E12           |
| H4     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| J1     | 0      | B11           | C6            | F2            |
| J3     | 0      | B10           | C5            | F4            |
| J2     | 0      | B9            | C4            | F6            |
| K1     | 0      | B8            | C2            | F8            |
| K2*    | 0      | l             | C1            | F10           |
| L1     | 0      | NC Ball       | C0            | F12           |
| G4     | 0      | NC Ball       | VCCO (Bank 0) | VCCO (Bank 0) |
| L2     | _      | TCK           | TCK           | TCK           |
| H5     | _      | VCC           | VCC           | VCC           |
| G6     | _      | GND           | GND           | GND           |
| M1     | 0      | NC Ball       | NC Ball       | G14           |
| K3     | 0      | NC Ball       | NC Ball       | G12           |
| M2     | 0      | NC Ball       | D14           | G10           |
| L3*    | 0      | <u> </u>      | D13           | G8            |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA (Cont.)

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| J4     | 0      | B7            | D12           | G6            |
| K4     | 0      | B6            | D10           | G4            |
| M3     | 0      | B5            | D9            | G2            |
| L4     | 0      | B4            | D8            | G0            |
| H6     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| J5     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| M4     | 0      | NC Ball       | D6            | H12           |
| L5     | 0      | NC Ball       | D5            | H10           |
| K5     | 0      | B3            | D4            | H8            |
| J6     | 0      | B2            | D2            | H6            |
| M5     | 0      | B1            | D1            | H4            |
| K6     | 0      | В0            | D0            | H2            |
| L6     | 0      | CLK1/I        | CLK1/I        | CLK1/I        |
| H7     | 1      | NC Ball       | GND (Bank 1)  | GND (Bank 1)  |
| M6     | 1      | CLK2/I        | CLK2/I        | CLK2/I        |
| H8     | _      | VCC           | VCC           | VCC           |
| K7     | 1      | CO            | E0            | 12            |
| M7     | 1      | C1            | E1            | 14            |
| L7     | 1      | C2            | E2            | 16            |
| J7     | 1      | C3            | E4            | 18            |
| L8     | 1      | NC Ball       | E5            | I10           |
| M8     | 1      | NC Ball       | E6            | l12           |
| J8     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| J9     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| M9     | 1      | C4            | E8            | J2            |
| L9     | 1      | C5            | E9            | J4            |
| K8     | 1      | C6            | E10           | J6            |
| M10    | 1      | C7            | E12           | J8            |
| L10    | 1      | NC Ball       | E13           | J10           |
| K9     | 1      | NC Ball       | E14           | J12           |
| M11    | 1      | NC Ball       | NC Ball       | J14           |
| G7     | _      | GND           | GND           | GND           |
| M12    | _      | TMS           | TMS           | TMS           |
| H9     | 1      | NC Ball       | VCCO (Bank 1) | VCCO (Bank 1) |
| L12    | 1      | NC Ball       | F0            | K12           |
| L11    | 1      | NC Ball       | F1            | K10           |
| K10    | 1      | C8            | F2            | K8            |
| K12    | 1      | C9            | F4            | K6            |
| J10    | 1      | C10           | F5            | K4            |
| K11    | 1      | C11           | F6            | K2            |
| G8     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA (Cont.)

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| J12    | 1      | NC Ball       | NC Ball       | L14           |
| J11    | 1      | NC Ball       | NC Ball       | L12           |
| H10    | 1      | NC Ball       | F8            | L10           |
| H12    | 1      | C12           | F9            | L8            |
| G11    | 1      | C13           | F10           | L6            |
| H11    | 1      | C14           | F12           | L4            |
| G12    | 1      | C15           | F13           | L2            |
| G10*   | 1      | I             | F14           | L0            |
| G9     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| F12    | 1      | D15           | G14           | MO            |
| F11    | 1      | D14           | G13           | M2            |
| E11    | 1      | D13           | G12           | M4            |
| E12    | 1      | D12           | G10           | M6            |
| D10    | 1      | NC Ball       | G9            | M8            |
| F10    | 1      | NC Ball       | G8            | M10           |
| D12    | 1      | NC Ball       | NC Ball       | M12           |
| F8     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| E10    | 1      | D11           | G6            | N2            |
| D11    | 1      | D10           | <b>G</b> 5    | N4            |
| E9     | 1      | D9            | G4            | N6            |
| C12    | 1      | D8            | G2            | N8            |
| C11*   | 1      | l             | G1            | N10           |
| B12    | 1      | NC Ball       | G0            | N12           |
| F9     | 1      | NC Ball       | VCCO (Bank 1) | VCCO (Bank 1) |
| B11    | _      | TDO           | TDO           | TDO           |
| E8     | _      | VCC           | VCC           | VCC           |
| F7     | _      | GND           | GND           | GND           |
| A12    | 1      | NC Ball       | NC Ball       | O14           |
| C10    | 1      | NC Ball       | NC Ball       | 012           |
| B10    | 1      | NC Ball       | H14           | O10           |
| A11*   | 1      | l             | H13           | O8            |
| D9     | 1      | D7            | H12           | O6            |
| B9     | 1      | D6            | H10           | 04            |
| C9     | 1      | D5            | H9            | O2            |
| A10    | 1      | D4            | H8            | 00            |
| E7     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| D8     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| A9     | 1      | NC Ball       | H6            | P12           |
| B8     | 1      | NC Ball       | H5            | P10           |
| C8     | 1      | D3            | H4            | P8            |
| A8     | 1      | D2            | H2            | P6            |



## ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA (Cont.)

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| D7     | 1      | D1            | H1            | P4            |
| B7     | 1      | D0/GOE1       | H0/GOE1       | P2/GOE1       |
| C7     | 1      | CLK3/I        | CLK3/I        | CLK3/I        |
| E6     | 0      | NC Ball       | GND (Bank 0)  | GND (Bank 0)  |
| A7     | 0      | CLK0/I        | CLK0/I        | CLK0/I        |
| E5     | _      | VCC           | VCC           | VCC           |
| D6     | 0      | A0/GOE0       | A0/GOE0       | A2/GOE0       |
| B6     | 0      | A1            | A1            | A4            |
| A6     | 0      | A2            | A2            | A6            |
| C6     | 0      | A3            | A4            | A8            |
| B5     | 0      | NC Ball       | A5            | A10           |
| A5     | 0      | NC Ball       | A6            | A12           |
| D5     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| F5     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| A4     | 0      | A4            | A8            | B2            |
| B4     | 0      | A5            | A9            | B4            |
| C5     | 0      | A6            | A10           | B6            |
| A3     | 0      | A7            | A12           | B8            |
| C4     | 0      | NC Ball       | A13           | B10           |
| В3     | 0      | NC Ball       | A14           | B12           |
| A2     | 0      | NC Ball       | NC Ball       | B14           |

<sup>\*</sup> This pin is input only for the LC4064ZE.



## ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 1          | _           | GND           | GND           |
| 2          | _           | TDI           | TDI           |
| 3          | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 4          | 0           | В0            | C12           |
| 5          | 0           | B1            | C10           |
| 6          | 0           | B2            | C8            |
| 7          | 0           | B4            | C6            |
| 8          | 0           | B5            | C4            |
| 9          | 0           | B6            | C2            |
| 10         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 11         | 0           | B8            | D14           |
| 12         | 0           | B9            | D12           |
| 13         | 0           | B10           | D10           |
| 14         | 0           | B12           | D8            |
| 15         | 0           | B13           | D6            |
| 16         | 0           | B14           | D4            |
| 17*        | 0           | NC            | 1             |
| 18         | 0           | GND (Bank 0)  | NC            |
| 19         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 20*        | 0           | NC            | 1             |
| 21         | 0           | C14           | E2            |
| 22         | 0           | C13           | E4            |
| 23         | 0           | C12           | E6            |
| 24         | 0           | C10           | E8            |
| 25         | 0           | C9            | E10           |
| 26         | 0           | C8            | E12           |
| 27         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 28         | 0           | C6            | F2            |
| 29         | 0           | C5            | F4            |
| 30         | 0           | C4            | F6            |
| 31         | 0           | C2            | F8            |
| 32         | 0           | C1            | F10           |
| 33         | 0           | C0            | F12           |
| 34         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 35         | _           | TCK           | TCK           |
| 36         | _           | VCC           | VCC           |
| 37         | _           | GND           | GND           |
| 38*        | 0           | NC            | I             |
| 39         | 0           | D14           | G12           |
| 40         | 0           | D13           | G10           |
| 41         | 0           | D12           | G8            |
| 42         | 0           | D10           | G6            |



## ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP (Cont.)

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 43         | 0           | D9            | G4            |
| 44         | 0           | D8            | G2            |
| 45*        | 0           | NC            | I             |
| 46         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 47         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 48         | 0           | D6            | H12           |
| 49         | 0           | D5            | H10           |
| 50         | 0           | D4            | H8            |
| 51         | 0           | D2            | H6            |
| 52         | 0           | D1            | H4            |
| 53         | 0           | D0            | H2            |
| 54         | 0           | CLK1/I        | CLK1/I        |
| 55         | 1           | GND (Bank 1)  | GND (Bank 1)  |
| 56         | 1           | CLK2/I        | CLK2/I        |
| 57         | _           | VCC           | VCC           |
| 58         | 1           | E0            | 12            |
| 59         | 1           | E1            | 14            |
| 60         | 1           | E2            | 16            |
| 61         | 1           | E4            | 18            |
| 62         | 1           | E5            | I10           |
| 63         | 1           | E6            | l12           |
| 64         | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 65         | 1           | GND (Bank 1)  | GND (Bank 1)  |
| 66         | 1           | E8            | J2            |
| 67         | 1           | E9            | J4            |
| 68         | 1           | E10           | J6            |
| 69         | 1           | E12           | J8            |
| 70         | 1           | E13           | J10           |
| 71         | 1           | E14           | J12           |
| 72*        | 1           | NC            | I             |
| 73         | _           | GND           | GND           |
| 74         | _           | TMS           | TMS           |
| 75         | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 76         | 1           | F0            | K12           |
| 77         | 1           | F1            | K10           |
| 78         | 1           | F2            | K8            |
| 79         | 1           | F4            | K6            |
| 80         | 1           | F5            | K4            |
| 81         | 1           | F6            | K2            |
| 82         | 1           | GND (Bank 1)  | GND (Bank 1)  |
| 83         | 1           | F8            | L14           |
| 84         | 1           | F9            | L12           |
| 85         | 1           | F10           | L10           |



## ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP (Cont.)

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 86         | 1           | F12           | L8            |
| 87         | 1           | F13           | L6            |
| 88         | 1           | F14           | L4            |
| 89*        | 1           | NC            | I             |
| 90         | 1           | GND (Bank 1)  | NC            |
| 91         | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 92*        | 1           | NC            | I             |
| 93         | 1           | G14           | M2            |
| 94         | 1           | G13           | M4            |
| 95         | 1           | G12           | M6            |
| 96         | 1           | G10           | M8            |
| 97         | 1           | G9            | M10           |
| 98         | 1           | G8            | M12           |
| 99         | 1           | GND (Bank 1)  | GND (Bank 1)  |
| 100        | 1           | G6            | N2            |
| 101        | 1           | G5            | N4            |
| 102        | 1           | G4            | N6            |
| 103        | 1           | G2            | N8            |
| 104        | 1           | G1            | N10           |
| 105        | 1           | G0            | N12           |
| 106        | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 107        | _           | TDO           | TDO           |
| 108        | _           | VCC           | VCC           |
| 109        | _           | GND           | GND           |
| 110*       | 1           | NC            | 1             |
| 111        | 1           | H14           | 012           |
| 112        | 1           | H13           | O10           |
| 113        | 1           | H12           | O8            |
| 114        | 1           | H10           | O6            |
| 115        | 1           | H9            | 04            |
| 116        | 1           | H8            | 02            |
| 117*       | 1           | NC            | 1             |
| 118        | 1           | GND (Bank 1)  | GND (Bank 1)  |
| 119        | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 120        | 1           | H6            | P12           |
| 121        | 1           | H5            | P10           |
| 122        | 1           | H4            | P8            |
| 123        | 1           | H2            | P6            |
| 124        | 1           | H1            | P4            |
| 125        | 1           | H0/GOE1       | P2/GOE1       |
| 126        | 1           | CLK3/I        | CLK3/I        |
| 127        | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 128        | 0           | CLK0/I        | CLK0/I        |



## ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP (Cont.)

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 129        | _           | VCC           | VCC           |
| 130        | 0           | A0/GOE0       | A2/GOE0       |
| 131        | 0           | A1            | A4            |
| 132        | 0           | A2            | A6            |
| 133        | 0           | A4            | A8            |
| 134        | 0           | A5            | A10           |
| 135        | 0           | A6            | A12           |
| 136        | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 137        | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 138        | 0           | A8            | B2            |
| 139        | 0           | A9            | B4            |
| 140        | 0           | A10           | B6            |
| 141        | 0           | A12           | B8            |
| 142        | 0           | A13           | B10           |
| 143        | 0           | A14           | B12           |
| 144*       | 0           | NC            | I             |

<sup>\*</sup> This pin is input only for the LC4256ZE.



### **Part Number Description**



### ispMACH 4000ZE Family Speed Grade Offering

|                | -4         | _          | <b>-</b> 5 |            | -7         |  |
|----------------|------------|------------|------------|------------|------------|--|
|                | Commercial | Commercial | Industrial | Commercial | Industrial |  |
| ispMACH 4032ZE | Yes        | Yes        | Yes        | Yes        | Yes        |  |
| ispMACH 4064ZE | Yes        | Yes        | Yes        | Yes        | Yes        |  |
| ispMACH 4128ZE |            | Yes        |            | Yes        | Yes        |  |
| ispMACH 4256ZE |            | Yes        |            | Yes        | Yes        |  |

### **Ordering Information**

Note: ispMACH 4000ZE devices are dual marked except for the slowest commercial speed grade. For example, the commercial speed grade LC4128ZE-5TN100C is also marked with the industrial grade –7I. The commercial grade is always one speed grade faster than the associated dual mark industrial grade. The slowest commercial speed grade devices are marked as commercial grade only. The markings appear as follows:

Figure 18. Mark Format for 100 TQFP and 144 TQFP Packages



Figure 19. Mark Format for 48 TQFP, 64 csBGA and 144 csBGA Packages





Figure 20. Mark Format for 64 ucBGA and 132 ucBGA Packages

LC4064ZE 4UN-5I Datecode LC4128ZE 7UN Datecode

**Dual Mark** 

Single Mark

### **Lead-Free Packaging**

#### Commercial

| Device    | Part Number       | Macrocells | Voltage | t <sub>PD</sub> | Package         | Pin/Ball<br>Count | 1/0 | Grade |
|-----------|-------------------|------------|---------|-----------------|-----------------|-------------------|-----|-------|
|           | LC4032ZE-4TN48C   | 32         | 1.8     | 4.4             | Lead-Free TQFP  | 48                | 32  | С     |
|           | LC4032ZE-5TN48C   | 32         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | С     |
| LC4032ZE  | LC4032ZE-7TN48C   | 32         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | С     |
| LU4032ZE  | LC4032ZE-4MN64C   | 32         | 1.8     | 4.4             | Lead-Free csBGA | 64                | 32  | С     |
|           | LC4032ZE-5MN64C   | 32         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 32  | С     |
|           | LC4032ZE-7MN64C   | 32         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 32  | С     |
|           | LC4064ZE-4TN48C   | 64         | 1.8     | 4.7             | Lead-Free TQFP  | 48                | 32  | С     |
|           | LC4064ZE-5TN48C   | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | С     |
|           | LC4064ZE-7TN48C   | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | С     |
|           | LC4064ZE-4TN100C  | 64         | 1.8     | 4.7             | Lead-Free TQFP  | 100               | 64  | С     |
|           | LC4064ZE-5TN100C  | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
| 1.0406475 | LC4064ZE-7TN100C  | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
| LC4064ZE  | LC4064ZE-4MN64C   | 64         | 1.8     | 4.7             | Lead-Free csBGA | 64                | 48  | С     |
|           | LC4064ZE-5MN64C   | 64         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 48  | С     |
|           | LC4064ZE-7MN64C   | 64         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 48  | С     |
|           | LC4064ZE-4MN144C  | 64         | 1.8     | 4.7             | Lead-Free csBGA | 144               | 64  | С     |
|           | LC4064ZE-5MN144C  | 64         | 1.8     | 5.8             | Lead-Free csBGA | 144               | 64  | С     |
|           | LC4064ZE-7MN144C  | 64         | 1.8     | 7.5             | Lead-Free csBGA | 144               | 64  | С     |
|           | LC4128ZE-5TN100C  | 128        | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
|           | LC4128ZE-7TN100C  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
|           | LC4128ZE-5TN144C  | 128        | 1.8     | 5.8             | Lead-Free TQFP  | 144               | 96  | С     |
| 10440075  | LC4128ZE-7TN144C  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | С     |
| LC4128ZE  | LC4128ZE-5UMN132C | 128        | 1.8     | 5.8             | Lead-Free ucBGA | 132               | 96  | С     |
|           | LC4128ZE-7UMN132C | 128        | 1.8     | 7.5             | Lead-Free ucBGA | 132               | 96  | С     |
|           | LC4128ZE-5MN144C  | 128        | 1.8     | 5.8             | Lead-Free csBGA | 144               | 96  | С     |
|           | LC4128ZE-7MN144C  | 128        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 96  | С     |
|           | LC4256ZE-5TN100C  | 256        | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
|           | LC4256ZE-7TN100C  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
| 1.0405075 | LC4256ZE-5TN144C  | 256        | 1.8     | 5.8             | Lead-Free TQFP  | 144               | 96  | С     |
| LC4256ZE  | LC4256ZE-7TN144C  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | С     |
|           | LC4256ZE-5MN144C  | 256        | 1.8     | 5.8             | Lead-Free csBGA | 144               | 108 | С     |
|           | LC4256ZE-7MN144C  | 256        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 108 | С     |



#### Industrial

| Device    | Part Number       | Macrocells | Voltage | t <sub>PD</sub> | Package         | Pin/Ball<br>Count | 1/0 | Grade |
|-----------|-------------------|------------|---------|-----------------|-----------------|-------------------|-----|-------|
|           | LC4032ZE-5TN48I   | 32         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | 1     |
| 1.0400075 | LC4032ZE-7TN48I   | 32         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | I     |
| LC4032ZE  | LC4032ZE-5MN64I   | 32         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 32  | 1     |
|           | LC4032ZE-7MN64I   | 32         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 32  | I     |
|           | LC4064ZE-5TN48I   | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | I     |
|           | LC4064ZE-7TN48I   | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | I     |
|           | LC4064ZE-5TN100I  | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | I     |
|           | LC4064ZE-7TN100I  | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | I     |
| LC4064ZE  | LC4064ZE-5MN64I   | 64         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 48  | Ţ     |
| LC4004ZE  | LC4064ZE-7MN64I   | 64         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 48  | Ţ     |
|           | LC4064ZE-5UMN64I  | 64         | 1.8     | 5.8             | Lead-Free ucBGA | 64                | 48  | I     |
|           | LC4064ZE-7UMN64I  | 64         | 1.8     | 7.5             | Lead-Free ucBGA | 64                | 48  | I     |
|           | LC4064ZE-5MN144I  | 64         | 1.8     | 5.8             | Lead-Free csBGA | 144               | 64  | I     |
|           | LC4064ZE-7MN144I  | 64         | 1.8     | 7.5             | Lead-Free csBGA | 144               | 64  | I     |
|           | LC4128ZE-7TN100I  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | ĺ     |
| LC4128ZE  | LC4128ZE-7UMN132I | 128        | 1.8     | 7.5             | Lead-Free ucBGA | 132               | 96  | I     |
| LU41202E  | LC4128ZE-7TN144I  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | I     |
|           | LC4128ZE-7MN144I  | 128        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 96  | I     |
|           | LC4256ZE-7TN100I  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | I     |
| LC4256ZE  | LC4256ZE-7TN144I  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | I     |
|           | LC4256ZE-7MN144I  | 256        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 108 | I     |

<sup>1.</sup> Contact factory for product availability.

#### For Further Information

In addition to this data sheet, the following technical notes may be helpful when designing with the ispMACH 4000ZE family:

- TN1168, ispMACH 4000ZE Timing Model Design and Usage Guidelines
- TN1174, Advanced Features of the ispMACH 4000ZE Family
- TN1187, Power Estimation in ispMACH 4000ZE Devices
- Package Diagrams

### **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport.