# Le79252 # Dual Intelligent Subscriber Line Interface Circuit VE790 Series ### **APPLICATIONS** - Enables a cost effective voice solution for long or short loop applications providing POTS and integrated test capabilities - CO - DLC - IVD - Voice-enabled DSLAM - PBX/KTS - Pair gain #### **FEATURES** - Monitor of two-wire interface voltages and currents supports - Voice transmission - Internal ringing generation - Programmable DC feed characteristics - Independent of battery - Current limited - Selectable off-hook and ground-key thresholds - Subscriber line diagnostics - Leakage resistance - Loop resistance - Line capacitance - Bell capacitance - Foreign voltage sensing - Power cross and fault detection - Supports 85 Vrms internal ringing - 3.3 V and battery supplies - Dual battery operation for system power saving - Automatic battery switching - Intelligent thermal management - Compatible with inexpensive protection networks - Accommodates low tolerance fuse resistors or PTC thermistors - Metering capable - 12 kHz and 16 kHz - Smooth polarity reversal - Tip-open state supports ground start signaling - Integrated test load switch/relay drivers - 5 REN with DC offset # **OPTIONAL FEATURES (VCP LE79112)** - DTMF detection - Integrated test software routine - Call aggregation - Meets GR-844 requirements ### ORDERING INFORMATION An Le79228x ISLAC™ device must be used with this part. | Device | Package Type (Green) <sup>1</sup> | Packing <sup>2</sup> | |------------|-----------------------------------|----------------------| | Le79252BTC | 44-Pin eTQFP | Tray | - The green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment. - For delivery using a tape and reel packing system, add a "T" suffix to the OPN (Ordering Part Number) when placing an order. ### DESCRIPTION The Le79252 Dual Intelligent Subscriber Line Interface Circuit (ISLIC™) device, in combination with an Le79228x ISLAC™ device, implements the telephone line interface function. This enables the design of a low cost, high performance, fully software programmable line interface for multiple country applications worldwide. All AC, DC, and signaling parameters are fully programmable via microprocessor or GCI interfaces on the Le79228x ISLAC devices. Additionally, the Le79252 device has integrated self-test and line-test capabilities to resolve faults to the line or line circuit. The integrated test capability is crucial for remote applications where dedicated test hardware is not cost effective. When combined with Legerity's Le79112 VCP device, an optimized chip set with additional performance features can be realized. ### RELATED LITERATURE - 081256 Le79228 Quad ISLAC<sup>TM</sup> Device Data Sheet - 080923 Le792x2/Le79228 Chip Set User's Guide - 081152 Le79242 Dual ISLIC<sup>™</sup> Device Data Sheet - 081130 Le79232 Dual ISLIC<sup>™</sup> Device Data Sheet - 081191 Le75282 Dual LCAS Device Data Sheet #### **BLOCK DIAGRAM** Document ID# **081185** Date: **Nov 29, 2006** Rev: **G** Version: **1** Distribution: NDA Required Ž **(**) ER I CONFIDENT **G** # **Table of Contents** | Applications1 | |---------------------------------------------------------| | Features | | Optional Features (VCP Le79112) | | Ordering Information | | Description | | Related Literature | | Block Diagram | | Product Description | | Optional VCP Features | | Features of the VoiceEdge™ VE790 Series Chip Set | | Chip set Block Diagram - Four Channel Line card Example | | VE790 Series Chip set with Optional VCP Device | | Connection Diagram | | Pin Descriptions | | Electrical Characteristics | | Thermal Resistance | | Electrical Operating Ranges | | Specifications | | Power Dissipation | | DC Specifications | | Relay Driver Specifications | | Test Switch Specifications | | Transmission Specifications | | Internal Ringing Specifications | | Current-Limit Behavior | | Thermal Shutdown Fault Indications | | Operating Modes | | Operating Mode Descriptions | | Driver Descriptions | | Timing Specifications | | Waveforms | | Application Circuit21 | | Line card Parts List | | Physical Dimensions | | Revision History | | Revision E1 to F1 | ### PRODUCT DESCRIPTION Legerity's VoiceEdge™ VE790 series chip set integrates all functions required to interface to a subscriber line. Two chip types are used to implement the line card — the Le79252 device and an Le79228x ISLAC device. These provide the following basic functions: - The Le79252 Dual ISLIC™ device: A high voltage, bipolar device that drives the subscriber line, maintains longitudinal balance and senses line conditions. - 2. The Le79228x Quad ISLAC™ devices: Low voltage CMOS ICs that provide conversion, control and DSP functions for the Le79252 device. A complete schematic of the line card is shown in Application Circuit, on page 21. The Le79252 device uses reliable, bipolar technology to provide the power necessary to drive a wide variety of subscriber lines. It can be controlled by the Le79228x ISLAC device to operate in different modes that control power consumption and signaling. This enables it to have full control over the subscriber loop. The Le79252 device is designed to be used exclusively with the Le79228x ISLAC devices. The Le79252 device requires only VCC and the battery supplies for its operation. The Le79252 device implements a linear loop-current feeding method with the enhancement of intelligent thermal management. This limits the amount of power dissipated on the Le79252 device by dissipating power in external resistors in a controlled manner. The Le79252 is designed to provide balanced ringing, with or without dc offset, to the subscriber loop. Each ISLAC device contains high-performance circuits that provide A/D and D/A conversion for the voice, DC-feed and supervision signals. The Le79228x ISLAC devices contain a DSP core that handles signaling, DC-feed, supervision and line diagnostics for all channels. The DSP core selectively interfaces with three types of backplanes: - Standard PCM/MPI - Standard GCI - Modified GCI with a single analog line per GCI channel The VE790 series chip set provides a complete software configurable solution to the BORSCHT functions as well as complete programmable control over subscriber line DC-feed characteristics, such as current limit and feed resistance. In addition, these chip sets provide system level solutions for the loop supervisory functions and metering. In total, they provide a programmable solution that can satisfy worldwide line card requirements by software configuration. Software programmed filter coefficients, DC-feed data and supervision data are easily calculated with WinSLAC™ software. This PC software is provided free of charge. It allows the designer to enter a description of system requirements. WinSLAC then computes the necessary coefficients and plots the predicted system results. The Le79252 device interface unit inside the Le79228x ISLAC device processes information regarding the line voltages, loop currents and battery voltage levels. These inputs allow the Le79228x ISLAC device to place several key Le79252 device performance parameters under software control. The main functions that can be observed and/or controlled through the Le79228x ISLAC device backplane interface are: - · DC-feed characteristics - Ground-key detection - Off-hook detection - Metering signal - Longitudinal operating point - Subscriber line voltage and currents - Ring trip detection - Abrupt and smooth battery reversal - Subscriber line impedance matching - Transmit and receive paths frequency response - 4-wire to 2-wire hybrid impedance balance, or transhybrid loss - Ringing generation - Sophisticated line and circuit tests To accomplish these functions, the Le79252 device collects the following information and feeds it, in analog form, to the Le79228x - The metallic (IMTi) and longitudinal (ILGi) loop currents - The AC (VTXi) and DC (VSABi) loop voltage The outputs supplied by the Le79228x ISLAC devices to the Le79252 device are then: - A voltage (VHL<sub>i</sub>\*) that provides control for the following high-level Le79252 device outputs: - DC loop current - Internal ringing signal - 12 or 16 kHz metering signal - A low-level voltage proportional to the voice signal (VOUT<sub>i</sub>) - A voltage that controls longitudinal offset for test purposes (VLB<sub>i</sub>) The Le79228x ISLAC devices perform the conversion and filtering functions associated with the four-wire section of the subscriber line circuitry in a digital switch. These functions involve converting an analog voice signal into digital PCM samples and converting digital PCM samples back into an analog signal. During conversion, digital filters are used to band-limit the voice signals. The user-programmable filters set the receive and transmit gain, perform the transhybrid balancing function, permit adjustment of the two-wire termination impedance and provide frequency attenuation adjustment (equalization) of the receive and transmit paths. Adaptive transhybrid balancing is also included. All programmable digital filter coefficients can be calculated using WinSLAC software. The PCM codes can be either 16-bit linear two's-complement or 8-bit companded A-law or µ-law. Besides the ISLAC device functions, the VE790 series chip set provides all the sensing, feedback, and clocking necessary to completely control Le79252 device functions with programmable parameters. System-level parameters under programmable control include active loop current limits, feed resistance, and feed mode voltages. The Le79228x ISLAC devices supply complete mode control to the Le79252 device using the control bus (P1-P3) and tri-level load signal (LD<sub>i</sub>). The VE790 series chip set provides extensive loop supervision capability including off-hook, ring trip and ground-key detection. Detection thresholds for these functions are programmable. A programmable debounce timer is available that eliminates false detection due to contact bounce. For subscriber line diagnostics, AC and DC line conditions can be monitored using built-in test tools. Measured parameters can be compared to programmed threshold levels to set a pass/fail bit. The user can choose to send the actual measurement data directly to a higher level processor by way of the PCM voice channel. Both longitudinal and metallic resistance and capacitance can be measured, which allows leakage resistance, line capacitance, and telephones to be identified. #### \*Note: i = channel number # **OPTIONAL VCP FEATURES** Optional Voice Control Processor (VCP) features provide the following solutions to the VE790 series intelligent chip sets: - Integrated test software routines - DTMF detection - Aggregated codec/filter control EGERITY CONFIDENTIAL EGERITY CONFIDENTIAL LEGERITY CONFIDENTIAL Figure 1. Le79252 Device Internal Block Diagram # FEATURES OF THE VoiceEdge™ VE790 SERIES CHIP SET - Performs all battery feed, ringing, signaling, hybrid and test (BORSCHT) functions - Two chip solution supports high density, multi-channel architecture - Single hardware design meets multiple country requirements through software programming of: - Ringing waveform and frequency - DC loop-feed characteristics and current-limit - Loop-supervision detection thresholds - Off-hook debounce circuit - Ground-key and ring trip filters - Off-hook detect de-bounce interval - Two-wire AC impedance - Transhybrid balance impedance - Transmit and receive gains - Equalization - Digital I/O pins - A-law/µ-law and linear selection - Supports internal balanced ringing - Self-contained ringing generation and control - Integrated ring trip filter and software enabled manual or automatic ring trip mode - Supports DTMF generation with Le79228x ISLAC and DTMF detection with Le79112 VCP - Supports metering generation with envelope shaping - Smooth or abrupt polarity reversal - Adaptive transhybrid balance - Continuous or adapt and freeze - Supports both loop-start and ground-start signaling - Exceeds LSSGR and CCITT central office requirements - Selectable PCM or GCI interface - Supports most available master clock frequencies from 512 kHz to 8.192 MHz - On-hook transmission - Power/service denial mode - Line-feed characteristics independent of battery voltage - Only 3.3-V and battery supplies needed - Low idle-power per line - Linear power-feed with intelligent power-management feature - Compatible with inexpensive protection networks; Accommodates low-tolerance fuse resistors while maintaining longitudinal balance - Monitors two-wire interface voltages and currents for subscriber line diagnostics CONFIDENTIA - · Built-in voice path test modes - Power-cross, fault, and foreign voltage detection - Integrated line-test features - Leakage - Line and ringer capacitance - Loop resistance - Integrated self-test features - Echo gain, distortion, and noise - Guaranteed performance over commercial and industrial temperature ranges. - One relay driver per channel - Built-in per channel test load switch CONFIDENTIAL **GERITY** CONFIDENTIAL LEGERIT ### CHIP SET BLOCK DIAGRAM - FOUR CHANNEL LINE CARD EXAMPLE # **VE790 SERIES CHIP SET WITH OPTIONAL VCP DEVICE** # **CONNECTION DIAGRAM** # **PIN DESCRIPTIONS** | Pin Name | Туре | Description | |--------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD, BD [1,2] | Output | Provide the currents to the A and B leads of the subscriber loop. | | AGND | Ground | Analog ground return for VCC. | | BGND | Ground | Ground return for high, low, and positive battery supplies. | | ILG [1,2] | Output | ILG is proportional to the common-mode line current (IA–IB), except in disconnect mode, where ILG is proportional to the current into grounded SB. | | IMT [1,2] | Output | IMT is proportional to the differential line current (IA + IB), except in disconnect mode, where IMT is proportional to the current into grounded SA. The Le79252 device indicates thermal overload by pulling IMT to VCC. | | LD [1,2] | Input | The LD pin controls the input latch and responds to a 3-level input. When the LD pin is a logic 1 (> ( $V_{CC}-1$ ), the logic levels on P1–P3 latch into the Le79252 control register bits that operate the mode-decoder. When the LD pin is a logic 0 (< 0.6), the logic levels on P1–P3 latch into the Le79252 control register bits that control the relay driver and the test load switch (RD1–RD2). When the LD pin level is at $\sim V_{REF} \pm 0.3$ V, the control register contents are locked. | | P1-P3 | Input | Inputs to the latch for the operating-mode decoder and the relay-drivers. | | PMG [1,2] | Output | Power dump resistor. If the power dump resistor is not used, tie this pin to VBL and limit VBL to -100 V | | R1 [1,2] | Output | Collector connection for relay driver. Emitter internally connected to AGND. | | RREFS | Input | External resistor connected from RREF to AGND sets bias on Le79252. | | RSN [1,2] | Input | The metallic current between AD and BD is equal to 500 times the current into this pin. Networks that program receive gain and two-wire impedance connect to this node. This input is at a virtual potential of VREF. | | RSVD | | This pin is used during Legerity testing. In the application, it must be left floating or grounded. | | SA, SB [1,2] | Input | Senses the voltages on the line side of the fuse resistors at the A and B leads. External sense resistors, RSA and RSB, protect these pins from lightning or power-cross. | | TLD [1,2] | Output | Resistor connected from this pin to AD is connected from AD to BD when Testload is enabled and programmed on. | | VBF [1,2] | | VBH (or VBL) / 2 filters. A capacitor to BGND on these pins can be used to reject common mode battery noise. | | VBH | Battery (Power) | Connection to high-battery supply used for ringing and long loops. When only a single battery is available, it connects to both VBH and VBLi. | | VBL [1,2] | Battery (Power) | Connection to low-battery supply used for short loops. When only a single battery is available, these pins can be connected to VBH. | | VBP | Battery (Power) | Positive battery. | | VCC | +3.3 Power Supply | Positive supply for low voltage analog and digital circuits in the Le79252 device. | | VLB [1,2] | Input | Sets the DC longitudinal voltage of the Le79252 device. It is the reference for the longitudinal control loop. When the VLB pin is greater than VREF + 1.3 V, the Le79252 device sets the longitudinal voltage to a voltage approximately half-way between the positive and negative power supply battery rails. When the VLB pin is driven to levels between 0V and VREF + 1.3 V, the longitudinal voltage moves away from the half-way point in proportion to the difference between VREF and VLB. | | VREF | Input | The ISLAC device provides this voltage, which is used by the Le79252 device for internal reference purposes. All analog input and output signals interfacing to the ISLAC device are referenced to this pin. | | VRN | | VREF noise. Connect a 0.1 µf from this pin to VREF. | | VSAB [1,2] | Output | A scaled-down version of the voltage between the sense points SA and SB is present on this pin. | | VTX [1,2] | Output | The voltage between this pin and VREF is a scaled down version of the voltage sensed between the SA and SB pins. An external capacitor is required to remove the dc bias before connecting that signal to the two-wire input impedance programming network going to the RSN pin. The voltage on the impedance programming network swings positive and negative with respect to VREF. | | | | This must be electrically tied to BGND. | ### **ELECTRICAL CHARACTERISTICS** ## **Absolute Maximum Ratings** $(T_A = 23^{\circ}C)$ GERITY CONFIDENTIAL LEGERITY CONFIDENTIAL Stresses greater than those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods can affect device reliability | Storage temperature | −55 to +150°C | |------------------------------------------------------------------------------------------------|-----------------------------------------------| | Ambient temperature under bias; Humidity | -40 to +85°C; 5% to 95% | | VBP with respect to AGND | -0.4 to + 110 V | | VBP with respect to VBH | -0.4 to + 160 V | | V <sub>CC</sub> with respect to AGND | -0.4 to +4 V | | V <sub>BH</sub> , V <sub>BL</sub> with respect to AGND | +0.4 to -150 V | | V <sub>BL</sub> with respect to V <sub>BH</sub> | V <sub>BL</sub> ≤ V <sub>BH</sub> + 1 V | | BGND with respect to AGND | −3 to +3 V | | Voltage on relay outputs | +6 V | | Test Switch On-state current | 45 mA | | AD or BD: | <b>4</b> / | | Continuous | V <sub>BH</sub> – 1 to VBP+ 1 | | 10 ms (F = 0.1 Hz) | V <sub>BH</sub> – 5 to VBP+ 5 | | 1 μs (F = 0.1 Hz) | V <sub>BH</sub> – 10 to VBP+ 10 | | 250 ns (F = 0.1 Hz) | V <sub>BH</sub> – 15 to VBP+ 15 | | Current into SA or SB: 10 µs rise to Ipeak 1000 µs fall to 0.5 Ipeak; 10000 µs fall to I =0 | lpeak = ±5 mA | | Current into SA or SB: 2 µs rise to Ipeak 10 µs fall to 0.5 Ipeak; 100 µs fall to I = 0 | Ipeak = ±12.5 mA | | SA SB continuous | 5 mA | | Current through AD or BD | ± 150 mA | | P1, P2, P3, LD to AGND | -0.4 to VCC + 0.4 V | | ESD Immunity (Human Body Model) | JESD22 Class 1C compliant | | | | ### **Thermal Resistance** The junction to air thermal resistance of the 44-pin eTQFP package is discussed in the *Thermal Management of Dual SLIC Devices* application note. This parameter is measured under free air convection conditions, with a four-layer JEDEC test board. The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to a large internal copper plane. ### Package Assembly Green package devices are assembled with enhanced, environmental, compatible lead-free, halogen-free, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer lead-free board assembly processes. The peak soldering temperature should not exceed 245°C during printed circuit board assembly. Refer to IPC/JEDEC J-Std-020B Table 5-2 for the recommended solder reflow temperature profile. # **Electrical Operating Ranges** Legerity guarantees the performance of this device over commercial (0°C to 70°C) and industrial (-40°C to 85°C) temperature ranges by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with section 4.6.2 of Bellcore GR-357-CORE Component Reliability Assurance Requirements for Telecommunications Equipment. #### **Environmental Ranges** | Ambient Temperature | 0 to 70°C Commercial | |-----------------------------|------------------------------------| | Ambient Temperature | -40 to +85 °C extended temperature | | Thermal Protection Shutdown | Min. 150°C, Typ. 165°C | | Ambient Relative Humidity | 15 to 85% | ### **Electrical Ranges** | V <sub>cc</sub> * | +3.3 V ± 5% | | |---------------------------------------------------------------|-----------------|--| | V <sub>BL</sub> * | –15 V to VBH | | | V <sub>BH</sub> * | -42.5 to -145 V | | | VBP* | +100 V to AGND | | | Maximum supply voltage across device, VBP - VBH | 150 V | | | Differential Tip to Ring loop voltage (including AC) | 80 V maximum | | | BGND with respect to AGND | -300 to +300 mV | | | Load resistance on V <sub>TX</sub> to V <sub>REF</sub> or RSN | 20 kΩ minimum | | <sup>\*</sup> No power-up sequencing required, except for applying ground first. ### **SPECIFICATIONS** # **Power Dissipation** Loop resistance = $\infty$ , V<sub>BL</sub> = -36 V, V<sub>BH</sub> = -60 V, V<sub>CC</sub> = +3.3 V, VBP = +60 V. Power dissipation values are per channel. | Description | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-------------------------------------------------|-----|-----|-----|------| | | On-Hook Disconnect | | 21 | 32 | | | | On-Hook Standby | | 45 | 50 | | | | On-Hook Transmission Fixed Longitudinal Voltage | | 145 | 170 | | | Power Dissipation Normal Polarity | On-Hook Active High Battery | | 165 | 186 | mW | | Normal Polarity | On-Hook Active Low Battery | | 86 | 135 | | | | On-Hook Tip Open Supervision | | 45 | 55 | | | | Internal Ringing, No load | | 300 | 372 | | | | On-Hook Active Boosted Battery | • | 300 | 372 | | | <u>- </u> | | | | | | # **Supply Currents** Supply current values are per channel | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------------------------|---------------|-----------------|------|------| | $v_{BH}$ = -60 V, $v_{BL}$ = -36 V, $v_{BP}$ = +60 V $v_{CC}$ = 3.3 V, On- | hook, no loop | current, no loa | d | | | Disconnect mode: | | | | | | lvcc | | 2.2 | 3.3 | mA | | $I_{VBH}$ | | 150 | 250 | μΑ | | $I_{VBL}$ | | 14 | 17 | μA | | $I_{VBP}$ | | | 100 | μA | | Standby state | | | | | | I <sub>VCC</sub> | | 2.9 | 3.5 | mΑ | | $I_{VBH}$ | | 0.59 | 0.63 | mA | | $I_{ m VBL}$ | | 14 | 17 | μΑ | | $I_{VBP}$ | | 1 | 25 | μΑ | | On-hook transmission mode, V <sub>BH</sub> applied: | | < | | | | I <sub>VCC</sub> | | 3.8 | 5.0 | mA | | I <sub>VBH</sub> | | 2.2 | 2.5 | mA | | $I_{ m VBL}$ | | 14 | 17 | μA | | $I_{ m VBP}$ | | 1 | 25 | μA | | Active High Battery: | | | | | | I <sub>VCC</sub> | | 4.2 | 5.0 | mA | | $I_{ m VBH}$ | | 2.5 | 2.8 | mA | | $I_{ m VBL}$ | | 14 | 17 | μA | | $I_{ m VBP}$ | | 1 | 25 | μA | | Active Low Battery: | | | | - | | I <sub>VCC</sub> | | 4.3 | 5.0 | mA | | $I_{ m VBH}$ | | 0.5 | 0.65 | mA | | I <sub>VBL</sub> | | 1.9 | 2.15 | mA | | I <sub>VBP</sub> | | 1 | 25 | μA | | Tip Open Supervision: | | | | - | | I <sub>VCC</sub> | | 2.6 | 3.8 | mA | | I <sub>VBH</sub> | | 0.6 | 0.68 | mA | | I <sub>VBL</sub> | | 14 | 17 | μA | | I <sub>VBP</sub> | | 1 | 25 | μA | | Internal Ringing mode: | | | | | | I <sub>VCC</sub> | | 2.2 | 3.5 | mA | | I <sub>VBH</sub> | | 2.6 | 3.0 | mA | | I <sub>VBL</sub> | | 14 | 17 | μA | | I <sub>VBP</sub> | | 2.35 | 3.0 | mA | | Active Boosted Battery: | | | | | | I <sub>VCC</sub> | | 2.2 | 3.5 | mA | | Гувн | | 2.6 | 3.0 | mA | | l <sub>VBL</sub> | | 14 | 17 | μA | | I <sub>VBP</sub> | | 2.35 | 3.0 | mA | # **DC Specifications** Unless otherwise specified, test conditions are: $V_{CC}=3.3$ V, $V_{BH}=-60$ V, $V_{BL}=-36$ V, $V_{BP}=60$ V, $R_{RX}=150$ k $\Omega$ , $R_{L}=600$ $\Omega$ , $R_{SA}=R_{SB}=200$ k $\Omega$ , $R_{FA}=R_{FB}=50$ $\Omega$ , $R_{T}=60$ k $\Omega$ , $R_{AD}=R_{BD}=22$ nF, capacitance at SA, SB, and RREFS $\leq 20$ pF, Active Low battery. For this document, currents flowing into a ISLIC pin are defined as positive and currents flowing out of a ISLIC pin are defined as negative. The currents known as $I_A$ and $I_B$ are currents flowing into the external protection resistors and are such that $I_A=-I_{AD}$ and $I_B=I_{BD}$ . DC-feed conditions are normally set by the VE790 series ISLAC device. When the Le79252 device is tested by itself, its operating conditions must be simulated as if it were connected to an ideal VE790 series ISLAC device. | No. | Item | Condition | Min | Тур | Max | Unit | Note | |-----|-------------------------------------------|------------------------------------------------------------|----------|------------------|-----------------|------|------| | | | Standby and OHT modes, open | | | | | | | | | circuit, | | | | | | | | | –145 V < V <sub>BH</sub> < –50 V | | | | | | | | | A to GND (OHT polarity reversal) | | | 56.5 | V | | | | | B to GND | 40.75 | | 56.5 | | | | 1 | Two-wire Loop Voltage | A to B | 42.75 | | 54.00 | | | | | | Tip Open mode, open circuit | | | | | | | | | Tip Open mode, open circuit, | | | | | | | | | -145 V < V <sub>BH</sub> < -50 V | | | | V | | | | | B to GND | | | 56.5 | | | | 2 | Common Mode Voltage | OHT mode | | -24 | | V | | | | | Incremental DC current gain K1 | | | | | | | | | AD pin | 490 | 500 | 510 | A/A | | | 3 | K1 Gain (RSN to A/B) | BD pin | -490 | <b>-500</b> | -510 | A/A | | | J | | Current Offset | -750 | <b>&gt; 3</b> 00 | 750 | μA | | | | Gain from A/B to VTX | VTX / (VA – VB) | 0.196 | 0.200 | 0.204 | V/V | | | | AD & BD pins, Feed | , | 3.100 | 5.200 | | | | | 4 | resistance per leg | Standby mode | | | 300 | Ω | | | 4 | AD & BD pins, Leakage | Disconnect mode | | | 5 | μA | | | | current per leg | Diodefiliote filodo | V | | | μ, , | | | | Feed current limit | Feed current | 0 | | 75 | mA | | | 5 | T GGG GGITGITE IIITIIC | Active modes, $R_L = 600 \Omega$ | | | , 0 | , \ | | | ŭ | DC feed current limit | Feed Current = 15 to 75 mA | | | ±2 | % | | | | accuracy | | | | | | | | | | 3.17 dBm into 900 Ω, Active High | _ | | | | | | 6 | DC loop range | Battery mode, –51V battery, I <sub>LOOP</sub> | 1930 | | | Ω | 1,6 | | | - | = 20 mA, plus 2 x 50 $\Omega$ protection resistors, No PPM | | | | | | | | | | | | 0.0 | \/ | | | | Ternary input voltage | Low boundary Mid boundary | VREF-0.3 | VREF | 0.6<br>VREF+0.3 | V | | | _ | boundaries for LD pin. | High boundary | 2.2 | | VIX.L. 10.0 | V | | | 7 | Mid-level input source | Input high current | -20 | | 20 | μA | | | | must be Vref. | Input low current | -20 | | 20 | μA | | | | | Mid-level current | -20 | | 20 | μA | | | | | Input high voltage | 2.0 | | | V | | | | Logic Inputs P1, P2, P3 | Input low voltage | | | 8.0 | V | | | | 20gio iriputo 1 1, 12, 1 0 | Input high current | -20 | 0 | 20 | μA | | | 8 | | Input low current | -35 | 0 | 5 | μΑ | | | 9 | VREF input current | VREF = 1.4 V | -150 | | 150 | μΑ | | | | ß, DC Ratio of VSAB to | | | | | | | | 4.6 | loop voltage: | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | -0.00653 | -0.00667 | -0.00680 | | | | 10 | $\beta = \frac{V_{SAB}}{V_{SAB}}$ | VSA – VSB = 22 V | (1/153) | (1/150) | (1/147) | V/V | | | 10 | $\beta = \frac{V_{SAB}}{V_{SA} - V_{SB}}$ | | (1/100) | (1/130) | (1/14/) | | | | No. | Item | Condition | Min | Тур | Max | Unit | Note | |-----|--------------------------------------|------------------------------------------------------------------|-----------|-------|-----------|---------|-------| | | VSAB output offset<br>VSAB – VREF | VSA = VSB | -5 | | 5 | mV | | | 11 | VSAB Common Mode<br>Rejection | VLB = VREF ± 0.5 V -20 log [(ΔVSAB output offset) / (ΔVA / 150)] | 40 | | | dB | | | 12 | Fault Indicator Threshold | Voltage Output on IMT | 2.8 | | VCC | V | | | 13 | Gain from VLB pin to A or B pin, KLG | VLB = VREF ±1 V,<br>(VLB – VREF) / [(VA + VB) / 2 -<br>VMID] | -44.1 | -45 | -45.9 | V/V | 2, 10 | | | VLB Disable Threshold | | VREF+1.02 | | VREF+1.30 | V | | | 14 | VLB pin input current | VLB = VREF ± 1 V | | 0 | ±100 | μA | | | | I <sub>LOOP</sub> /IMT | I <sub>LOOP</sub> = (IA +IB) / 2 | -294 | -300 | -306 | A/A | | | 15 | LOOF | $I_{LOOP} = 0$ to ±40 mA | 204 | 000 | | 7,7,1 | | | 13 | I <sub>LONG</sub> /IMT | $I_{LONG} = IA - IB$ | 30000 | | | A/A | | | | LONG | $I_{LONG} = 0 \text{ to } \pm 40 \text{ mA}$ | | | | , , , , | | | | I <sub>I ONG</sub> /ILG | I <sub>LONG</sub> = IA – IB | 588 600 | 612 | A/A | | | | 16 | LONG | I <sub>LONG</sub> = 0 to ±40 mA | | 000 | <b>△</b> | 7 7 7 7 | | | 10 | I <sub>LOOP</sub> /ILG | I <sub>LOOP</sub> = (IA +IB) / 2 | 30000 | 30000 | | A/A | | | | ·LOOP··= | $I_{LOOP} = 0 \text{ to } \pm 40 \text{ mA}$ | 00000 | | | 7 7 7 7 | | | 17 | ISA/IMT slope | Disconnect mode | 5.88 6.00 | 6.12 | | 3 | | | L | . с. ү | ISA = -2 to +2 mA | 0.00 | 0.00 | | A/A | | | 18 | ISB/ILG slope | Disconnect mode | 11.76 | 12.00 | 12.24 | | 3 | | - | , | ISB = -2 to +2 mA | | | | | | | 40 | INAT and and affect | Active modes | -1 | | 1 | | | | 19 | IMT output offset | OHT<br>Disconnect | -3<br>-1 | 0 | 3<br>1 | μΑ | | | 1 | | Active modes | | | 1 | | | | 20 | ILG output offset | OHT | -1<br>-3 | 0 | 3 | μA | | | 20 | 120 Julput Olisot | Disconnect | -1 | | 1 | μΛ | | # **Relay Driver Specifications** | Item | Condition | Min | Тур | Max | Unit | Note | |----------------------------|-------------------------|-----|-----|-----|------|------| | On Voltage | 40 mA/relay sink | | | 0.5 | V | | | Relay Driver Leakage | R1 = 6 V | | | 350 | μA | | | Relay Driver Clamp Voltage | I <sub>R1</sub> = 30 mA | 6 | | 17 | V | | | RR1 Resistance | | 10 | 15 | 20 | ΚΩ | | Figure 2. Relay Driver Configuration # **Test Switch Specifications** | Item | Condition Min Typ | Max | Unit | Note | |-------------|--------------------------------------------------------------------|-----|------|------| | | ON-Resistance, | | | | | Test Switch | $(V_{(25 \text{ mA})} - V_{(20 \text{ mA})}) / 5 \text{ mA}$ 10 19 | 30 | Ω | | | Test Switch | On-Voltage drop at ±20 mA -3 | 3 | V | | | | Off-state Leakage | 5 | μA | | # **Transmission Specifications** | No. | Item | Condition | Min | Тур | Max | Unit | Note | |-----|------------------------------------------------------------|-------------------------------|-----|-----|-----|---------|------| | 1 | RSN input impedance | ± 200 μA | | | 12 | 0 | | | 2 | VTX output impedance | ± 250 μA | | 8 | 32 | Ω | | | 3 | Max, AC + DC loop current | Active modes | 80 | | | mA | | | 4 | Longitudinal AC current per wire | Active modes, f = 15 to 60 Hz | 20 | | | mArms | 6 | | 4 | Longitudinal AC current per wire | OHT mode | 8.5 | | | MAIIIIS | | | 5 | A or B drive current = DC + longitudinal + signal currents | 9 | 100 | | | mAp | | | 5 | A or B drive current = ringing + longitudinal | | 100 | | | mAp | | | 6 | Longitudinal impedance,<br>A or B to GND | Active modes | 45 | | 95 | Ω | | | | No. | Item | Condition | Min | Тур | Max | Unit | Note | |---------------|-----|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------|-------------------|----------------------------------------|-------------| | | 7 | 2-4 wire gain | V <sub>TX</sub> / V <sub>AB</sub> , 0 dBm, 1 kHz | V <sub>TX</sub> / V <sub>AB</sub> , 0 dBm, 1 kHz -14.18 -14 | | -13.78 | | | | | 8 | 2-4 wire gain variation with frequency | f = 300 to 3400 Hz, relative to 1 kHz | -0.12 | 0 | +0.1 | | | | | 9 | 2-4 wire gain tracking | +3 dBm to -55 dBm<br>Reference: -10 dBm, 1 kHz | -0.1 | 0 | +0.1 | | 7 | | | 10 | 4-2 wire gain | V <sub>AB</sub> / V <sub>OUT,</sub> 0 dBm, 1 kHz | -0.15 | 0 | +0.15 | dB | | | AL | 11 | 4-2 wire gain variation with frequency | f = 300 to 3400 Hz, relative to 1 kHz | -0.1 | 0 | +0.1 | | | | | 12 | 4-2 wire gain tracking | +3 dBm to -55 dBm<br>Reference: -10 dBm | -0.1 | 0 | +0.1 | | 7 | | ALIDE<br>TIDE | 13 | Total harmonic distortion level<br>2-wire<br>4-wire (VTX — VREF) | 0 dBm, 1 kHz, 600Ω | 50<br>50 | | | dB | | | GERII I CON | 14 | Idle channel noise C-message Weighted Psophometric Weighted Psophometric Weighted with metering | Active modes, $R_L = 600 \Omega$<br>2-wire<br>4-wire<br>2-wire<br>4-wire<br>2-wire, metering 2.5 Vrms | C | +7<br>-8<br>-83<br>-98 | +13<br>-77<br>-65 | dBrnC<br>dBrnC<br>dBmp<br>dBmp<br>dBmp | 6<br>6<br>7 | | VFIDENIIAL LI | 15 | Longitudinal balance<br>(IEEE method) | Longitudinal to metallic, Active modes, I <sub>LOOP</sub> = 40 mA T <sub>A</sub> = -40°C to 85°C f = 200 to 1000 Hz f = 3000 Hz Metallic to longitudinal (HARM) f = 200 to 3000 Hz | 58<br>56<br>40 | 66 | | dB | 4,8 | | | 16 | PSRR (VBH, VBL, VBP) | f = 50 to 3400 Hz<br>f = 3.4 to 50 kHz | 40 | 25 | | dB | 7 | | | _ | PSRR (VCC) | f = 50 to 3400 Hz<br>f = 3.4 to 50 kHz | 40<br>25 | | | | | | ב<br>ע | 17 | BGND Rejection | f = 50 to 3400 Hz<br>f = 3.4 to 50 kHz | 45<br>25 | | | dB | 7 | | LEGE | 18 | Metering Total Harmonic Distortion | $\label{eq:fitting} \begin{split} &f = 12 \text{ kHz or } 16 \text{ kHz}, 2.8 \text{ Vrms at} \\ &A/B, \text{ metering load} = 200 \ \Omega, \\ &I_{LOOP} = 20 \text{ mA} \end{split}$ | 40 | | | dB | 7 | | IAL | 19 | Crosstalk between channels | f = 1 kHz, 0dBm<br>f = 12 kHz, 16 kHz | | | -80<br>-60 | dB | 5, 7<br>7 | | LIDENI | 20 | EMC, per ETSI EN 300 386 V1.3.1 (2001-09) and EN 61000-4-6 | 3 Vrms, 80% modulated with 1 kHz, 150 kHz $-$ 80 MHz, 150 $\Omega$ common mode source impedance (300 $\Omega$ per leg) | | | -40 | dBm | 7 | LEGERITY CONFIDENTIAL LEGERITY CONFIDENTIAL LEGERITY CONFIDENTIAL # **Internal Ringing Specifications** | Item | Condition | Min | Тур | Max | Unit | Note | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|------| | Ringing Voltage | $5$ REN 1386 $\Omega$ + 40 μF load, 1440 $\Omega$ loop, 2 x 50 $\Omega$ protection resistors, –140 V battery potential with -21 V dc offset | 40 | | | Vrms | 6 | | Distortion | 75 Vrms ringing | | 0.1 | 2.0 | % | 7 | ## **Ring Trip Specifications** | Item | Condition | Min | Тур | Max | Unit | Note | |----------------|------------------------------------------------------------------|-----|-----|-----|------|------| | Ring Trip Time | $f$ = 20 Hz, 300 $\Omega$ applied to a loop $\leq$ 1500 $\Omega$ | | | 150 | ms | 7, 9 | #### **Current-Limit Behavior** | ISLIC Mode | Condition | Min | Тур | Max | Unit Note | |----------------|-----------------------------------------------|-----|-----|-----|-------------| | Tip Open | B Short to GND | 20 | | 50 | <b>Y</b> // | | Standby | Short A-to-VBH | 20 | | 50 | mA | | Stariuby | Short B-to-GND | 20 | | 50 | THA | | Active Ringing | VE790 series SLAC generating internal ringing | 100 | | | | ### Thermal Shutdown Fault Indications | Fault | Indication | |------------------|---------------------------------------------------------------------------------------------------------------------------------------| | No Fault | IMT operates normally (V <sub>REF</sub> ±1 V) | | Thermal Shutdown | IMT above 2.8 V; ILG operates normally, Device enters disconnect like mode (loop current denied), R1 and TLD outputs operate normally | #### Notes: - An overhead calibrate procedure will be instituted at call set-up. - 2. Compliance is VREF = ±1 V. If VLB > +2.7 V, then this pin is disabled. If VLB = VREF ±1 V, then offset is ±5 mV. - 3. Offset to be calibrated within 0.5 V. - 4. Feed resistors are inside ISLIC device voltage sense feedback. - Both channels Active, or one channel Active off-hook and one channel in Standby on-hook. No impulse noise is recorded on adjacent channels using a 35 dBrnC threshold. Also, in presence of dial pulse, no impulse noise is recorded on adjacent channels using a 35 dBrnC threshold. - 6. Guaranteed by correlation to other production tests. - 7. Guaranteed by design or characterization. - 8. Tested at 1 kHz only. - 9. Shall not trip ringing (f = 17 to 23 Hz) when an alerting signal is applied to a termination of 10 $k\Omega$ in parallel with 8 $\mu$ F or 100 $\Omega$ in series with 2 $\mu$ F, either termination applied on A-to-B directly at the output of the line unit: (0 $\Omega$ loop). - 10. VMID is the common-mode output voltage (VA + VB) / 2 obtained under the condition of VLB = VCC. ### **OPERATING MODES** The Le79252 device receives multiplexed control data on the P1, P2 and P3 pins. The LD pin then controls the loading of P1, P2, and P3 values into the proper bits in the Le79252 device control register. When the LD pin is less than 0.3 V below VREF (< (VREF – 0.3 V)), P1–P2 must contain data for the relay and test load switch control bits RD1 and RD2. These are latched into the first two bits in the Le79252 device control register. When the LD pin is more than 0.3 V above VREF, P1–P3 must contain Le79252 device control data C1, C2, and C3, which are latched into the last three bits of the Le79252 device control register. Connecting the LD pin to VREF locks the contents of the Le79252 device control register. The operating mode of the Le79252 device is determined by the C1, C2, and C3 bits in the control register of the Le79252 device. <u>Table 1</u> defines the Le79252 device operating modes set by these signals. Under normal operating conditions, the Le79252 device does not have active relays. The Le79252 device to Le79228x ISLAC device interface is designed to allow continuous real-time control of the relay drivers to avoid incorrect data loads to the relay bit latches of the Le79252 devices. Table 1. Operating Modes | C3 | C2 | C1 | Operating Mode | |----|----|----|------------------------| | 0 | 0 | 0 | Standby (Scan) | | 0 | 0 | 1 | TIP Open | | 0 | 1 | 0 | ON-HOOK Transmission | | 0 | 1 | 1 | Disconnect | | 1 | 0 | 0 | Active Boosted Battery | | 1 | 0 | 1 | Active High Battery | | 1 | 1 | 0 | Active Low Battery | | 1 | 1 | 1 | Internal Ringing | | Operating Mode | Battery Voltage<br>Selection | Description | |---------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Standby (Scan) | VBH and BGND | <ul> <li>AD and BD amplifiers are turned OFF.</li> <li>AD output is connected to a voltage near BGND through a resistor.</li> <li>BD output is connected to a voltage clamp circuit through a resistor. The clamp circuit voltage is defined in item 1 of the DC specification table. The clamp circuit is powered from VBH.</li> <li>Line supervision is active.</li> <li>The currents out of IMT and ILG are proportional to currents from the A and B amplifiers.</li> <li>VSAB is not active.</li> <li>Current limit of 30 mA is provided on both A and B lines.</li> </ul> | | TIP Open | VBH and BGND | <ul> <li>A (TIP) lead is open (&gt; 150 kΩ) in the voltage range of VBH and BGND.</li> <li>BD output is connected to a voltage clamp circuit through a resistor. The clamp circuit voltage is defined in item 1 of the DC specification table. The clamp circuit is powered from VBH.</li> <li>Current limit of 30 mA typical is provided on B (RING) line.</li> <li>ILG current sense circuit is active.</li> </ul> | | ON-HOOK<br>Transmission | VBH and BGND | <ul> <li>In this mode the ISLIC provides a fixed longitudinal voltage as defined in item 2 of the DC specification table.</li> <li>The A and B amplifiers are fully active and powered from VBH and BGND.</li> <li>This active mode should be used if loop voltage is to be derived from a battery voltage between -56.5 V and -145 V</li> </ul> | | Disconnect | VBH and VBP | <ul> <li>The A and B amplifiers are turned OFF and are high impedance to any external voltage between VBH and BGND.</li> <li>The remaining active circuits are powered from VBH.</li> <li>SA and SB pins are low impedance and clamped at approximately AGND.</li> <li>The currents out of IMT and ILG are proportional to voltages on the A and B leads.</li> </ul> | | Active Boosted<br>Battery | VBH and VBP | The A and B amplifiers are fully active and powered from VBH and VBP. This mode can be used for extended loop range applications. | | Active High Battery | VBH and BGND | The A and B amplifiers are fully active and powered from VBH and BGND. This mode can be used for long loop applications. | | Active Low Battery | VBL and BGND | In this mode the A and B amplifiers are powered from VBL and BGND supply to save power. | | Internal Ringing | VBH and VBP | <ul> <li>In this mode the A and B amplifiers are powered from VBH and VBP.</li> <li>Balanced ringing signal is generated at AD and BD pins and controlled by the SLAC device.</li> <li>The VTX output is disabled.</li> </ul> | # **Driver Descriptions** | Driver | Description | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R1 | A logic 1 on RD1 (from the P1 pin of the Le79228x ISLAC device) turns the R1 driver on and operates a relay connected between the R1 pin and a positive voltage. RD1 is gated off during thermal shutdown. | | | A logic 1 on RD2 (from the P2 pin of the Le79228x ISLAC device) turns the Testload driver on and routes current from the Testload pin to the BD pin. RD2 is gated off during thermal shutdown. | | TLD | Connect a test load between TLD and the AD (Tip) lead. This technique avoids the use of a relay to connect a test load. However, it does not isolate the subscriber line from the line card. The test load must be connected to the Le79252 device side of the protection resistor to avoid damage to the TLD driver. | Control bits RD1 and RD2 do not affect the operating mode of the Le79252 device. # TIMING SPECIFICATIONS | Symbol | Signal | Parameter | Min | Тур | Max | Unit | |--------|----------|---------------------------------|-----|-----|-----|------| | trSLD | LD | Rise time Le79252 device LD pin | | | 2 | | | tfSLD | LD | Fall time Le79252 device LD pin | | | 2 | | | tSLDPW | LD | LD minimum pulse width 3 | | | | | | tSDXSU | P1,P2,P3 | P1–3 data Setup time | 4.5 | | | μs | | tSDXHD | P1,P2,P3 | P1–3 data hold time | 4.5 | | | | | tSDXD | P1,P2,P3 | Max P1–3 data delay | | | 5 | | #### Notes: - 1. The P1-3 pins are updated continuously during operation by the LD signal. - 2. When writing to the Le79252 device registers, the sequence is: - a) Set LD pin to mid-state. - b) Place appropriate data on the P1-3 pins. - c) Assert the LD pin to High or Low to write the proper data. - d) Return LD pin to mid-state. - 3. Le79252 device registers are refreshed at 5.33 kHz when used with a VE790 series ISLAC device. # **WAVEFORMS** ### **APPLICATION CIRCUIT** Figure 3. Internal Ringing Line Card Schematic LEGERITY CONFIDENTIAL LEGERITY CONFIDENTIAL LEGERITY CONFIDENTIAL Figure 4. VHL networks for POTS and IVD Applications With and Without Metering # **LINE CARD PARTS LIST** The following list defines the parts and part values required to meet target specification limits for channel i of the line card (i = 1,2,3,4 or i = 1,2). | Item | Туре | Value | Tol. | Rating | Comments | Optional Components | |--------------------------------------------------------------|----------------|----------------|------|--------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | U1 <sub>i</sub> | Le79252 device | | | | Dual ISLIC device | | | U2 | Le79228x | | | | ISLAC device | | | U3i | TISP8200M | | | | Bourns <sup>®</sup> Negative Overvoltage<br>Protector | | | U4i | TISP8201M | | | | Bourns <sup>®</sup> Positive Overvoltage<br>Protector | | | D <sub>VBH</sub> | Diode | 100 mA | | 100 V | | | | R <sub>VBH</sub> | Resistor | 1 kΩ | 5% | 1/16 W | | Required if R <sub>FAi</sub> , R <sub>FBi</sub> are PTC components and R <sub>SAi</sub> R <sub>SBi</sub> sense resistors are wired as shown in Figure 3 | | R <sub>FAi</sub> , R <sub>FBi</sub> | Resistor | 50 Ω | 2% | 2 W | Fusible resistors or PTC protection resistors | | | R <sub>SAi</sub> , R <sub>SBi</sub> | Resistor | 200 kΩ | 1% | 3/4 W | Sense resistors, pulse withstanding component | | | R <sub>Ti</sub> | Resistor | 80.6 kΩ | 1% | 1/16 W | Impedance control resistor | | | R <sub>RXi</sub> | Resistor | 90.9 kΩ | 1% | 1/16 W | Receive path gain resistor | | | C <sub>VTXi</sub> | Capacitor | 100 nF | 10% | 50 V | | | | R <sub>REF</sub> | Resistor | 69.8 kΩ | 1% | 1/16 W | Current reference setting resistor | | | R <sub>SHB</sub> , R <sub>SLB</sub> ,<br>R <sub>SPB</sub> | Resistor | 750 kΩ | 1% | 1/16 W | Battery sense resistors | | | R <sub>HLai</sub> | Resistor | 40.2 kΩ | 1% | 1/16 W | Feed resistor, see VHL networks for IVD value | | | R <sub>HLbi</sub> | Resistor | 4.32 kΩ | 1% | 1/16 W | Metering resistor | Required for metering | | R <sub>HLci</sub> , R <sub>HLdi</sub> | Resistor | 2.87 kΩ | 1% | 1/16 W | Feed resistors, see VHL networks for IVD values | | | C <sub>HLbi</sub> | Capacitor | 3.3 nF | 10% | 10 V | Metering capacitor - Not Polarized | Required for metering | | C <sub>HLdi</sub> | Capacitor | 0.82 μF | 10% | 10 V | Feed capacitor -Ceramic | | | C <sub>SSi</sub> | Capacitor | 33 or<br>56 pF | 5% | 100 V | Metering capacitor -Ceramic, use<br>33 pF for 3.2 Vrms max. or 56 pF<br>for 5.0 Vrms max. metering. | Only required for metering a 2.2 Vrms, otherwise omit | | R <sub>MT1i</sub> | Resistor | 3.01 kΩ | 1% | 1/16 W | Metallic loop current gain resistor | | | R <sub>MT2i</sub> | Resistor | 75 kΩ | 1% | 1/16 W | Metallic loop current resistor for high gain selection | Required for testing, tie<br>RMT1i to VREF if not used | | R <sub>LG1i</sub> | Resistor | 6.04 kΩ | 1% | 1/16 W | Longitudinal loop current gain resistor | | | R <sub>LG2i</sub> | Resistor | 150 kΩ | 1% | 1/16 W | Longitudinal loop current resistor for high gain selection | Required for testing, tie RLG1i to VREF if not used | | R <sub>REFSi</sub> | Resistor | 56.2 kΩ | 1% | 1/16 W | | | | R <sub>PMGi</sub> | Resistor | 510Ω | 5% | 1 W | Value should be adjusted to suit application | | | R <sub>TESTi</sub> | Resistor | 2 kΩ | 1% | 1 W | Test load | Optional for testing | | C <sub>ADi</sub> , C <sub>BDi</sub> | Capacitor | 15 nF | 10% | 200 V | Ceramic, X7R dielectric | | | C <sub>BATH</sub> , C <sub>BATL</sub> ,<br>C <sub>BATP</sub> | Capacitor | 100 nF | 20% | 100 V | Ceramic | | | C <sub>VBFi</sub> | Capacitor | 1 nF | 20% | 100 V | Ceramic | | | C <sub>VCC</sub> | Capacitor | 100 nF | 20% | 10 V | | | | C <sub>VCCD</sub> | Capacitor | 100 nF | 20% | 10 V | | | |-------------------|-----------|--------|-----|--------|----------|--| | C <sub>VCCA</sub> | Capacitor | 33 µF | 20% | 6.3 V | Tantalum | | | R <sub>VCCA</sub> | Resistor | 3.3 Ω | 1% | 1/16 W | | | | C <sub>VRNi</sub> | Capacitor | 100 nF | 20% | 10 V | | | # PHYSICAL DIMENSIONS ### 44-Pin eTQFP | | SYMBOL | MIN | NOM. | MAX. | | |---|----------------|------------|------|------|---| | | Α | _ | _ | 1.20 | | | | A1 | 0,05 | _ | 0.15 | | | | Az | 0.95 | 1.00 | 1.05 | | | | D | 12.00 BSC. | | | | | | D1 | 10.00 BSC. | | | | | | Е | 12,00 BSC. | | | | | | E1 | 10.00 BSC. | | | | | | R2 | 80,0 | Ĺ | 0.20 | V | | | R <sub>1</sub> | 80,0 | И | | | | | θ | ٥ | 3.5 | 7* | 4 | | | Θ1 | 0, | _ | | | | | θa | 11" | 12 | 1.3* | ١ | | 4 | θз | 111 | 12* | 134 | | | / | C | 0.09 | + | 0.20 | | | ١ | U | 0.45 | 0.60 | 0.75 | 4 | | | L <sub>1</sub> | 1,00 REF | | | 7 | | ٦ | S | 0.20 | 1 | - | | | ı | b | 0.17 | 0.20 | 0.27 | | | | Φ | 0.80 BSC | | | | | | De | 8.00 | | | | | | Ε <sub>2</sub> | 8.00 | | | | | | 000 | 0.20 | | | | | | bbb | 0.20 | | | | | | CCC | 0.10 | | | | | | ddd | 0.20 | | | | | | N | 44 | | | | - 1. CONTROLLING DIMENSION IN MILLIMETER UNLESS OTHERWISE SPECIFIED. - 2. DIMENSIONS "D1" AND "E1" DO NOT INCLUDE MOLD PROTRUSION, ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. "D1" AND "E1" ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. - 3. DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM "b" DIMENSION BY MORE TAHN 0,08 mm, - DAMBAR CAN NOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT, MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD IS 0.07 mm FDR 0.4 mm AND 0.5 mm PITCH PACKAGES. - 5. SQUARE DOTTED LINE IS E-PAD OUTLINE. - "N" IS THE TOTAL NUMBER OF TERMINALS, Note: Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing. LEGERITY CONFIDENTIAL ### **REVISION HISTORY** #### **Revision D1 to E1** - Added green package OPN to <u>Ordering Information</u>, on page 1. - Added <u>Package Assembly</u>, on page 10. - Power Dissipation and Supply Currents updated to reflect product. - In Electrical Ranges, on page 10, added differential dc loop voltage maximum of 85 V. - In DC Specifications, on page 13, No. 1, Standby and OHT modes A to B voltage increased from 53 to 54 V - In <u>DC Specifications</u>, on page 13, No. 4, Leakage current for AD and BD leads modified. - In DC Specifications, No. 11, VSAB Common Mode Rejection parameter added. - In <u>DC Specifications</u>, on page 13, No. 16, ILOOP/ILG min changed from 60000 to 30000. - In <u>Test Switch Specifications</u>, on page 15, changed ON-Resistance from 25 ohms Max to 30 ohms Max. - In <u>Test Switch Specifications</u>, on page 15, Max off-state leakage changed from 1 to 5 μA. - In <u>Transmission Specifications</u>, on page 15, No. 1, max RSN impedance changed from 10 to 12 ohms. - In <u>Transmission Specifications</u>, on page 15, No. 8, 2-4 wire gain variation with frequency min -0.1 dB changed to -0.12 dB. - In <u>Transmission Specifications</u>, on page 15, No. 14, idle channel noise max changed from +11 to 13 dBrnC and from -79 to -77 dBmp. - In <u>Transmission Specifications</u>, on page 15, No. 15, longitudinal balance, active modes min changed from f = 3400 Hz, 53 dB to f = 3000 Hz, 56 dB, Typical values also changed. Standby mode longitudinal balance removed. - In <u>Transmission Specifications</u>, on page 15, No. 16, PSRR min for voice-band changed from 45 to 40 dB. PSRR 25 dB min for 3.4 to 50 kHz frequencies changed to 25 dB typ. - In Transmission Specifications, No. 18, Metering Total Harmonic Distortion, I<sub>LOOP</sub> = 20 mA added to conditions. - In <u>Transmission Specifications</u>, on page 15, No. 19, 1 kHz crosstalk changed to guaranteed by design. - In Thermal Shutdown Fault Indications, R1 and TLD outputs changed from "outputs turned off" to "outputs operate normally". - In Operating Mode Descriptions, Standby, Current limit increased to 36 mA. - Line Card Parts List modified. - VCP references added. Ш Ш Ш - In Thermal Shutdown Fault Indications, R1 and TLD outputs changed from "outputs turned off" to "outputs operate normally". - In Operating Mode Descriptions, Standby, Current limit increased to 36 mA. - Line Card Parts List modified. - VCP references added. ### **Revision E1 to F1** - Added "Packing" column and Note 2 to <u>Ordering Information</u>, on page 1 - Power Dissipation, On-Hook Standby typical power increased from 38 mW to 45 mW, maximum power increased from 48 mW to 50 mW. - Supply Currents, Standby State I<sub>VBH</sub> current typical increased from 0.41 mA to 0.59 mA, maximum increased from 0.58 mA to 0.63 mA. - Decoupling capacitors added to Application Circuit and Line Card Parts List. - VHL Networks, IVD with metering resistor values changed to common values. - Line Card Parts List, R<sub>SAi</sub>, R<sub>SBi</sub> resistors rating changed from 1/4 W to 3/4 W. - In Line card Parts List. on page 23, changed C<sub>VBF</sub> from optional component to required component. - Minor text edits. ### Revision F1 to G1 - Chip Set Block Diagram on page 7 modified. - Figure 3 Application Circuit on page 21 modified. - Line Card Parts List on page 23 modified. - Minor text and formatting edits. 4509 Freidrich Lane Austin, Texas 78744-1812 Telephone: (512) 228-5400 Fax: (512) 228-5508 North America Toll Free: (800) 432-4009 The contents of this document are provided in connection with Legerity, Inc. products. Legerity makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in Legerity's Standard Terms and Conditions of Sale, Legerity assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. Legerity's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of Legerity's product could create a situation where personal injury, death, to sandether the bedy or in any other application in which the failure of Legerity's product could create a situation where personal injury, death, to sandether the bedy or in any other application in which the failure of Legerity's product could create a situation where personal injury, death, to sandether the bedy or in any other application in which the failure of Legerity's product could create a situation where personal injury, death, to sandether the bedy or in other applications intended for surgical implant into the body, or in other applications intended for surgical implant into the body, or in other applications intended for surgical implant into the body, or in other applications intended for surgical implant into the body, or in other applications intended for surgical implant into the body, or in other applications intended for surgical implant into the body, or in other applications intended for surgical implant into the body, or in other applications into the body of th http://www.legerity.com/sales or email: © 2005 Legerity, Inc. To download or order data sheets, application notes, or evaluation tools, go to: www.legerity.com/support sales@legerity.com For all other technical inquiries, please contact Legerity Tech Support at: techsupport@legerity.com or call +1 512.228.5400. #### **Trademarks** Legerity, the Legerity logo and combinations thereof, ISLAC, ISLIC, ISLAC, WinSLAC, and VoiceEdge are trademarks of Legerity, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.