

### LT1241 Series

# High Speed Current Mode Pulse Width Modulators

- Low Start-Up Current: <250µA
- <sup>n</sup> **50ns Current Sense Delay**
- <sup>n</sup> **Current Mode Operation: To 500kHz**
- <sup>n</sup> **Pin Compatible with UC1842 Series**
- Undervoltage Lockout with Hysteresis
- No Cross-Conduction Current
- Trimmed Bandgap Reference
- 1A Totem Pole Output
- Trimmed Oscillator Frequency and Sink Current
- Active Pull-Down on Reference and Output During Undervoltage Lockout
- High Level Output Clamp: 18V
- Current Sense Leading Edge Blanking

### **APPLICATIONS**

- Off-Line Converters
- DC/DC Converters

All registered trademarks and trademarks are the property of their respective owners.

### FEATURES DESCRIPTION

The  $LT@1241$  series devices are 8-pin, fixed frequency, current mode, pulse width modulators. They are improved plug compatible versions of the industry standard UC1842 series. These devices have both improved speed and lower quiescent current. The LT1241 series is optimized for off-line and DC/DC converter applications. They contain a temperature-compensated reference, high gain error amplifier, current sensing comparator and a high current totem pole output stage ideally suited to driving power MOSFETs. Start-up current has been reduced to less than 250µA. Cross-conduction current spikes in the output stage have been eliminated, making 500kHz operation practical. Several new features have been incorporated. Leading edge blanking has been added to the current sense comparator. Trims have been added to the oscillator circuit for both frequency and sink current, and both of these parameters are tightly specified. The output stage is clamped to a maximum  $V_{OIII}$  of 18V in the on state. The output and the reference output are actively pulled low during undervoltage lockout.



# BLOCK DIAGRAM

# ABSOLUTE MAXIMUM RATINGS



#### Operating Junction Temperature Range





# PIN CONFIGURATION

### ORDER INFORMATION **<http://www.linear.com/product/LT1241#orderinfo>**



Consult ADI Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to:<http://www.linear.com/leadfree/>

For more information on tape and reel specifications, go to: [http://www.linear.com/tapeandreel/.](http://www.linear.com/tapeandreel/) Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Notes 2 and 3)



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Notes 2 and 3)



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Unless otherwise specified,  $V_{CC} = 15V$ ,  $R_T = 10k$ ,  $C_T = 3.3nF$ . **Note 3:** Low duty cycle pulse techniques are used during test to maintain junction temperature close to ambient.

### <span id="page-4-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Rev B

# TYPICAL PERFORMANCE CHARACTERISTICS



### TYPICAL PERFORMANCE CHARACTERISTICS

TIME 50ns/DIV LT1241 • TPC22  $V_{CC} = 15V$ 

 $V_{CC} = 15V$ <br>C<sub>L</sub> = 1nF

5 V

 $V_{\rm CC}$  = 15V C<sub>L</sub> = 1nF



TIME 50ns/DIV  $L$ T1241 • TPC23  $V_{\text{CC}} = 15V$ 

C<sub>L</sub> = 1nF

50

īί

TIME 50ns/DIV LT1241 • TPC24

 $50$ 

# PIN FUNCTIONS

**COMP (Pin 1):** Compensation Pin. This pin is the output of the Error Amplifier and is made available for loop compensation. It can also be used to adjust the maximum value of the current sense clamp voltage to less than 1V. This pin can source a minimum of 0.5mA (0.8mA typ) and sink a minimum of 2mA (4mA typ)

**FB (Pin 2):** Voltage Feedback Pin. This pin is the inverting input of the error amplifier. The output voltage is normally fed back to this pin through a resistive divider. The noninverting input of the error amplifier is internally committed to a 2.5V reference point.

**ISENSE (Pin 3):** Current Sense Pin. This is the input to the current sense comparator. The trip point of the comparator is set by, and is proportional to, the output voltage of the Error Amplifier.

**RT/CT (Pin 4):** The oscillator frequency and the deadtime are set by connecting a resistor  $(R_T)$  from  $V_{RFF}$  to  $R_T/C_T$ and a capacitor  $(C_T)$  from  $R_T/C_T$  to GND.

The rise time of the oscillator waveform is set by the RC time constant of  $R<sub>T</sub>$  and  $C<sub>T</sub>$ . The fall time, which is equal to the output deadtime, is set by a combination of the RC time constant and the oscillator sink current (8.2mA typ).

**GND (Pin 5):** Ground.

**OUTPUT (Pin 6):** This pin is the output of a high current totem pole output stage. It is capable of driving up to ±1A of current into a capacitive load such as the gate of a MOSFET.

**V<sub>CC</sub>** (Pin 7): This pin is the positive supply of the control IC.

V<sub>RFF</sub> (Pin 8): Reference. This is the reference output of the IC. The reference output is used to supply charging current to the external timing resistor  $R<sub>T</sub>$ . The reference provides biasing to a large portion of the internal circuitry, and is used to generate several internal reference levels including the  $V_{FB}$  level and the current sense clamp voltage.



#### **Oscillator**

The LT1241 series devices are fixed frequency current mode pulse width modulators. The oscillator frequency and the oscillator discharge current are both trimmed and tightly specified to minimize the variations in frequency and deadtime. The oscillator frequency is set by choosing a resistor and capacitor combination,  $R_T$  and  $C_T$ . This RC combination will determine both the frequency and the maximum duty cycle. The resistor  $R<sub>T</sub>$  is connected from  $V_{REF}$  (Pin 8) to the R<sub>T</sub>/C<sub>T</sub> pin (Pin 4). The capacitor C<sub>T</sub> is connected from the  $R_T/C_T$  pin to ground. The charging current for  $C_T$  is determined by the value of  $R_T$ . The discharge current for  $C_T$  is set by the difference between the current supplied by  $R<sub>T</sub>$  and the discharge current of the LT124X. The discharge current of the device is trimmed to 8.2mA. For large values of  $R<sub>T</sub>$  discharge time will be determined by the discharge current of the device and the value of  $C_T$ . As the value of  $R_T$  is reduced it will have more effect on the discharge time of  $C_T$ . During an oscillator cycle capacitor  $C_T$  is charged to approximately 2.8V and discharged to approximately 1.1V. The output is enabled during the charge time of  $C<sub>T</sub>$  and disabled, in an off state, during the discharge time of  $C<sub>T</sub>$ . The deadtime of the circuit is equal to the discharge time of  $C_T$ . The maximum duty cycle is limited by controlling the deadtime of the oscillator. There are many combinations of  $R<sub>T</sub>$  and  $C<sub>T</sub>$  that will yield a given oscillator frequency, however there is only one combination that will yield a specific deadtime at that frequency. Curves of oscillator frequency and deadtime for various values of  $R_T$  and  $C_T$  appear in the [Typical Performance Characteristics](#page-4-0) section. Frequency and deadtime can also be calculated using the following formulas:

Oscillator Rise Time:  $t_r = 0.583 \cdot RC$ Oscillator Discharge Time:  $t_{\sf d} = \frac{3.46\, \text{PRC}}{(0.0164) \text{R} - 11.73}$ Oscillator Period:  $T_{\text{OSC}} = t_r + t_d$ Oscillator Frequency:  $f_{\rm OSC} = \frac{1}{T}$ T $_{\rm 0SC}$ Maximum Duty Cycle: LT1241, LT1244, LT1245  $D_{MAX} = \frac{t_r}{2T}$ 2T<sub>OSC</sub>  $=\frac{T_{\text{OSC}} - t_d}{2T}$ 2T<sub>OSC</sub> LT1242, LT1243  $D_{MAX} = \frac{t_r}{T}$ T $_{\rm 0SC}$  $=\frac{T_{\text{OSC}} - t_d}{T}$  $\mathtt{T_{OSC}}$ 

The above formulas will give values that will be accurate to approximately  $\pm 5\%$ , at the oscillator, over the full operating frequency range. This is due to the fact that the oscillator trip levels are constant versus frequency and the discharge current and initial oscillator frequency are trimmed. Some fine adjustment may be required to achieve more accurate results. Once the final  $R_T/C_T$  combination is selected the oscillator characteristics will be repeatable from device to device. Note that there will be some slight differences between maximum duty cycle at the oscillator and maximum duty cycle at the output due to the finite rise and fall times of the output.

The output switching frequency will be equal to the oscillator frequency for LT1242 and LT1243. The output switching frequency will be equal to one-half the oscillator frequency for LT1241, LT1244 and LT1245. The oscillator of LT1241 series devices will run at frequencies up to 1MHz, allowing 500kHz output switching frequencies for all devices.

#### **Error Amplifier**

The LT1241 series of devices contain a fully compensated error amplifier with a DC gain of 90dB and a unity-gain frequency of 1MHz. Phase margin at unity-gain is 80°. The noninverting input is internally committed to a 2.5V reference point derived from the 5V reference of Pin 8. The inverting input (Pin 2) and the output (Pin 1) are made available to the user. The output voltage in a regulator circuit is normally fed back to the inverting input of the error amplifier through a resistive divider.

The output of the error amplifier is made available for external loop compensation. The output current of the error amplifier is limited to approximately 0.8mA sourcing and approximately 6mA sinking. In a current mode PWM the peak switch current is a function of the output voltage of the error amplifier. In the LT1241 series devices the output of the error amplifier is offset by two diodes (1.4V at 25°C), divided by a factor of three, and fed to the inverting input of the current sense comparator. For error amplifier output voltages less than 1.4V the duty cycle of the output stage will be zero. The maximum offset that can appear at the current sense input is limited by a 1V clamp. This occurs when the error amplifier output reaches 4.4V at 25°C.

The output of the error amplifier can be clamped below 4.4V in order to reduce the maximum voltage allowed across the current sensing resistor to less than 1V. The supply current will increase by the value of the output source current when the output voltage of the error amplifier is clamped.

### **Current Sense Comparator and PWM Latch**

LT1241 series devices are current mode controllers. Under normal operating conditions the output (Pin 6) is turned on at the start of every oscillator cycle, coincident with the rising edge of the oscillator waveform. The output is then turned off when the current reaches a threshold level proportional to the error voltage at the output of the

error amplifier. Once the output is turned off it is latched off until the start of the next cycle. The peak current is thus proportional to the error voltage and is controlled on a cycle by cycle basis. The peak switch current is normally sensed by placing a sense resistor in the source lead of the output MOSFET. This resistor converts the switch current to a voltage that can be fed into the current sense input. For normal operating conditions the peak inductor current, which is equal to the peak switch current, will be equal to:

$$
I_{PK} = \frac{(V_{PIN1} - 1.4V)}{(3R_S)}
$$

During fault conditions the maximum threshold voltage at the input of the current sense comparator is limited by the internal 1V clamp at the inverting input. The peak switch current will be equal to:

$$
I_{PK(MAX)} = \frac{1V}{R_S}
$$

In certain applications, such as high power regulators, it may be desirable to limit the maximum threshold voltage to less than 1V in order to limit the power dissipated in the sense resistor or to limit the short-circuit current of the regulator circuit. This can be accomplished by clamping the output of the error amplifier. A voltage level of approximately 1.4V at the output of the error amplifier will give a threshold voltage of 0V. A voltage level of approximately 4.4V at the output of the error amplifier will give a threshold level of 1V. Between 1.4V and 4.4V the threshold voltage will change by a factor of one-third of the change in the error amplifier output voltage. The threshold voltage will be 0.333V for an error amplifier voltage of 2.4V. To reduce the maximum current sense threshold to less than 1V the error amplifier output should be clamped to less than 4.4V.

#### **Blanking**

A unique feature of the LT1241 series devices is the built-in blanking circuit at the output of the current sense comparator. A common problem with current mode PWM circuits is erratic operation due to noise at the current sense input. The primary cause of noise problems is the leading edge current spike due to transformer interwinding capacitance and diode reverse recovery time. This current spike can prematurely trip the current sense comparator causing an instability in the regulator circuit. A filter at the current sense input is normally required to eliminate this instability.

This filter will in turn slow down the current sense loop. A slow current sense loop will increase the minimum pulse width which will increase the short-circuit current in an overload condition. The LT1241 series devices blank (lock out) the signal at the output of the current sense comparator for a fixed amount of time after the switch is turned on. This effectively prevents the PWM latch from tripping due to the leading edge current spike.

The blanking time will be a function of the voltage at the feedback pin (Pin 2). The blanking time will be 100ns for normal operating conditions ( $V_{FB} = 2.5V$ ). The blanking time goes to zero as the feedback pin is pulled to 0V. This means that the blanking time will be minimized during start-up and also during an output short-circuit fault. This blanking circuit eliminates the need for an input filter at the current sense input except in extreme cases. Eliminating the filter allows the current sense loop to operate with minimum delays, reducing peak currents during fault conditions.

#### **Undervoltage Lockout**

The LT1241 series devices incorporate an undervoltage lockout comparator which prevents the internal reference circuitry and the output from starting up until the supply voltage reaches the start-up threshold voltage. The quiescent current, below the start-up threshold, has been reduced to less than 250µA (170µA typ.) to minimize the

power loss due to the bleed resistor used for start-up in off-line converters. In undervoltage lockout both  $V_{\text{RFF}}$ (Pin 8) and the output (Pin 6) are actively pulled low by Darlington connected PNP transistors. They are designed to sink a few milliamps of current and will pull down to about 1V. The pull-down transistor at the reference pin can be used to reset the external soft start capacitor. The pull-down transistor at the output eliminates the external pull-down resistor required, with earlier devices, to hold the external MOSFET gate low during undervoltage lockout.

#### **Output**

The LT1241 series devices incorporate a single high current totem pole output stage. This output stage is capable of driving up to  $\pm$  1A of output current. Crossconduction current spikes in the output totem pole have been eliminated. This device is primarily intended for driving MOSFET switches. Rise time is typically 40ns and fall time is typically 30ns when driving a 1.0nF load. A clamp is built into the device to prevent the output from rising above 18V in order to protect the gate of the MOSFET switch.

The output is actively pulled low during undervoltage lockout by a Darlington PNP. This PNP is designed to sink several milliamps and will pull the output down to approximately 1V. This active pull-down eliminates the need for an external resistor which was required in older designs. The output pin of the device connects directly to the emitter of the upper NPN drive transistor and the collector of the lower NPN drive transistor in the totem pole. The collector of the lower transistor, which is n-type silicon, forms a p-n junction with the substrate of the device. This junction is reverse biased during normal operation.

In some applications the parasitic LC of the external MOSFET gate can ring and pull the OUTPUT pin below ground. If the OUTPUT pin is pulled negative by more than a diode drop the parasitic diode formed by the collector

of the output NPN and the substrate will turn on. This can cause erratic operation of the device. In these cases a Schottky clamp diode is recommended from the output to ground.

#### **Reference**

The internal reference of the LT1241 series devices is a 5V bandgap reference, trimmed to within  $\pm$ 1% initial tolerance. The reference is used to power the majority of internal logic and the oscillator circuitry. The oscillator charging current is supplied from the reference. The feedback pin voltage and the clamp level for the current sense comparator are derived from the reference voltage. The reference can supply up to 20mA of current to power external circuitry. Note that using the reference in this manner, as a voltage regulator, will significantly increase power dissipation in the device which will reduce the useful operating ambient temperature range.

#### **Design/Layout Considerations**

LT1241 series devices are high speed circuits capable of generating pulsed output drive currents of up to 1A peak. The rise and fall time for the output drive current is in the range of 10ns to 20ns. High speed circuit techniques must be used to insure proper operation of the device. **Do not attempt to use Proto-boards or wire-wrap techniques to breadboard high speed switching regulator circuits. They will not work properly.**

Printed circuit layouts should include separate ground paths for the voltage feedback network, oscillator capacitor, and switch drive current. These ground paths should be connected together directly at the ground pin (Pin 5) of the LT124X. This will minimize noise problems due to pulsed ground pin currents.  $V_{CC}$  should be bypassed, with a minimum of 0.1µF, as close to the device as possible. High current paths should be kept short and they should be separated from the feedback voltage network with shield traces if possible.

### TYPICAL APPLICATIONS



#### **Adjustable Clamp Level with Soft-Start**



# TYPICAL APPLICATIONS



**300kHz Off-Line Power Supply**

# TYPICAL APPLICATIONS



**Slope Compensation at ISENSE Pin** 

### PACKAGE DESCRIPTION

**Please refer to <http://www.linear.com/product/LT1241#packaging>for the most recent package drawings.**



### PACKAGE DESCRIPTION

**Please refer to <http://www.linear.com/product/LT1241#packaging>for the most recent package drawings.**



**N Package 8-Lead PDIP (Narrow .300 Inch)**

NOTE:

NOTE:<br>1. DIMENSIONS ARE MILLIMETERS

\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)

### PACKAGE DESCRIPTION

**Please refer to<http://www.linear.com/product/LT1241#packaging>for the most recent package drawings.**



**S8 Package**

4. PIN 1 CAN BE BEVEL EDGE OR A DIMPLE

# REVISION HISTORY **(Revision history begins at Rev B)**

