

- **High Power Factor Over Wide Load Range with Line Current Averaging**
- International Operation Without Switches
- Instantaneous Overvoltage Protection
- Minimal Line Current Dead Zone
- Typical 250µA Start-Up Supply Current
- Rejects Line Switching Noise
- Synchronization Capability
- Low Quiescent Current: 9mA
- Fast 1.5A Peak Current Gate Driver

### **APPLICATIONS**

- Universal Power Factor Corrected Power Supplies
- Preregulators Up To 1500W

# Power Factor Controller

### **FEATURES DESCRIPTIO <sup>U</sup>**

The LT® 1248 provides active power factor correction for universal off-line power systems. By using fixed high frequency PWM current averaging, without the need for slope compensation, the LT1248 achieves far lower line current distortion with a smaller magnetic element than systems that use either peak-current detection or zero current switching approaches in both continuous and discontinuous modes of operation.

The LT1248 uses a multiplier containing a square gain function from the voltage amplifier to reduce the AC gain at light output load and thus maintains low line current distortion and high system stability. The LT1248 also provides filtering capability to reject line switching noise which can cause instability when fed into the multiplier. Line current dead zone is minimized with low bias voltage at the current input to the multiplier.

The LT1248 provides many protection features including peak current limiting and overvoltage protection, and can be operated at frequencies as high as 300kHz.

 $\overline{LT}$ , LTC and LT are registered trademarks of Linear Technology Corporation.



## **BLOCK DIAGRAM**



### **ABSOLUTE MAXIMUM RATINGS**



### **PACKAGE/ORDER INFORMATION**



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes specifications which apply over the full operating tempera-

ture range, otherwise specifications are at T<sub>A</sub> = 25°C. Maximum operating voltage (V<sub>MAX</sub>) = 25V, V<sub>CC</sub> = 18V, R<sub>SET</sub> = 15k to GND, **CSET = 1nF to GND, IAC = 100**µ**A, ISENSE = 0V, CAOUT = 3.5V, VAOUT = 5V, OVP = 7.5V, no load on any outputs, unless otherwise noted.**





### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes specifications which apply over the full operating tempera-

ture range, otherwise specifications are at T<sub>A</sub> = 25°C. Maximum operating voltage (V<sub>MAX</sub>) = 25V, V<sub>CC</sub> = 18V, R<sub>SET</sub> = 15k to GND, **CSET = 1nF to GND, IAC = 100**µ**A, ISENSE = 0V, CAOUT = 3.5V, VAOUT = 5V, OVP = 7.5V, no load on any outputs, unless otherwise noted.**



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired

**Note 2:** Multiplier Gain Constant: 
$$
K = \frac{I_M}{I_{AC} (VA_{OUT} - 2)^2}
$$



# **C C HARA TERISTICS U W TYPICAL PERFOR A CE**











250 500

1248 G04

1148 G02 1M 10M

0

–20

–40

–60

–80

–100  $^{+10}$  – 0<br>
– 0<br>
– 100<br>
– 120<br>
– 120

 $VA<sub>OUT</sub> = 5.5V$ 

 $VA<sub>OUT</sub> = 5V$ 

 $VA<sub>OUT</sub> = 4.5V$ 

 $VA<sub>OUT</sub> = 4V$  $VA<sub>OUT</sub> = 3.5V$  $VA<sub>OUT</sub> = 3V$  $VA<sub>OUT</sub> = 2.5V$ 

 $I_{AC}(\mu A)$ 

 $VA<sub>OUT</sub> = 7V$  $VA<sub>OUT</sub> = 6.5V$  $VA<sub>OUT</sub> = 6V$ 

**Multiplier Current**

FREQUENCY (Hz)

100 1k 10k 100k

PHASE

GAIN

**Current Amplifier Open-Loop**

**Gain and Phase**

 $\theta$ 

0

<u>ସ</u><br>\_≊ 150

300

10

GAIN (dB)

100

80

60

40

20

0

–20





# **C C HARA TERISTICS U W TYPICAL PERFOR A CE**





# **C C HARA TERISTICS U W TYPICAL PERFOR A CE**



# **PIN FUNCTIONS**

#### **Pin 1 (GND).**

**Pin 2 (PK<sub>LIM</sub>):** The threshold of the peak current limit comparator is GND. To set current limit, a resistor divider can be connected from  $V_{\text{RFF}}$  to current sense resistor.

**Pin 3 (CA<sub>OUT</sub>):** This is the output of the current amplifier that senses and forces the line current to follow the reference signal that comes from the multiplier by commanding the pulse width modulator. When  $CA_{\Omega\sqcup\Gamma}$  is low, the modulator has zero duty cycle.

**Pin 4 (ISENSE):** This is the inverting input of the current amplifier. This pin is clamped at  $-0.6V$  by an ESD protection diode.

**Pin 5 (M<sub>OUT</sub>):** This is the multiplier high impedance current output and the noninverting input of the current amplifier. This pin is clamped at –0.6V and 2V.

**Pin 6 (I<sub>AC</sub>):** This is the AC line voltage sensing input to the multiplier. It is a current input that is biased at 2V to minimize the crossover dead zone caused by low line voltage. At the pin, a 32k resistor is in series with the current input, so that a lowpass RC can be used to filter out the switching noise from the high impedance lines.

**Pin 7 (VA<sub>OUT</sub>):** This is the output of the voltage error amplifier. The output is clamped at 13.5V. When the output goes below 2.5V, the multiplier output current is zero.

**Pin 8 (OVP):** This is the input to the overvoltage comparator. The threshold is 1.05 times the reference voltage. When the comparator trips, the multiplier is quickly inhibited and outputs no current. Figure 4 in the Applications Information section shows how to set overvoltage threshold with only one additional resistor.

**Pin 9 (V<sub>REF</sub>):** This is the 7.5V reference. When either  $V_{CC}$ or EN/SYNC goes low,  $V_{RFF}$  will stay at OV.  $V_{RFF}$  biases most of the internal circuity and can source up to 5mA externally.

**Pin 10 (EN/SYNC):** This pin has two functions. When it goes below 2.6V, the chip goes into shutdown mode and draws little current. Pulses at this pin that go below the 5V threshold will synchronize the chip. The synchronizing pulses should have an on-time of at least 200ns for the LT1248 resetting circuit to work.

**Pin 11 (V<sub>SENSE</sub>):** This is the inverting input to the voltage amplifier.



### **PIN FUNCTIONS**

**Pin 12 (** $R_{\text{SFT}}$ **):** A resistor from  $R_{\text{SFT}}$  to GND sets the oscillator charging current and the maximum multiplier output current which is used to limit the maximum line current.

 $I_{M(MAX)} = 3.75V/R<sub>SET</sub>$ 

**Pin 13 (SS):** Soft-Start. When either V<sub>CC</sub> or EN/SYNC goes low, the SS pin will stay at 0V. With a capacitor from the pin to GND, the 12µA charging current slowly brings up the SS to 8V; below 7.5V SS is the reference input to the voltage amplifier. At supply dropout or EN/SYNC low, the soft start capacitor will be quickly discharged.

**Pin 14 (C<sub>SFT</sub>):** The capacitor from this pin to GND, and R<sub>SET</sub>, determine oscillator frequency. The oscillator ramp is 5V, and the frequency =  $1.5/(R<sub>SFT</sub> \cdot C<sub>SFT</sub>)$ .

**Pin 15 (V<sub>CC</sub>):** This is the supply for the chip. The LT1248 has a very fast gate driver required to fast charge high power MOSFET gate capacitance. High current spikes occur during charging. For good supply bypass, a 0.1µF ceramic capacitor in parallel with a low ESR electrolytic capacitor, 56µF or higher is required in close proximity to IC GND.

**Pin 16 (GTDR):** The MOSFET gate driver is a 1.5A fast totem pole output. It is clamped at 15V, but capacitive loads like MOSFET gates may cause overshoot. A gate series resistor of at least  $5\Omega$  will prevent the overshoot.

# **U A S O PPLICATI W U U I FOR ATIO**

#### **Error Amplifier**

The error amplifier has a 100dB DC gain and 3MHz unitygain frequency. The output is internally clamped at 13.5V. The noninverting input is tied to the 7.5V  $V_{\text{RFF}}$  through a diode and can be pulled down from the SS (soft-start) pin.

#### **Current Amplifier**

The current amplifier has a 110dB DC gain, 3MHz unitygain frequency, and a  $2V/\mu s$  slew rate. It is internally clamped at 8.5V. Note that in the current averaging operation, high gain at twice the line frequency is necessary to minimize line current distortion. Because  $CA<sub>OUT</sub>$  may need to swing 5V over one line cycle at high line condition, 14mV AC will be needed at the inputs of the current amplifier for a gain of 350 at 120Hz. Especially at light load when the current loop reference signal is small, lower gain will distort the reference signal and line current. If signal gain at switching frequency is too high, the system behaves more like a current mode system and can cause subharmonic oscillation. Therefore, the current amplifier should be compensated to have a gain of less than 15 at the switching frequency, but more than 250 at twice the line frequency.

### **Multiplier**

The multiplier is a current multiplier with high noise immunity in a high power switching environment. The current gain is:  $I_M = (I_{AC} \cdot I_{FA}^2)/(200 \mu A)^2$ , with  $I_{FA} = (VA_{OUT}$ – 2V)/25k. With a square function, because of the lower gain at light power load, system stability is maintained and line current distortion caused by the line frequency AC



**Figure 1. Multiplier Current I<sub>M</sub> vs I<sub>AC</sub> and VA<sub>OUT</sub>** 



# **U A S O PPLICATI W U U I FOR ATIO**

ripple fed back to the error amplifier is minimized. Note that switching ripple on the high impedance lines could get into the multiplier from the  $I_{AC}$  pin and cause instability. The LT1248 provides an internal 25k resistor in series with the low impedance multiplier current input so that only a capacitor from the  $I_{AC}$  pin to GND is needed to filter out the noise. The maximum multiplier output current, which limits the system line current, is set by the  $R_{\text{SFT}}$  according to the formula:  $I_{M(MAX)} = 3.75V/R_{SET}$ .

#### **Oscillator Frequency and Maximum Line Current Settling**

Oscillator frequency is set by  $R_{\text{SFT}}$  and  $C_{\text{SFT}}$ . Ramp amplitude is 5V and  $C_{\text{SET}}$  charging current is set by  $V_{\text{REF}}/R_{\text{SET}}$ . Typical discharging time for  $C_{\text{SFT}}$  = 1nF is 250ns. R<sub>SFT</sub> should always be determined first to set the maximum multiplier output current for system line current limit. For a 300W preregulator, with  $R_{\text{SET}} = 15$ k,  $I_{\text{M}(\text{MAX})} = 3.75$ V/15k  $= 250 \mu$ A. With a 4k resistor R<sub>REF</sub> from M<sub>OUT</sub> to the 0.2Ω line current sense resistor  $R<sub>S</sub>$ , the line current limit is: ( $I<sub>M</sub>$ • 4k)/ $R<sub>S</sub>$ . As a general rule,  $R<sub>S</sub>$  is chosen according to:

 $R_S = I_{M(MAX)} \bullet R_{REF} \bullet V_{LINE(MIN)}$  $\mathsf{K}(1.414)\mathsf{P}_{\mathsf{OUT}(\mathsf{MAX})}$ 

where  $P_{OUT(MAX)}$  is the maximum power output and K is usually between 1.1 and 1.3 depending on efficiency and resistor tolerance. With  $R_{\text{SFT}}$  selected,  $C_{\text{SFT}}$  can then be determined by:  $C_{\text{SET}} = 1.5$ /(Frequency •  $R_{\text{SET}}$ ). For 100kHz,  $C_{\text{SET}} = 1.5/(100\text{kHz} \cdot 15\text{k}) = 1\text{nF}$ . For optional double protection, the LT1248 provides a current limit comparator. When the comparator trips at 0V, the GTDR pin quickly goes low to shut off the MOS switch. A resistor divider from  $V_{REF}$  to  $R_S$  (Figure 2) senses the voltage across the line current sense resistor and the current limit is set by:  $I_{LINE} = [(7.5V/RT) + 50\mu A](R2/R<sub>S</sub>)$ , where 50 $\mu A$  is  $I_{PKLIM}$ .





With  $I_{LINE}$  and R<sub>S</sub> chosen, let R1 = 10k, then R2 =  $(I<sub>LINE</sub> \cdot R<sub>S</sub>)/0.8$ mA.

Always use  $R_{\text{SET}}$  to set the primary line current limit. The  $PK_{LIM}$  comparator is only for secondary protection. The secondary limit should be higher than the primary limit; 6.5A is good (5A for primary limit) for a 300W regulator. When line current reaches the primary limit,  $V_{OUT}$  drops to keep the line current constant, and system stability is still maintained by the current loop which is controlled by the current amplifier. When line current reaches the secondary limit, the comparator controls the system and loop hysteresis may occur and can cause audible noise.

#### **Synchronization**

The LT1248 can be synchronized to a frequency that is up to 1.6 times the natural frequency. With a 200ns one-shot timer on-chip, the LT1248 provides flexibility on the synchronizing pulse width. Because the EN/SYNC pin also serves the chip shutdown function, the pulses at the pin should not go below 3V and must go below 5V with widths greater than 200ns. The Figure 3 circuit will synchronize the LT1248.





#### **Overvoltage Protection**

Because of the slow loop response necessary for power factor correction, output overshoot can occur with sudden load removal or reduction. To protect the power components and output load, the LT1248 provides an overvoltage comparator which senses the output voltage and quickly shuts off the current switch. In Figure 4, because there is no DC current going through R3, R1 and R2 set the regulator output DC level:  $V_{OUT} = V_{RFF}[(R1 + R2)/R2]$ , with  $R1 = 1M$ ,  $R2 = 20k$ ,  $V_{OIII}$  is 382V.



# **U A S O PPLICATI W U U I FOR ATIO**

Note that  $V_{\text{SFNSF}}$  is the summing node and it stays at 7.5V. When overshoot occurs on  $V_{\text{OUT}}$ , the overcurrent from R1 will go through R2 as well as R3. Amplifier feedback will keep  $V_{\text{SENSE}}$  locked at 7.5V. The equivalent AC resistance, seen by the comparator input pin OVP, is R2 in parallel with R3, which is 10k. Therefore, with the comparator trip level of 1.05 $V_{RFF}$  and R3 of 20k, the comparator trips when V<sub>OUT</sub> overshoot exceeds 10%. Overvoltage trip level:

$$
\%V_{OUT} = 5\% \left(\frac{R2 + R3}{R3}\right)
$$

 $M<sub>OUT</sub>$  is a high impedance current output. In the current loop, offset line current is determined by multiplier offset current and input offset voltage of the current amplifier. A  $-4$ mV current amplifier V<sub>OS</sub> translates into 20mA line current and 5W input power for 250V line if  $0.2\Omega$  sense resistor is used. Under no load or when the load power is less than this offset input power,  $V_{\text{OUT}}$  would slowly charge up to an overvoltage state because the overvoltage comparator can only reduce multiplier output current to zero. This does not guarantee zero output current if the current amplifier has offset. To regulate  $V_{\text{OUT}}$  under this condition, the amplifier M1 (see Block Diagram), becomes active in the current loop when  $VA<sub>OUT</sub>$  goes down to 2.2V. The M1 can put out up to  $7\mu$ A to the resistor at the  $I_{\text{SFNSF}}$ pin to cancel any current amplifier negative  $V_{OS}$  and keep  $V_{\text{OUT}}$  error to within 2V.



**Figure 4**

#### **Undervoltage Lockout**

The LT1248 turns on when  $V_{CC}$  is higher than 16V and remains on until  $V_{CC}$  falls below 10V, whereupon the chip enters the lockout state. In the lockout state, the LT1248 only draws 250 $\mu$ A, the oscillator is off, and the V<sub>REF</sub> and the GTDR pins remain low to keep the power MOSFET off.

#### **Start-Up and Supply Voltage**

The LT1248 draws only 250µA before the chip starts at 16V on  $V_{CC}$ . To trickle start, a 90k resistor from the power line to  $V_{CC}$  supplies the trickle current and C4 holds the  $V_{CC}$ up while switching starts. Then the auxiliary winding takes over and supplies the operating current. Note that D3 and the large value C3, in both Figures 5 and 6, are only necessary for systems that have sudden large load variation down to minimum load and/or very light load conditions. Under these conditions, the loop may exhibit a start/ restart mode because switching remains off long enough for C4 to discharge below 10V. The C3 will hold  $V_{CC}$  up until switching resumes. For less severe load variations, D<sub>3</sub> is replaced with a short and C<sub>3</sub> is omitted. The turns ratio between the primary winding and the auxiliary winding determines  $V_{CC}$  according to:





# **U A S O PPLICATI W U U I FOR ATIO**

 $V_{\text{OUT}}/(V_{\text{CC}} - 2V) = N_{\text{P}}/N_{\text{S}}$ .

For 382V V<sub>OUT</sub> and 18V V<sub>CC</sub>, Np/Ns  $\approx$  19.

In Figure 6, a new technique for supply voltage eliminates the need for an extra inductor winding. It uses capacitor charge transfer to generate a constant current source which feeds a Zener diode. Current to the Zener is equal to  $(V_{\text{OUT}} - V_{\text{Z}})(C)(f)$ , where  $V_{\text{Z}}$  is Zener voltage and f is switching frequency. For  $V_{\text{OUT}} = 382V$ ,  $V_Z = 18V$ , C = 1000pF, and f = 100kHz, Zener current will be 36mA. This is enough to operate the LT1248, including the FET gate drive. Normally soft-start is not needed because the LT1248 has overcurrent limit and overvoltage protection. If soft-start is used with a 0.01µF capacitor on SS pin,  $V_{\text{OUT}}$  ramps up slower during start-up. Then C4 has to hold  $V_{CC}$  longer, and the circuit may not start. Increasing C4 to 100µF ensures start-up, but start-up time will be extended if the same 90k trickle charge resistor is used.

### **Output Capacitor**

The peak-to-peak 120Hz output ripple is determined by:

 $V_{P-P} = (2) (I_{LOAD(DC)})(Z)$ 

where  $I_{\text{LOAD(DC)}}$ : DC load current.

Z: capacitor impedance at 120Hz.

For 180 $\mu$ F at 300W load,  $I_{LOAD(DC)} = 300W/385V = 0.78A$ ,  $V_{\text{P-P}}$  = 2 • 0.78A • 7.4 $\Omega$  = 11.5V. If less ripple is desired, higher capacitance should be used. The selection of the output capacitor should also be based on the operating ripple current through the capacitor. The ripple current can be divided into three major components. The first is at 120Hz; it's RMS value is related to the DC load current as follows:

 $I_{1RMS} \approx 0.71 \cdot I_{LOAD(DC)}$ 

The second component contains the PF switching frequency ripple current and its harmonics. Analysis of the ripple is complicated because it is modulated with a 120Hz signal. However computer numerical integration and Fourier analysis approximate the RMS value reasonably close to the bench measurements. The RMS value is about 0.82A at a typical condition of 120VAC, 200W load. This ripple is line-voltage dependent, and the worst case is at low line.

 $I_{2RMS} = 0.82A$  at 120VAC, 200W

The third component is the switching ripple from the load, if the load is a switching regulator.

 $I_{3RMS} \approx I_{LOAD(DC)}$ 

For the United Chemicon KMH 400V capacitor series, ripple current multiplier for currents at 100kHz is 1.43. The equivalent 120Hz ripple current can be then found:

$$
I_{RMS} = \sqrt{(I_{1RMS})^2 + (I_{2RMS}/1.43)^2 + (I_{3RMS}/1.43)^2}
$$

For a typical system that runs at an average load of 200W and 385V output:

$$
I_{LOAD(DC)} = 0.52A
$$
  
\n $I_{PRMS} \approx 0.71 \cdot 0.52A = 0.37A$   
\n $I_{2RMS} \approx 0.82A$  at 120VAC  
\n $I_{3RMS} \approx I_{LOAD(DC)} = 0.52A$   
\n $I_{RMS} = \sqrt{(0.37A)^2 + (0.82A/1.43)^2 + (0.52A/1.43)^2} = 0.77A$ 

The 120Hz ripple current rating at 105°C ambient is 0.95A for the 180µF KMH 400V capacitor. The expected life of the output capacitor may be calculated from the thermal stress analysis:

$$
L = L_0 \bullet 2 \; \frac{(105^\circ C + \Delta T_K) - (T_A + \Delta T_0)}{10}
$$

where:

- L: expected life time
- $L_0$ : hours of load life at rated ripple current and rated ambient temperature.
- $\Delta T_K$ : Capacitor internal temperature rise at rated condition.  $\Delta T_K = (I^2R)/(KA)$ . Where I is the rated current, R is capacitor ESR, and KA is a volume constant.
- T<sub>A</sub>: Operating ambient temperature.
- $\Delta T_0$ : Capacitor internal temperature rise at operating condition.

In our example L<sub>O</sub> = 2000 hours and  $\Delta T_K$  = 10°C at rated 0.95A.  $\Delta T_{\Omega}$  can then be calculated from:

$$
\Delta T_K = (I_{RMS}/0.95A)^2 \bullet \Delta T_K = (0.77A/0.95A)^2 \bullet 10^{\circ}C = 6.6^{\circ}C
$$

Assuming the operating ambient temperature is 60°C, the approximate life time is:

$$
L_0 \approx 2000\bullet 2\frac{(105^{\circ}C+10^{\circ}C)-(60^{\circ}+6.6^{\circ}C)}{10} \approx 57,000 \text{ hours}
$$

For longer life, a capacitor with a higher ripple current rating or parallel capacitors should be used.



### **TYPICAL APPLICATION**

**300W, 382V Preregulator**



THIS SCHOTTKY DIODE IS TO CLAMP GTDR WHEN MOS SWITCH † TURNS OFF. PARASITIC INDUCTANCE AND GATE CAPACITANCE MAY TURN ON CHIP SUBSTRATE DIODE AND CAUSE ERRATIC OPERATIONS IF GTDR IS NOT CLAMPED.

Kool Mu is a registered trademark of Magnetics, Inc.

