

# LT1251/LT1256

# 40MHz Video Fader and DC Gain Controlled Amplifier

- **Accurate Linear Gain Control:** ±**1% Typ,** ±**3% Max**
- **Constant Gain with Temperature**
- Wide Bandwidth: 40MHz
- High Slew Rate: 300V/µs
- Fast Control Path: 10MHz
- Low Control Feedthrough: 2.5mV
- High Output Current: 40mA
- Low Output Noise 45nV/ $\sqrt{Hz}$  at A<sub>V</sub> = 1 270nV/ $\sqrt{Hz}$  at A<sub>V</sub> = 100
- Low Distortion: 0.01%
- Wide Supply Range:  $±2.5V$  to  $±15V$
- Low Supply Current: 13mA
- Low Differential Gain and Phase: 0.02%, 0.02°

### **APPLICATIONS**  $\overline{\phantom{0}}$

- Composite Video Gain Control
- RGB, YUV Video Gain Control
- Video Faders, Keyers
- Gamma Correction Amplifiers
- Audio Gain Control, Faders
- Multipliers, Modulators
- Electronically Tunable Filters

 $\overline{\mathcal{L}}$ , LTC and LT are registered trademarks of Linear Technology Corporation.

# **TYPICAL APPLICATION U**



# **FEATURES DESCRIPTION U**

The LT ® 1251/LT1256 are 2-input, 1-output, 40MHz current feedback amplifiers with a linear control circuit that sets the amount each input contributes to the output. These parts make excellent electronically controlled variable gain amplifiers, filters, mixers and faders. The only external components required are the power supply bypass capacitors and the feedback resistors. Both parts operate on supplies from  $\pm$ 2.5V (or single 5V) to  $\pm$ 15V (or single 30V).

Absolute gain accuracy is trimmed at wafer sort to minimize part-to-part variations. The circuit is completely temperature compensated.

The LT1251 includes circuitry that eliminates the need for accurate control signals around zero and full scale. For control signals of less than 2% or greater than 98%, the LT1251 sets one input completely off and the other completely on. This is ideal for fader applications because it eliminates off-channel feedthrough due to offset or gain errors in the control signals.

The LT1256 does not have this on/off feature and operates linearly over the complete control range. The LT1256 is recommended for applications requiring more than 20dB of linear control range.

**LT1256**



### **Two-Input Video Fader**





## **RBSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION**



Consult factory for Industrial and Military grade parts.

# **SIGNAL AMPLIFIER AC CHARACTERISTICS**

**0**°**C** ≤ **TA** ≤ **70**°**C, VS =** ±**5V, VIN = 1VRMS, f = 1kHz, AVMAX = 1, RF1 = RF2 = 1.5k, VFS = 2.5V, IC = IFS = NULL = Open, Pins 5,10 = GND, unless otherwise noted.**





# **SIGNAL AMPLIFIER AC CHARACTERISTICS**

0°C ≤ T<sub>A</sub> ≤ 70°C, V<sub>S</sub> = ±5V, V<sub>IN</sub> = 1V<sub>RMS</sub>, f = 1kHz, A<sub>VMAX</sub> = 1, R<sub>F1</sub> = R<sub>F2</sub> = 1.5k, V<sub>FS</sub> = 2.5V, I<sub>C</sub> = I<sub>FS</sub> = NULL = Open, Pins 5,10 = GND, **unless otherwise noted.**



### **SIGNAL AMPLIFIER DC CHARACTERISTICS**

 $0^\circ$ **C** ≤ T<sub>A</sub> ≤ 70°**C**, V<sub>S</sub> = ±5V, V<sub>CM</sub> = 0V, V<sub>FS</sub> = 2.5V, I<sub>C</sub> = I<sub>FS</sub> = NULL = Open, Pins 5,10 = GND, unless otherwise noted.





# **SIGNAL AMPLIFIER DC CHARACTERISTICS**

 $0°C ≤ T_A ≤ 70°C, V_S = ±5V, V_{CM} = 0V, V_{FS} = 2.5V, I_C = I_{FS} = NULL = Open, Pins 5,10 = GND, unless otherwise noted.$ 



# **CONTROL AND FULL SCALE AMPLIFIER CHARACTERISTICS**

 $0^\circ$ C ≤ T<sub>A</sub> ≤ 70 $^\circ$ C, V<sub>S</sub> = ±5V, V<sub>FS</sub> = 2.5V, I<sub>C</sub> = I<sub>FS</sub> = NULL = Open, Pins 5,10 = GND, unless otherwise noted.



The ● denotes specifications which apply over the specified operating temperature range.

**Note 1:** A heat sink may be required depending on the power supply voltage.

**Note 2:** Commercial grade parts are designed to operate over the temperature range of  $-40^{\circ}$ C to 85 $^{\circ}$ C but are neither tested nor guaranteed beyond 0°C to 70°C. Industrial grade parts specified and tested over –40°C to 85°C are available on special request. Consult factory.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and the power dissipation  $P_D$  according to the following formulas:

LT1251CN/LT1256CN:  $T_J = T_A + (P_D \cdot 70^{\circ} C/W)$ <br>LT1251CS/LT1256CS:  $T_J = T_A + (P_D \cdot 100^{\circ} C/W)$  $T_J = T_A + (P_D \cdot 100 \degree C/W)$  **Note 4:** Differential gain and phase are measured using a Tektronix TSG120YC/NTSC signal generator and a Tektronix 1780R Video Measurement Set. The resolution of this equipment is 0.1% and 0.1°. Five identical amplifier stages were cascaded giving an effective resolution of 0.02% and 0.02°.

**Note 5:** Differential gain and phase are best when the control is set at 0% or 100%. See the Typical Performance Characteristics curves.

**Note 6:** Tested with  $R_L = 150\Omega$  to 2.5V to simulate an AC coupled load. **Note 7:** Small-signal control path response is measured driving R<sub>C</sub> (Pin 5) to eliminate peaking caused by stray capacitance on Pin 4.



VOLTAGE GAIN (dB)

/OLTAGE GAIN (dB)

10 8 6 4 2  $\overline{0}$ –2 –4 –6 –8  $-10$  –<br>10k



**LT1251/LT1256 Control Path Bandwidth**











**Undistorted Output Voltage vs Frequency**



**2nd and 3rd Harmonic Distortion vs Frequency**

FREQUENCY (Hz)

100k

VOLTAGE DRIVE R<sub>C</sub>  $V_C = GND$  $V_S = \pm 5V$ 

**LT1251/LT1256 Control Path Bandwidth**

10k 1M 10M 100M

1251/56 G05



**3rd Order Intercept vs Frequency**















#### **Inverting Input Bias Current vs Null Voltage**



#### **Positive Output Saturation Voltage vs Load Current**



#### **Inverting Input Bias Current vs Null Voltage**



**Negative Output Saturation Voltage vs Load Current**



**Control and Full-Scale Amp Input Bias Current vs Input Voltage**



**Output Short-Circuit Current vs Temperature**













10  $V_S = \pm 15V$ **Settling Time to 10mV vs Output Step**



**Settling Time to 1mV**



**Output Impedance vs Frequency** 



**Differential Gain vs Controlled Gain**







**LT1251 Switching Transient (Glitch)**





### **SIMPLIFIED SCHEMATIC**



**AV LINEAR** 

### **Supply Voltage**

The LT1251/LT1256 are high speed amplifiers. To prevent problems, use a ground plane with point-to-point wiring and small bypass capacitors  $(0.01\mu F)$  to  $0.1\mu F$ ) at each supply pin. For good settling characteristics, especially driving heavy loads, a 4.7µF tantalum within an inch or two of each supply pin is recommended.

The LT1251/LT1256 can be operated on single or split supplies. The minimum total supply is 4V (Pins 7 to 9). However, the input common mode range is only guaranteed to within 2V of each supply. On a 4V supply the parts must be operated in the inverting mode with the noninverting input biased half way between Pin 7 and Pin 9. See the Typical Applications section for the proper biasing for single supply operation.

The op amps in the control section operate from  $V^-$ (Pin 7) to within 2V of  $V^+$  (Pin 9). For this reason the positive supply should be 4.5V or greater in order to use 2.5V control and full-scale voltages.

### **Inputs**

The noninverting inputs (Pins 1 and 14) are easy to drive since they look like a 17M resistor in parallel with a 1.5pF capacitor at most frequencies. However, the input stage can oscillate at very high frequencies (100MHz to 200MHz) if the source impedance is inductive (like an unterminated cable). Several inches of wire look inductive at these high frequencies and can cause oscillations. Check for oscillations at the inverting inputs (Pins 2 and 13) with a  $10\times$ probe and a 200MHz oscilloscope. A small capacitor (10pF to 50pF) from the input to ground or a small resistor (100 $\Omega$  to 300 $\Omega$ ) in series with the input will stop these parasitic oscillations, even when the source is inductive. These components must be within an inch of the IC in order to be effective.

All of the inputs to the LT1251/LT1256 have ESD protection circuits. During normal operation these circuits have no effect. If the voltage between the noninverting and inverting inputs exceeds 6V, the protection circuits will trigger and attempt to short the inputs together. This condition will continue until the voltage drops to less than

500mV or the current to less than 10mA. If a very fast edge is used to measure settling time with an input step of more than 6V, the protection circuits will cause the 1mV settling time to become hundreds of microseconds.

### **Feedback Resistor Selection**

The feedback resistor value determines the bandwidth of the LT1251/LT1256 as in other current feedback amplifiers. The curves in the Typical Performance Characteristics show the effect of the feedback resistor on small-signal bandwidth for various loads, gains and supply voltages. The bandwidth is limited at high gains by the 500MHz to 800MHz gain-bandwidth product as shown in the curves. Capacitance on the inverting input will cause peaking and increase the bandwidth. Take care to minimize the stray capacitance on Pins 2 and 13 during printed circuit board layout for flat response.

If the two input stages are not operating with equal gain, the gain versus control voltage characteristic will be nonlinear. This is true even if  $R_{F1}$  equals  $R_{F2}$ . This is because the open-loop characteristic of a current feedback amplifier is dependent on the Thevenin impedance at the inverting input. For linear control of the gain, the loop gain of the two stages must be equal. For an extreme example, let's take a gain of 101 on input 1,  $R_{F1} = 1.5k$  and  $R_{G1}$  = 15 $\Omega$ , and unity-gain on input 2,  $R_{F2}$  = 1.5k. The curve in Figure 1 shows about 25% error at midscale. To eliminate this nonlinearity we must change the value of RF2. The correct value is the Thevenin impedance at inverting input 1 (including the internal resistance of  $27\Omega$ ) times the gain set at input 1. For a linear gain versus control voltage characteristic when input 2 is operating at unity-gain, the formula is:

$$
R_{F2} = (A_{V1})(R_{F1} || R_{G1} + 27)
$$
  

$$
R_{F2} = (101)(14.85 + 27) = 4227
$$

Because the feedback resistor of the unity-gain input is increased, the bandwidth will be lower and the output noise will be higher. We can improve this situation by reducing the values of  $R_{F1}$  and  $R_{G1}$ , but at high gains the internal 27Ω dominates.





**Figure 1. Linear Gain Control from 0 to 101**

### **Capacitive Loads**

Increasing the value of the feedback resistor reduces the bandwidth and open-loop gain of the LT1251/LT1256; therefore, the pole introduced by a capacitive load can be overcome. If there is little or no resistive load in parallel with the load capacitance, the output stage will resonate, peak and possibly oscillate. With a resistive load of 150 $\Omega$ , any capacitive load can be accommodated by increasing the feedback resistor. If the capacitive load cannot be paralleled with a DC load of 150 $\Omega$ , a network of 200pF in series with 100 $\Omega$  should be placed from the output to ground. Then the feedback resistor should be selected for best response.

### **The Null Pin**

Pin 6 can be used to adjust the gain of an internal current mirror to change the output offset. The open circuit voltage at Pin 6 is set by the full scale current  $I_{FS}$  flowing through 200 $\Omega$  to the negative supply. Therefore, the NULL pin sits 100mV above the negative supply with  $V_{FS}$  equal to 2.5V. Any op amp whose output swings within a few

millivolts of the negative supply can drive the NULL pin. The AM modulator application shows an LT1077 driving the NULL pin to eliminate the output DC offset voltage.

### **Crosstalk**

The amount of signal from the off input that appears at the output is a function of frequency and the circuit topology. The nature of a current feedback input stage is to force the voltage at the inverting input to be equal to the voltage at the noninverting input. This is independent of feedback and forced by a buffer amplifier between the inputs. When the LT1251/LT1256 are operating noninverting, the off input signal is present at the inverting input. Since one end of the feedback resistor is connected to this input, the off signal is only a feedback resistor away from the output. The amount of unwanted signal at the output is determined by the size of the feedback resistor and the output impedance of the LT1251/LT1256. The output impedance rises with increasing frequency resulting in more crosstalk at higher frequencies. Additionally, the current that flows in the inverting input is diverted to the supplies within the chip and some of this signal will also show up at the output. With a 1.5k feedback resistor, the crosstalk is down about 86dB at low frequencies and rises to – 78dB at 1MHz and on to –60dB at 6MHz. The curves show the details.

### **Distortion**

When only one input is contributing to the output ( $V<sub>C</sub> = 0\%$ ) or 100%) the LT1251/LT1256 have very low distortion. As the control reduces the output, the distortion will increase. The amount of increase is a function of the current that flows in the inverting input. Larger input signals generate more distortion. Using a larger feedback resistor will reduce the distortion at the expense of higher output noise.

**Signal Path Description**



**Figure 2. Signal Path Block Diagram**

Figure 2 is the basic block diagram of the LT1251/LT1256 signal path with external resistors  $R_{G1}$ ,  $R_{F1}$ ,  $R_{G2}$  and  $R_{F2}$ . Both input stages are operating as noninverting amplifiers with two input signals  $V_1$  and  $V_2$ .

Each input stage has a unity-gain buffer from the noninverting input to the inverting input. Therefore, the inverting input is at the same voltage as the noninverting input.  $R_1$ and  $R<sub>2</sub>$  represent the internal output resistances of these buffers, approximately 27Ω.

K is a constant determined by the control circuit and can be any value between 0 and 1. The control circuit is described in a later section.

By inspection of the diagram:

$$
I_1 = \frac{V_1}{R_1 + \frac{(R_{G1})(R_{F1})}{R_{G1} + R_{F1}}} - \frac{V_0}{R_{F1} + R_1 \left(\frac{R_{F1}}{R_{G1}} + 1\right)}
$$

$$
I_2 = \frac{V_2}{R_2 + \frac{(R_{G2})(R_{F2})}{R_{G2} + R_{F2}}} - \frac{V_0}{R_{F2} + R_2 \left(\frac{R_{F2}}{R_{G2}} + 1\right)}
$$
  
\n
$$
I_0 = K I_1 + (1 - K)I_2
$$
  
\n
$$
V_0 = I_0 \left(\frac{R_{OL}}{(1 + sR_{OL}C)}\right)
$$

Substituting and rearranging gives:



**General Equation for the Noninverting Amplifier Case**



In low gain applications,  $R_1$  and  $R_2$  are small compared to the feedback resistors and therefore we can simplify the equation to:



Note that the denominator causes a gain error due to the open-loop gain (typically 0.1% for frequencies below 20kHz) and for mismatches in  $R_{F1}$  and  $R_{F2}$ . A 1% mismatch in the feedback resistors results in a 0.25% error at  $K = 0.5$ .

If we set  $R_{F1} = R_{F2}$  and assume  $R_{OL} >> R_{F1}$  (a 0.1% error at low frequencies) the above equation simplifies to:

$$
V_0 = K V_1 A_{V1} + (1 - K) V_2 A_{V2}
$$
  
where  $A_{V1} = 1 + \frac{R_{F1}}{R_{G1}}$  and  $A_{V2} = 1 + \frac{R_{F2}}{R_{G2}}$ 

This shows that the output fades linearly from input 2, times its gain, to input 1, times its gain, as K goes from 0 to 1.

If only one input is used (for example,  $V_1$ ) and Pin 14 is grounded, then the gain is proportional to K.

$$
\frac{V_0}{V_1} = KA_{V1}
$$

Similarly for the inverting case where the noninverting inputs are grounded and the input voltages  $V_1$  and  $V_2$  drive the normally grounded ends of  $R<sub>G1</sub>$  and  $R<sub>G2</sub>$ , we get:



### **General Equation for the Inverting Amplifier Case**

Note that the denominator is the same as the noninverting case. In low gain applications,  $R_1$  and  $R_2$  are small compared to the feedback resistors and therefore we can simplify the equation to:

$$
V_0 = -\frac{\frac{KV_1}{R_{G1}} + \frac{(1 - K)V_2}{R_{G2}}}{\frac{1 + sR_{OL}C}{R_{OL}} + \frac{K}{R_{F1}} + \frac{(1 - K)}{R_{F2}}}
$$

Again, if we set  $R_{F1} = R_{F2}$  and assume  $R_{O1} >> R_{F1}$  (a 0.1% error at low frequencies) the above equation simplifies to:

$$
V_0 = -[KV_1A_{V1} + (1 - K)V_2A_{V2}]
$$
  
where  $A_{V1} = \frac{R_{F1}}{R_{G1}}$  and  $A_{V2} = \frac{R_{F2}}{R_{G2}}$ 

The 4-resistor difference amplifier yields the same result as the inverting amplifier case, and the common mode rejection is independent of K.



**Control Circuit Description**



**Figure 3. Control Circuit Block Diagram**

The control section of the LT1251/LT1256 consists of two identical voltage-to-current converters (V-to-I); each V-to-I contains an op amp, an NPN transistor and a resistor. The converter on the right generates a full-scale current  $I_{FS}$  and the one on the left generates a *control* current  $I_C$ . The ratio  $I_C/I_{FS}$  is called K. K goes from a minimum of zero (when  $I_C$  is zero) to a maximum of one (when  $I_C$  is equal to, or greater than,  $I_{FS}$ ). K determines the gain from each signal input to the output.

The op amp in each V-to-I drives the transistor until the voltage at the inverting input is the same as the voltage at the noninverting input. If the open end of the resistor (Pin 5 or 10) is grounded, the voltage across the resistor is the same as the voltage at the noninverting input. The emitter current is therefore equal to the input voltage  $V_C$  divided by the resistor value  $R_C$ . The collector current is essentially the same as the emitter current and it is the ratio of the two collector currents that sets the gain.

The LT1251/LT1256 are tested with Pins 5 and 10 grounded and a full-scale voltage of 2.5V applied to  $V_{FS}$  (Pin 12). This sets  $I_{FS}$  at approximately 500 $\mu$ A; the control voltage  $V_C$  is applied to Pin 3. When the control voltage is negative or zero,  $I_C$  is zero and K is zero. When  $V_C$  is 2.5V or greater,  $I_{\rm C}$  is equal to or greater than  $I_{\rm FS}$  and K is one. The gain of channel one goes from 0% to 100% as  $V_C$  goes from zero to 2.5V. The gain of channel two goes the opposite way, from 100% down to 0%. The worst-case error in K (the gain) is  $\pm 3\%$  as detailed in the electrical tables. By using a 2.5V full-scale voltage and the internal resistors, no additional errors need be accounted for.

In the LT1256, K changes linearly with  $I_C$ . To insure that K is zero,  $V_C$  must be negative 15mV or more to overcome the worst-case control op amp offset. Similarly to insure that K is 100%,  $V_C$  must be 3% larger than  $V_{FS}$  based on the guaranteed gain accuracy.

To eliminate the overdrive requirement, the LT1251 has internal circuitry that senses when the control current is at about 5% and sets K to 0%. Similarly, at about 95% it sets K to 100%. The LT1251 guarantees that a 2% (50mV) input gives zero and 98% (2.45V) gives 100%.

The operating currents of the LT1251/LT1256 are derived from  $I<sub>FS</sub>$  and therefore the quiescent current is a function of  $V_{FS}$  and  $R_{FS}$ . The electrical tables show the supply current for three values of  $V_{FS}$  including zero. An approximate formula for the supply current is:

 $I_S = 1mA + (24)(I_{FS}) + (V_S/20k)$ 

where  $V_S$  is the total supply voltage between Pins 9 and 7. By reducing  $I_{FS}$  the supply current can be reduced, however, the slew rate and bandwidth will also be reduced as indicated in the characteristic curves. Using the internal resistors (5k) with  $V_{FS}$  equal to 2.5V results in  $I_{FS}$  equal to 500 $\mu$ A; there is no reason to use a larger value of  $I<sub>FS</sub>$ .

The inverting inputs of the V-to-I converters are available so that external resistors can be used instead of the internal ones. For example, if a 10V full-scale voltage is desired, an external pair of 20k resistors should be used to set  $I_{FS}$  to 500 $\mu$ A. The positive supply voltage must be 2.5V greater than the maximum  $V_C$  and/or  $V_{FS}$  to keep the transistors from saturating. Do not use the internal resistors with external resistors because the internal resistors have a large positive temperature coefficient (0.2%/°C) that will cause gain errors.

If the control voltage is applied to the free end of resistor  $R_C$  (Pin 5) and the V<sub>C</sub> input (Pin 3) is grounded, the polarity of the control voltage must be inverted. Therefore, K will be 0% for zero input and 100% for –2.5V input, assuming  $V_{FS}$  equals 2.5V. With Pin 3 grounded, Pin 4 is a virtual ground; this is convenient for summing several negative going control signals.





**AM Modulator with DC Output Nulling Circuit**

**Single Supply Inverting AC Amplifier**



**Single Supply Noninverting AC Amplifier with Digital Gain Control**





#### **Controlled Gain, Voltage-to-Current Converter (Current Source)**







### **Logarithmic Gain Control (Noninverting)**





#### **Logarithmic Gain Control (Inverting)**









1251/56 TA12 THE TIME CONSTANT IS INVERSELY PROPORTIONAL TO V $_{\rm C}$ . R<sub>DC</sub> IS REQUIRED TO DEFINE THE DC OUTPUT WHEN<br>THE CONTROL IS AT ZERO.

C

VFS

3 5 10 12

R<sub>C</sub> R<sub>FS</sub> V<sub>FS</sub>





14 13

 $\lessgtr$ 1.5k

 $(s)(R)(C)\left(\frac{V_{FS}}{V_C}\right)$ 

R

ŧ

╧

VC

– +

2

 $V_{C}$ 

 $T(s) = \frac{-1}{(s-1)(s-1)}$  R<sub>DC</sub>  $\approx 10k$ 

8

**V<sub>OUT</sub>** 









**State Variable Filter with Adjustable Frequency and Q**





6 5 4 3 2  $V_{FS} = 2.5V$ 



1251/56 TA15c

0

1

 $\pmb{0}$ 

 $\circ$ 



### **MACROMODEL**

### **For PSpiceTM**





### **MACROMODEL**

\*full scale amp IBFS 12 0 –300NA RIFS 12 0 100MEG C12 12 0 1PF R12 12 12A 1600 CBWFS 12A 0 10PF EFS 12B 0 12A 0 1.0 VOSFS 12B 11 –5MV C11 11 0 1PF RFS 11 10 5K C10 10 0 1PF \* \*generating K \*\*\* the next two lines are for the LT1251 EK K 0 TABLE  $\{I(VOSC)/I(VOSFS)\} = (-100,0)$   $(0.04,0)$   $(0.1,0.11)$  $(0.9, 0.907)$   $(0.95, 1.0)$   $(100, 1.0)$ \*\*\* the next two lines are for the LT1256 \*EK K 0 TABLE  $\{I(VOSC)/I(VOSFS)\} = (-100,0)$  (0,0) (0.2,0.21) \*+ (0.9,0.9) (1.0,1.0) (100,1.0) RDUMMY K 0 1MEG RNOISE1 EN 0 200K RNOISE2 EN 0 200K \*generates 40.7nV/rtHz \* \*null circuit GNULL 7 6A VALUE={I(VOSFS)} RN1 6A 7 200 VNULL 6A 6B 0.0V RN2 6B 6 400 C6 6 7 1PF \* \*output stage E6 8A 0 +VALUE={1.8MEG\*(I(VOS1)\*V(K)+I(VOS2)\*(1–V(K))–I(VNULL)+0.10UA+0.0007\*V(EN))} RG 8A 8B 1.8MEG CG 8B 0 3.4PF E8 8C 0 8B 0 1.0 V8 8C 8D 0.0V R8 8D 8 11 \* \*output swing and current limit DP 8B 8P D1 VDP 8P 9 –1.4V DN 8N 8B D1 VDN 8N 7 1.4V .MODEL D1 D GCL 8B 0 TABLE  $\{I(V8)\} = (-1,-1)(-0.04,0)(0.04,0)(1,1)$ \* \*supply current GQ 9 7 VALUE= $\{1MA + 24 * I(VOSFS) + (V(7) - V(9)) / 20K\}$ GCC 9 0 TABLE  $\{I(V8)\} = (-1,0)(0,0)(1,1)$ GEE 7 0 TABLE  $\{I(V8)\} = (-1, -1)(0, 0)(1, 0)$ \*

.ENDS LT1251



# **MACROMODEL**

### **LT1251/LT1256 Macro Model for PSpice**



**FIRST INPUT STAGE**







**CONTROL AMP**



#### **FULL SCALE AMP**



#### **OUTPUT STAGE AND VOLTAGE SWING/CURRENT LIMIT**





#### **NULL CIRCUIT**



**SUPPLY CURRENTS**



1251/56 MM



### **PACKAGE DESCRIPTION**

**U Dimensions in inches (millimeters) unless otherwise noted.**

**N Package 14-Lead PDIP (Narrow 0.300)** (LTC DWG # 05-08-1510)



MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm)

**S Package 14-Lead Plastic Small Outline (Narrow 0.150)** (LTC DWG # 05-08-1610)



