

LT1509

# Power Factor and PWM Controller

- **PFC and PWM Single Chip Solution**
- Synchronized Operation up to 300kHz
- 99% Power Factor over 20:1 Load Current Range
- **Current Mode PWM**
- **Instantaneous Overvoltage Protection**
- Dedicated Overvoltage Protection (OVP Pin)
- Minimal Line Current Dead Zone
- Typical 250µA Start-Up Supply Current
- Line Switching Noise Filter
- Low Quiescent Current: 13mA
- Fast 2A Peak Current Gate Drivers
- **Separate Soft Start Controls**

#### **APPLICATIONS** µ∵<br>∩

, LTC and LT are registered trademarks of Linear Technology Corporation. ■ Universal Power Factor Corrected Power Supplies and Preregulators

#### + V<sub>CC</sub>

# **FEATURES DESCRIPTION U**

The  $LT^{\circledast}$ 1509 is a complete solution for universal off-line switching power supplies utilizing active power factor correction. The PFC section is identical to the LT1248 PFC controller except the EN/SYNC pin is removed because PFC and PWM are synchronized internally.

The current mode PWM section (the LT1508 is the voltage-mode counterpart) contains all the primary side functions to convert the PFC preregulated high voltage output to an isolated low voltage output. The PWM duty cycle is internally limited to 47% (maximum 50%) to prevent transformer saturation. PWM soft start begins when PFC output reaches the preset voltage. In the event of brief line loss, the PWM will be shut off when the PFC output voltage drops below 73% of the preset value.





# **DESCRIPTION U**

By using fixed high frequency PWM current averaging without the need for slope compensation, the LT1509 achieves far lower line current distortion with a smaller magnetic element than systems that use either peak current detection, or zero current switching approach, in both continuous and discontinuous modes of operation.

The LT1509 also provides filtering capability to reject line switching noise which can cause instability when fed into the multiplier. Line current dead zone is minimized with low bias voltage at the current input to the multiplier.

The LT1509 provides many protection features including peak current limiting and overvoltage protection. Implemented with a very high speed process, the LT1509 can be operated at frequencies as high as 300kHz.

# **ABSOLUTE MAXIMUM RATINGS W W W U**



# **PACKAGE/ORDER INFORMATION**



Consult factory for Military grade parts.

# **ELECTRICAL CHARACTERISTICS**

Maximum operating voltage (V<sub>MAX</sub>) = 25V, V<sub>CC</sub> = 18V, R<sub>SET</sub> = 15k to GND, C<sub>SET</sub> = 1nF to GND, I<sub>AC</sub> = 100µA, I<sub>SENSE</sub> = 0V, CA<sub>OUT</sub> = 3.5V,  $VA<sub>OUT</sub> = 5V$ ,  $OVP = V<sub>REF</sub>$ . No load on any outputs unless otherwise noted.





# **ELECTRICAL CHARACTERISTICS**

Maximum operating voltage (V<sub>MAX</sub>) = 25V, V<sub>CC</sub> = 18V, R<sub>SET</sub> = 15k to GND, C<sub>SET</sub> = 1nF to GND, I<sub>AC</sub> = 100µA, I<sub>SENSE</sub> = 0V, CA<sub>OUT</sub> = 3.5V, **VAOUT = 5V, OVP = VREF. No load on any outputs unless otherwise noted.**





# **ELECTRICAL CHARACTERISTICS**

**VCC = 18V, RSET = 15k to GND, CSET = 1nF to GND, IAC = 100**µ**A, ISENSE = 0V, CAOUT = 3.5V, VAOUT = 5V, OVP = VREF. No load on any outputs, unless otherwise noted.**



The ● denotes specifications which apply over the full operating temperature range.

**Note 1:** Multiplier Gain Constant: 
$$
K = \frac{I_M}{I_{AC} (VA_{OUT} - 2)^2}
$$

**Note 2:** GTDR2 (PWM) pulse is delayed by 53% duty cycle after GTDR1 (PFC) is set. See PFC/PWM Synchronization graph in the Typical Performance Characteristics section.

# **TYPICAL PERFORMANCE CHARACTERISTICS W U**





 $VA<sub>OUT</sub> = 5.5V$ 

 $VA<sub>OUT</sub> = 5V$ 

 $VA<sub>OUT</sub> = 4.5V$ 

 $VA<sub>OUT</sub> = 4V$  $VA<sub>OUT</sub> = 3.5V$  $VA<sub>OUT</sub> = 3V$  $VA<sub>OUT</sub> = 2.5V$ 

## **TYPICAL PERFORMANCE CHARACTERISTICS W U**



**Supply Current vs Supply Voltage GTDR Rise and Fall Time**





**Start-Up Supply Current vs Supply Voltage**

250 500

LT1509 • TPC05

 $I_{AC}(\mu A)$ 

**Multiplier Current**

 $VA<sub>OUT</sub> = 7V$  $VA<sub>OUT</sub> = 6.5V$  $VA<sub>OUT</sub> = 6V$ 

0

 $\pmb{0}$ 

<u>ୟୁ</u><br>.≊ 150

300



**Frequency vs R<sub>SET</sub> and C<sub>SET</sub> And C<sub>SET</sub> and C<sub>SET</sub> and C<sub>SET</sub> And C<sub>SET</sub> And C<sub>SET</sub> M<sub>OUT</sub> Pin Characteristics** 500  $R_{\text{SET}} = 10k$ 450  ${\sf R}_{\sf SET}$  = 15k 400 R<sub>SET</sub> = 20k  $ORSET = 30k$ 350 FREQUENCY (KHZ) FREQUENCY (kHz) 300 250 200 150 100 50 0 200 600 1000 1800 1400 2200 C<sub>SET</sub> CAPACITANCE (pF) LT1509 • TPC09

**GTDR1 Maximum Duty Cycle vs RSET and CSET** 







# **TYPICAL PERFORMANCE CHARACTERISTICS W U**



# **PIN FUNCTIONS**

**(For application help with the PFC portion of this chip, see the LT1248 data sheet)** 

#### **PFC SECTION**

**GTDR1 (Pin 1):** The PFC MOSFET gate driver is a fast totem pole output which is clamped at 15V. Capacitive loads like the MOSFET gates may cause overshoot. A gate series resistor of at least  $5\Omega$  will prevent the overshoot.

**GND2 (Pin 2):** Power Ground. High current spikes occur in this line when either GTDR1 or GTDR2 switches low.

#### **GND1 (Pin 3):** Analog Ground.

 $C_{\text{SFT}}$  (Pin 4): The capacitor from this pin to GND and  $R_{\text{SFT}}$ determines oscillator frequency. The oscillator ramp is 5V and the frequency =  $1.5/(R_{\text{SET}} C_{\text{SET}})$ .

**PK<sub>LIM</sub>** (Pin 5): The threshold of the peak current limit comparator is GND. To set current limit, a resistor divider can be connected from  $V_{\text{RFF}}$  to current sense resistor.

**CA<sub>OUT</sub>** (Pin 6): This is the output of the current amplifier that senses and forces the line current to follow the reference signal that comes from the multiplier by commanding the pulse width modulator. When  $CA<sub>OlIT</sub>$  is low, the modulator has zero duty cycle.

**ISENSE** (Pin 7): This is the inverting input of the current amplifier. This pin is clamped at  $-0.6V$  by an ESD protection diode.

**M<sub>OUT</sub>** (Pin 8): This is the multiplier high impedance current output and the noninverting input of the current amplifier. This pin is clamped at – 0.6V and 3V.

**IAC (Pin 9):** This is the AC line voltage sensing input to the multiplier. It is a current input that is biased at 2V to minimize the crossover dead zone caused by low line voltage. At the pin, a 25k resistor is in series with the current input, so that a lowpass RC can be used to filter out the switching noise coming down from the line with a high line impedance environment.

**VA<sub>OUT</sub>** (Pin 10): This is the output of the voltage error amplifier. The output is clamped at 13.5V. When the output goes below 2.5V, the multiplier output current is zero.

**OVP (Pin 11):** This is the input to the overvoltage comparator. The threshold is 1.05 times the reference voltage. When the comparator trips, the multiplier, which is quickly inhibited, blanks PFC switching to prevent further overshoot. This pin is also the input to the PWMOK comparator that releases the PWM soft start (SS2) after the PFC output gets close to the final voltage and has a hysteresis of approximately 150V for 382V PFC output.

**VREF (Pin 12):** This is the 7.5V reference. When V<sub>CC</sub> goes low,  $V_{\text{RFF}}$  will stay at OV.  $V_{\text{RFF}}$  biases most of the internal circuitry and can source up to 5mA externally.

**VSFNSF (Pin 14):** This is the inverting input to the voltage amplifier.



### **PIN FUNCTIONS** (For application help with the PFC portion of this chip, see the LT1248 data sheet)

 $R_{\text{SFT}}$  (Pin 15): A resistor from  $R_{\text{SFT}}$  to GND sets the oscillator charging current and the maximum multiplier output current which is used to limit the maximum line current.

 $I_{M(MAX)} = 3.75V/R<sub>SET</sub>$ 

**SS1 (Pin 16):** Soft Start. SS1 is reset to zero for low V<sub>CC</sub>. When  $V_{CC}$  rises above lockout threshold, SS1 is released to ramp up at a rate set by the internal 12µA current source and an external capacitor. During this ramp up, PFC reference voltage is equal to SS1 voltage. After SS1 rises past 7.5V, reference voltage remains at 7.5V.

**V<sub>CC</sub>** (Pin 17): This is the supply for the chip. The LT1509 has two fast gate drivers required to fast charge high power MOSFET gate capacitances. Good supply bypassing is required consisting of a 0.1µF ceramic capacitor in parallel with a low ESR electrolytic capacitor (56µF or higher) in close proximity to IC GND.

#### **PWM SECTION**

**SS2 (Pin 13):** PWM Soft Start. The comparator PWMOK monitors the OVP pin and releases the SS2 after the PFC output gets close to the final voltage.

**V<sub>C</sub>** (Pin 18): PWM current mode control voltage. Normally connects to the optocoupler amplifier output. A pull-up current of 50µA flows out of the pin.

**RAMP (Pin 19):** PWM current mode current sense input with current limit set to 1V.

**GTDR2 (Pin 20):** The PWM MOSFET gate driver is a 1.5A fast totem pole output. It is clamped at 15V. Capacitive loads like the MOSFET gates may cause overshoot. A gate series resistor of at least  $5\Omega$  will prevent the overshoot.

### **APPLICATIONS INFORMATION U W U U**

#### **Voltage Error Amplifier (PFC Section)**

The voltage error amplifier has a 100dB DC gain and 3MHz unity-gain frequency. The output is internally clamped at 13.3V with  $V_{CC}$  = 18V. Maximum error amp output voltage decreases to  $V_{CC}$  – 1.5V for  $V_{CC}$  less than 12V. The noninverting input is tied to the  $7.5V_{REF}$  through a diode and can be pulled down with the SS1 pin. Referring to Figure 1,  $V_{OUT} = V_{RFF}$  [(R1 + R2)/R2]. With R1 = 1M and  $R2 = 20k$ ,  $V_{OUT} = 382V$ . R1 through R4, C1 and C2 form the compensation for the voltage loop. Gain of the voltage error amp with the values shown is given by:

$$
\frac{VA_{OUT}}{V_{OUT}} = -\frac{1 + j\frac{f}{1}}{(j)(f)(6.6)\left(1 + j\frac{f}{11}\right)}
$$

**TY LINEAR** 

The small-signal gain for the remaining portion of the voltage loop for frequencies below the current loop bandwidth is (see Figure 2):

VOUT VAOUT VIN  $(5\pi)(j)(f)(C<sub>OUT</sub>)(V<sub>OUT</sub>)$  $=\frac{V_{IN}}{(5\pi)(j)(f)(C_{OUT})(V_{OUT})}\sqrt{\frac{(R_{REF})(P_{IN})}{R_{S}(R_{IAC} + 25k)}}$ 



With  $V_{IN}$  = 120VAC,  $P_{IN}$  = 150W,  $R_S$  = 0.15Ω,  $R_{REF}$  = 4k,  $R_{IAC} = 1$ M,  $V_{OUT} = 382V$  and  $C_{OUT} = 470 \mu F$ ,  $V_{OUT}/VA_{OUT} =$  $85/(j)(f)$ . At very low frequencies, the loop has a  $-40dB/$ decade slope. Additional zero-pole compensation is added at 1Hz and 11Hz. The resulting loop gain and phase margin is shown in Figure 3. The unity-gain bandwidth is low compared to 120Hz, which results in low distortion and a high power factor.

7



#### **Current Amplifier (PFC Section)**

The current amplifier has a 110dB DC gain, 3MHz unitygain frequency and a 2V/us slew rate. It is internally clamped at 8.5V. Note that in the current averaging operation, high gain at twice the line frequency is necessary to minimize line current distortion. Because  $CA<sub>OMT</sub>$  may need to swing 5V over one line cycle at high line condition, 20mV AC will be needed at the inputs of the current amplifier for a gain of 260 at 120Hz. Especially at light load when the current loop reference signal is small, lower gain will distort the reference signal and line current. But, if signal gain at switching frequency is too high, the system behaves more like a current mode system and can cause subharmonic oscillation.

To avoid subharmonic oscillations, the amplified downslope of the inductor current must be less than the slope of the oscillator ramp.

$$
\frac{V_{CA(OUT)}}{V_{RS}} \le \frac{(V_{OSC})(L)(f_{SW})}{(V_{OUT})(R_S)}
$$

$$
= \frac{(5V)(500\mu H)(100k)}{(382V)(0.15\Omega)} = 4.4
$$

If the current amplifier gain at 100kHz is less than 4.4, there will be no subharmonic oscillation. The open-loop gain of the current loop is given by:



The current error amp, with  $R5 = 4k$ ,  $R6 = 20k$ ,  $C3 =$  $0.001 \mu$ F and C4 = 300pF, provides zero pole compensation resulting in 16kHz loop crossover frequency. The current amp gain at 100kHz is 1.7. The resulting current loop gain and phase margin is shown in Figure 4.



#### **Multiplier**

The multiplier has high noise immunity and superior linearity over its full operating range. The current gain is  $I_M = (I_{AC}I_{FA}^2)/(200\mu A^2)$  with  $I_{FA} = (VA_{OUT} - 2V)/25k$ . The error amplifier output voltage required at the input to the multiplier is:



 $\text{VA}_{\text{OUT}} = 2 + \sqrt{\frac{(\text{P}_{\text{IN}})(\text{R}_{\text{S}})(25)(\text{R}_{\text{IAC}} + 25\text{k})}{(\text{V}_{\text{IN}}^2)(\text{R}_{\text{REF}})}}$ 

See Figure 2 for  $R_{\text{RFF}}$ .

 $VA<sub>OUT</sub>$  is squared in the multiplier, resulting in excellent performance over a wide range of output power and input voltage without the addition of feedforward line frequency ripple. Care must be taken to avoid feeding switching frequency noise into the multiplier from the  $I_{AC}$  pin. An internal 25k is provided in series with the low impedance multiplier input so that only a capacitor from the  $I_{AC}$  pin to GND1 is required to filter noise. The maximum multiplier output current, which ultimately limits the input line current, is set by a resistor from the  $R_{\text{SFT}}$  pin to GND1 according to the formula:  $I_{M(MAX)} = 3.75V/R_{SET}$ . Figure 5 shows  $I_M$  versus  $I_{AC}$  for various values of VA<sub>OUT</sub>. Note that Figure 5 data was taken with  $R_{\text{SET}} = 15k$ .



Figure 5. Multiplier Current I<sub>M</sub> vs I<sub>AC</sub> and VA<sub>OUT</sub>

# **Line Current Setting**

The oscillator frequency is set by  $R_{\text{SET}}$  and  $C_{\text{SET}}$ .  $R_{\text{SET}}$  is the resistor from the  $R_{\text{SET}}$  pin to GND1 and  $C_{\text{SET}}$  is the capacitor from the  $C_{\text{SET}}$  pin to GND1.  $R_{\text{SET}}$  should be determined first. The oscillator frequency, which is equal to the switching frequency for both the PFC and PWM section, is determined by:

$$
f_{\text{OSC}} = \frac{1.5}{(R_{\text{SET}})(C_{\text{SET}})}
$$

The multiplier output acts as the command signal to the current loop error amplifier. During steady-state operation the voltage across  $R_{REF} = (I_M)(R_{REF}) = (I_M)(R_S)$ . Based on this the value for  $R<sub>S</sub>$  is determined by:

$$
R_S \leq \frac{(\text{Im}(\text{max}))(\text{R}_\text{REF})(\text{V}_\text{IN})(\text{eff})}{P_\text{OUT}\,\sqrt{2}}
$$

with  $R_{\text{SET}} = 15k$ ,  $I_{\text{M}(\text{MAX})} = 3.75/15k = 250 \mu\text{A}$ . For a 300W converter with an efficiency (eff) of 0.8 at low line (90 $V<sub>RMS</sub>$ ) and  $R_{REF}$  set to 4k,  $R_S$  should be less than:

$$
\frac{(250\mu\text{A})(4\text{k})(90\text{VAC})(0.8)}{300\text{W}\sqrt{2}} = 0.169\Omega
$$

A 0.15 $\Omega$  resistor will yield a maximum peak input current of  $(I_{M(MAX)})$ (R<sub>RFF</sub>/R<sub>S</sub>) = (250µA)(4k)/0.15 $\Omega$  = 6.67A. For a 100kHz switching frequency with  $R_{\text{SET}} = 15$ k,  $C_{\text{SET}} = 1.5$ /  $(100kHz)(15k) = 1nF$ . For added protection the LT1509 provides a second independent current limit comparator. When the input voltage to the comparator ( $PK_{LIM}$  pin) dips below 0V, GTDR1 pin quickly goes low turning off the PFC power switch. A resistor divider from  $V_{\text{RFF}}$  to  $R_{\text{S}}$  (Figure 6) senses the voltage across the line current sense resistor  $(R<sub>S</sub>)$  and limits the peak input line current to  $(7.5V/R1) +$  $50\mu$ A] (R2/R<sub>S</sub>). The  $50\mu$ A represents the PK<sub>LIM</sub> input current which flows out of the  $PK_{LIM}$  pin. With R1 = 10k and R2 = 1.8k,  $I_{IN}$  = 9.6A peak above the 6.67A peak average plus the input inductor peak ripple current.

Always use  $R_{\text{SET}}$  to set the primary line current limit. The  $PK_{LIM}$  comparator is only for secondary protection. When the line current reaches the primary limit,  $V_{OUT}$  can no longer be supported with the given input current and begins to fall. System stability is maintained by the current loop which is controlled by the current amplifier. When the **Oscillator Frequency and Maximum**







line current reaches the secondary limit, the comparator takes over control and hysteresis may occur causing audible noise.

#### **Overvoltage Protection (PFC Section)**

Because of the slow loop response necessary for power factor correction, output overshoot can occur following a sudden load reduction or removal. To protect downstream components, the LT1509 provides an overvoltage comparator which senses the output voltage and quickly reduces the line current demand. Referring back to Figure 1,  $V_{\text{OUT}}$  is 382V and during normal operation, since no current flows in R3, 7.5V appears at both the  $V_{\text{SENSE}}$  and OVP pins. When  $V_{OUT}$  overshoots its preset value, the overcurrent from R1 will flow through R2 as well as R3. The voltage amplifier feedback will keep  $V_{\text{SENSF}}$  at 7.5V. Therefore, the equivalent AC resistance seen by the OVP pin is R2 in parallel with R3 or 10k. With these values and the overvoltage comparator trip level internally set at 1.05V<sub>REF</sub>, the comparator trips when V<sub>OUT</sub> overshoots 10%. Overvoltage trip level is given by:

$$
(\%)V_{OUT} = 5\% \left(\frac{R2 + R3}{R3}\right)
$$

For additional protection, the OVP pin can be connected to  $V_{\text{OUT}}$  through an independent resistor divider (see Figure 7). This ensures overvoltage protection during safety agency abnormal testing conditions, such as opening R1 or shorting R2.

The output of the multiplier looks like a high impedance current source. In the current loop, offset line current is determined by multiplier offset current and input offset voltage of the current error amplifier. A –4mV current amplifier  $V_{OS}$  translates to 27mA line current and 6.7W input power for 250VAC line if a 0.15 $\Omega$  sense resistor is used. Under a no-load condition or when the load power is less than the offset output power, the offset line current could slowly charge the output to an overvoltage level. This is because the best the overvoltage comparator can do is to reduce the multiplier output current to zero. Unfortunately, this does not guarantee zero output current if the current amplifier has offset. To regulate  $V_{\text{OUT}}$  under



this condition, the amplifier M1 (see Block Diagram) becomes active. When  $VA<sub>OUT</sub>$  reduces to 2.2V, M1 supplies up to  $7\mu$ A of current to the resistor at the  $I_{\text{SFRSF}}$  pin in order to cancel a negative  $V_{OS}$  and keep  $V_{OUT}$  error to within 2V.

#### **Undervoltage Lockouts and Soft Start**

The LT1509 turns on when  $V_{CC}$  reaches 16V and remains on until  $V_{CC}$  falls below 10V, whereupon the chip enters the lockout state. In the lockout state, the oscillator is off and the  $V_{\text{RFF}}$  and gate driver pins remain low. A capacitor from SS1 to GND1 determines the ramp-up time of the PFC section. SS1 is released from a zero when  $V_{CC}$  rises above the lockout threshold. Once released, an internal 14µA current source ramps the voltage error amplifier's reference voltage to 7.5V. SS1 voltage then continues beyond 7.5V. A second capacitor from SS2 to GND1 determines the start-up time from the PWM section. A PWMOK comparator (see Block Diagram) holds SS2 low until the OVP pin reaches 7V. This corresponds to the PFC output voltage reaching approximately 93% of its preset voltage. SS2 is diode coupled to the PMW comparator which is connected to the  $V_C$  pin by a second diode. Holding SS2 low at any time will disable PWM output. Once released, the 14µA current source ramps the PWM comparator



input up to  $V_C$  and then the SS2 voltage continues beyond  $V<sub>C</sub>$ . The PWMOK comparator contains hysteresis and will pull SS2 low disabling the PWM section if the PFC output voltage falls below approximately 62% of its preset value (240V with nominal 382V output).

#### **Start Up and Supply Voltage**

The LT1509 draws only 250µA before the chip starts at 16V on  $V_{\text{CC}}$ . To trickle start, a 91k resistor from the power line to  $V_{CC}$  supplies trickle current, and C4 holds  $V_{CC}$  up while switching starts (see Figure 8); then the auxiliary winding takes over and supplies the operating current. Note that D3 and the larger values of C3 are only necessary for systems that have sudden large load variations down to minimum load and/or very light load conditions. Under these conditions the loop may exhibit a start/restart mode because switching remains off long enough for C4 to discharge below 10V. Large values for C3 will hold  $V_{CC}$  up until switching resumes. For less severe load variations D3 is replaced with a short and C3 is omitted. The turns ratio between the primary winding determines  $V_{CC}$ according to :

$$
\frac{V_{OUT}}{V_{CC} - 2V} = \frac{N_P}{N_S}
$$

for 382V V<sub>OUT</sub> and 18V V<sub>CC</sub>, Np/Ns  $\approx$  19.





#### **Output Capacitor (PFC Section)**

GTDR2 (PWM) pulse is synchronized to GTDR1 (PFC) pulse with 53% duty cycle delay to reduce RMS ripple current in the output capacitor. See PFC/PWM Synchronization graph in the Typical Performance Characteristics section.

The peak-to-peak 120Hz PFC output ripple is determined by:

$$
V_{P-P} = 2I_{\text{LOAD(DC)}}(Z)
$$

where  $I_{\text{LOAD(DC)}}$  is the DC load current of the PWM stage and Z is the capacitor impedance at 120Hz.

For 470 $\mu$ F, impedance is 2.8 $\Omega$  at 120Hz. At 335W load,  $I_{\text{LOAD(DC)}} = 335 \text{V} / 382 \text{V} = 0.88 \text{A}$ ,  $V_{\text{P-P}} = (2)(0.88)(2.8 \Omega) =$ 5V. If less ripple is desired higher capacitance should be used. The selection of the output capacitor is based on voltage ripple, hold-up time and ripple current. Assuming the DC converter (PWM section) is designed to operate with 240V to  $382V_{\text{IN}}$ , the minimum hold-up time is a function of the energy storage capacity of the capacitor:

$$
t_{\text{HOLD}} = \frac{(0.5)C_{\text{OUT}}}{P_{\text{OUT}}} \left[ (382V - 0.5V_{\text{P-P}})^2 - 240V^2 \right]
$$

with  $C_{\text{OUT}} = 470 \mu F$ ,  $V_{\text{P-P}} = 11.5V$ , and  $P_{\text{OUT}} = 335W$ ,  $t_{\text{HOL}}$  = 60ms which is 3.6 line cycles at 60Hz. The ripple current can be divided into two major components. The first is the 120Hz component which is related to the DC load current as follows:

 $I_{120HZ} \approx I_{LOAD(DC)} \sqrt{2}$ 

The second component is made up of switching frequency components due to the PFC stage charging the capacitor and the PWM stage discharging the capacitor. For a 300W output PFC forward converter running from an input voltage of  $100V<sub>RMS</sub>$ , the total high frequency ripple current was measured to be  $1.79A<sub>RMS</sub>$ .

For the United Chemicon KMH 450V capacitor series, ripple current at 100kHz is specified 1.43 times higher than the 120Hz limit.



The total equivalent 120Hz ripple in the output capacitor can be calculated by:

$$
I_{RMS} = \sqrt{I_{120HZ}^2 + \left(\frac{I_{HF}}{1.43}\right)^2}
$$

 $I_{HF}$  = 100kHz Ripple Current.

For  $I_{\text{LOAD(DC)}} = 0.88$ A,  $1_{120\text{Hz}} = 0.62$ A and the equivalent 120Hz ripple current is:

$$
I_{RMS} = \sqrt{0.62^2 + \left(\frac{1.79}{1.43}\right)^2} = 1.4A_{RMS}
$$

Table 1 lists the ripple current components from lab measurements for various output powers and line voltages. The 120Hz ripple current rating at 105°C ambient is 1.72A for the 470 $\mu$ F KMH 35mm  $\times$  50mm capacitor. The expected life of the output capacitor may be calculated from thermal stress analysis:

$$
L = (L0)2\left[\frac{(105\degree C + \Delta T_{K}) - (T_{A} + \Delta T_{0})}{10}\right]
$$

where

 $L =$  Expected life time

 $L_0$  = Hours of load life at rated ripple current and rated ambient temperature

 $\Delta T_K$  = Capacitor internal temperature rise at rated condition.  $\Delta T_K = (1^2R)/(KA)$ , where I is the rated current, R is capacitor ESR and KA is a volume constant.

 $T_A$  = Operating ambient temperature

 $\Delta T_0$  = Capacitor internal temperature rise at operating condition





In our example, L<sub>O</sub> = 2000 hours assuming  $\Delta T_K$  = 5°C at rated 1.72A.  $\Delta T_0$  can then be calculated from:

$$
\Delta T_0 = \Delta T_K \left( \frac{I_{RMS}}{1.72A} \right)^2 = 5^\circ C \left( \frac{1.4A}{1.72A} \right)^2 = 3.3^\circ C
$$

Assuming the operating ambient temperature is 60°C, the approximate lifetime is:

$$
L = (2000)(2)^{\left[\frac{(105^{\circ}C + 5^{\circ}C) - (60 + 3.3^{\circ}C)}{10}\right]}
$$
  
= 50,870 Hours

For longer life a capacitor with a higher ripple current rating or parallel capacitors should be used.

#### **PWM Comparators**

The LT1509 includes two comparators in the PWM section which implement peak current mode control. The primary current sense voltage is fed into the RAMP pin. The  $V_C$  or Control Voltage pin sets the primary peak current level. An additional current limit comparator turns GTDR2 off in the event the RAMP pin voltage exceeds 1V. Referring to the Block Diagram, there is a 1.2V offset between the RAMP and  $V_C$  pin. This feature simplifies the connection to an optocoupler because the  $V_C$  pin no longer has to be pulled all the way to ground to inhibit switching. On-chip blanking avoids reset due to leading edge noise.

#### **Typical Application**

Figure 9 shows a 24VDC, 300W power factor corrected, universal input supply. The 2-transistor forward converter offers many benefits including low peak currents, nondissipative snubber, 500VDC switches and automatic core reset guaranteed by the LT1509's 50% maximum duty cycle.





**APPLICATIONS INFORMATION U W U U**

Figure 9. 24V, 300W Off-Line PFC Supply **Figure 9. 24V, 300W Off-Line PFC Supply**

LT1509

An LT1431 reference/amplifier coupled to a low cost optoisolator closes the loop from secondary side to primary side. Unity loop frequency is a conservative 3kHz. Figure 10 shows the output voltage's response with a 2A to almost 10A current step. Output voltage is maintained to within 0.5V during the load step. Efficiency versus power and line voltage is shown in Figure 11. The PFC preregulator alone has efficiency numbers between 90% and 97% over line and load.

A 3-turn secondary added to the 70-turn primary of T1 bootstraps  $V_{CC}$  to about 15V supplying the chip's 13mA requirement as well as about 39mA to cover the gate current of the three FETs and high side transformer. A  $0.15\Omega$  sense resistor is used to sense input current and servo to the command created by the outer voltage and multiplier. Thus the input current follows the input line

voltage, and changes as necessary, in order to maintain constant bank voltage. The forward converter sees a voltage input of 382VDC unless the line voltage drops out, in which case the 470µF main capacitor discharges to 240VDC before the PWM stage is shut down. Compared to a typical off-line converter, the effective input voltage range of the forward converter is much smaller, simplifying the design. Additionally, the higher bus voltage provides greater hold-up times for given capacitor size.

Because the high side transformer effectively delays the turn-on reverse recovery spike past the end of the built-in blanking time, an external blanking transistor is needed. Controlling the output current during an output short circuit depends on the duty cycle reducing to a small fraction of steady state. An additional transistor disables blanking during turn-on and output short circuit.



**Figure 11**



### **PACKAGE DESCRIPTION**

**Dimension in inches (millimeters) unless otherwise noted.** 

**N Package 20-Lead PDIP (Narrow 0.300)** (LTC DWG # 05-08-1510)



\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm)

**SW Package 20-Lead Plastic Small Outline (Wide 0.300)** (LTC DWG # 05-08-1620)



1. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS.

\*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE



Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.