

LT1995

# 32MHz, 1000V/µs Gain Selectable Amplifier

## **FEATURES**

- **Internal Gain Setting Resistors**
- **Pin Configurable as a Difference Amplifier, Inverting and Noninverting Amplifier**
- **Difference Amplifier: Gain Range 1 to 7 CMRR > 65dB**
- **Noninverting Amplifier: Gain Range 1 to 8**
- **Inverting Amplifier: Gain Range –1 to –7**
- **Gain Error: <0.2%**
- Slew Rate: 1000V/us
- Bandwidth:  $32MHz$  (Gain = 1)
- Op Amp Input Offset Voltage: 2.5mV Max
- Quiescent Current: 9mA Max
- Wide Supply Range:  $±2.5V$  to  $±15V$
- Available in 10-Lead MSOP and 10-Lead (3mm  $\times$  3mm) DFN Packages

### **APPLICATIONS**

- Instrumentation Amplifier
- Current Sense Amplifier
- Video Difference Amplifier
- Automatic Test Equipment

# **DESCRIPTION**

The LT®1995 is a high speed, high slew rate, gain selectable amplifier with excellent DC performance. Gains from –7 to 8 with a gain accuracy of 0.2% can be achieved using no external components. The device is particularly well suited for use as a difference amplifier, where the excellent resistor matching results in a typical common mode rejection ratio of 79dB.

The amplifier is a single gain stage design similar to the LT1363 and features superb slewing and settling characteristics. Input offset of the internal operational amplifier is less than 2.5mV and the slew rate is 1000V/µs. The output can drive a 150Ω load to  $±2.5V$  on  $±5V$  supplies, making it useful in cable driver applications.

The resistors have excellent matching, 0.2% maximum at room temperature and 0.3% from –40°C to 85°C. The temperature coefficient of the resistors is typically –30ppm/°C. The resistors are extremely linear with voltage, resulting in a gain nonlinearity of 10ppm.

The LT1995 is fully specified at  $\pm 2.5V$ ,  $\pm 5V$  and  $\pm 15V$  supplies and from –40°C to 85°C. The device is available in space saving 10-lead MSOP and 10-Lead (3mm  $\times$  3mm) DFN packages. For a micropower precision amplifier with precision resistors, see the LT1991 and LT1996.

 $\overline{\mathcal{A}}$ , LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# **TYPICAL APPLICATION**





#### **Large-Signal Transient (G = 1)**



1

## **ABSOLUTE MAXIMUM RATINGS (Note 1)**

Total Supply Voltage (V+ to V–) .............................. 36V Input Current (Note 2) ....................................... ±10mA Output Short-Circuit Duration (Note 3) ........... Indefinite Operating Temperature Range (Note 4) .. – 40°C to 85°C Specified Temperature Range (Note 5)  $\dots$  –40 $^{\circ}$ C to 85 $^{\circ}$ C



# **PACKAGE/ORDER INFORMATION**



# **ELECTRICAL CHARACTERISTICS**

Difference Amplifier Configuration.  $T_A = 25^\circ \text{C}$ ,  $V_{REF} = V_{CM} = 0V$  and unused gain pins are unconnected, unless otherwise noted.





## **ELECTRICAL CHARACTERISTICS**

Difference Amplifier Configuration. T<sub>A</sub> = 25°C, V<sub>REF</sub> = V<sub>CM</sub> = 0V and unused gain pins are unconnected, unless otherwise noted.





### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the 0**°**C** ≤ **TA** ≤ **70**°**C. Difference Amplifier Configuration. VREF = VCM = 0V and unused gain pins are unconnected, unless otherwise noted.**



#### **The** ● **denotes the specifications which apply over the –40**°**C** ≤ **TA** ≤ **85**°**C. Difference Amplifier Configuration. VREF = VCM = 0V and unused gain pins are unconnected, unless otherwise noted.**





#### **ELECTRICAL CHARACTERISTICS**

**The**  $\bullet$  **denotes the specifications which apply over the**  $-40^\circ \text{C} \leq T_A \leq 85^\circ \text{C}$ **.** Difference Amplifier Configuration. V<sub>REF</sub> = V<sub>CM</sub> = 0V and unused gain pins are unconnected, unless otherwise noted.



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** The inputs are protected by diodes connected to  $V_S^+$  and  $V_S^-$ . If an input goes beyond the supply range, the input current should be limited to 10mA.

**Note 3:** A heat sink may be required to keep the junction temperature below absolute maximum.

**Note 4:** The LT1995C and LT1995I are guaranteed functional over the operating temperature range of –40°C to 85°C.

**Note 5:** The LT1995C is guaranteed to meet specified performance from 0°C to 70°C. The LT1995C is designed, characterized and expected to meet specified performance from –40°C to 85°C but is not tested or QA sampled at these temperatures. The LT1995I is guaranteed to meet specified performance from –40°C to 85°C.

**Note 6:** Thermal resistance  $(\theta_{JA})$  varies with the amount of PC board metal connected to the leads. The specified values are for short traces connected to the leads. If desired, the thermal resistance can be reduced slightly in the MS package to about 130°C/W by connecting the used leads to a larger metal area. A substantial reduction in thermal resistance down to about 50°C/W can be achieved by connecting the Exposed Pad on the bottom of the DD package to a large PC board metal area which is either open-circuited or connected to  $V_S^-$ .

**Note 7:** Input offset voltage is pulse tested and is exclusive of warm-up drift.  $V_{OS}$  and  $V_{OS}$  TC refer to the input offset of the difference amplifier configuration. The equivalent input offset of the internal op amp can be calculated from  $V_{OS,OA} = V_{OS} \cdot G/(G + 1)$ .

**Note 8:** Full Power bandwidth is calculated from the slew rate measurement: FPBW =  $\text{SR}/2\pi\text{V}_\text{P}$ .

**Note 9:** This parameter is not 100% tested.

**Note 10:** The input offset of the internal op amp is calculated from the input offset voltage:  $V_{OSOA} = V_{OS} \cdot G/(G + 1)$ .











**Change in Gain Error vs Resistive Load**



**Output Voltage Swing vs Supply Voltage**



**Output Voltage Swing vs Load Current**



**Warm-Up Drift vs Time**



**Output Short-Circuit Current**



**Output Impedance vs Frequency** 











FREQUENCY (MHz)

2ND HARMONIC

1 10

3RD HARMONIC

1995 G26

0.1

–90

1995 G25

G = –1

–80



25 30

0

1995 G27

SUPPLY VOLTAGE (V)

DIFFERENTIAL PHASE

5 10 15 20

0

0

0.2

DIFFERENTIAL

0.6 0.8

0.4

1995fb

FREQUENCY (MHz) 0.1 1 10



100  $V_S = \pm 5V$ 90  $T_{\text{A}} = 25^{\circ} \text{C}$  $G = 2$   $\parallel \parallel$   $G = 4$ R<sub>L</sub> = ∞<br>| | | | |||||| 80  $G =$ 70 OVERSHOOT (%)  $G = 7$ OVERSHOOT (%) 60 50 40 30 20 10  $\theta$ 10pF 100pF 1000pF 0.01µF 0.1µF 1µF CAPACITIVE LOAD 1995 G29

#### **Small-Signal Transient (G = 1) Small-Signal Transient (G = –1)**





#### **Small-Signal Transient** (Noninverting,  $G = 1$ ,  $C_L = 100pF$ )



#### **Large-Signal Transient (Noninverting, G = 1, CL = 100pF)**



#### **Large-Signal Transient (G = 1) Large-Signal Transient (G = –1)**







#### **U U U PI FU CTIO S (Difference Amplifier Configuration)**

**P1 (Pin 1):** Noninverting Gain-of-1 Input. Connects a 4k internal resistor to the op amp's noninverting input.

**P2 (Pin 2):** Noninverting Gain-of-2 Input. Connects a 2k internal resistor to the op amp's noninverting input.

**P4 (Pin 3):** Noninverting Gain-of-4 Input. Connects a 1k internal resistor to the op amp's noninverting input.

**VS – (Pin 4):** Negative Supply Voltage.

**REF (Pin 5):** Reference Voltage. Sets the output level when the difference between the inputs is zero. Connects a 4k internal resistor to the op amp's non inverting input.

**OUT (Pin 6):** Output Voltage.  $V_{OUT} = V_{REF} + 1 \cdot (V_{P1} - V_{M1})$  $+ 2 \cdot (V_{P2} - V_{M2}) + 4 \cdot (V_{P4} - V_{M4}).$ 

**VS + (Pin 7):** Positive Supply Voltage.

**M4 (Pin 8):** Inverting Gain-of-4 Input. Connects a 1k internal resistor to the op amp's inverting input.

**M2 (Pin 9):** Inverting Gain-of-2 Input. Connects a 2k internal resistor to the op amp's inverting input.

**M1 (Pin 10):** Inverting Gain-of-1 Input. Connects a 4k internal resistor to the op amp's inverting input.



### **BLOCK DIAGRAM**



# **APPLICATIONS INFORMATION**

#### **Configuration Flexibility**

The LT1995 combines a high speed precision operational amplifier with eight ratio-matched on-chip resistors. The resistor configuration and pinout of the device is shown in the Block Diagram. The topology is extremely versatile and provides for simple realizations of most classic functional configurations including difference amplifiers, inverting gain stages, noninverting gain stages (including Hi-Z input buffers) and summing amplifiers. The LT1995 delivers load currents of at least 30mA, making it ideal for cable driving applications as well.

The input voltage range depends on gain and configuration. ESD diodes will clamp any input voltage that exceeds the supply potentials by more than several tenths of a volt; and the internal op amp input ports must remain at least 1.75V within the rails to assure normal operation of the part. The output will swing to within one and a half volts of

the rails, which in low supply voltage and high gain configurations will create a limitation on the usable input range. It should be noted that while the internal op amp can withstand transient differential input voltages of up to 10V without damage, this does generate large supply current increases (tens of mA) as required for high slew rates. If the device is used with sustained differential input across the internal op amp (such as when the output is clipping), the average supply current will increase, excessive power dissipation will result, and the part may be damaged (i.e., **the LT1995 is not recommended for use in comparator applications or with the output clipped).**

#### **Difference Amplifier**

The LT1995 can be connected as a classic difference amplifier with an output function given by:

$$
V_{\text{OUT}} = G \bullet (V_{\text{IN}}{}^+ - V_{\text{IN}}{}^-) + V_{\text{REF}}
$$



As shown in Figure 1, the options for fixed gain G include: 1, 1.33, 1.67, 2, 3, 4, 5, 6 and 7, all achieved by pinstrapping alone. With split-supply applications where the output is to be ground referenced, the  $V_{\text{RFF}}$  input is simply tied to ground. The input common mode voltage is rejected by the high CMRR of the part within the usable input range.

#### **Inverting Gain Amplifier**

The LT1995 can be connected as an inverting gain amplifier with an output function given by:

$$
V_{\text{OUT}} = -(G \bullet V_{\text{IN}}^{-}) + V_{\text{REF}}
$$

As shown in Figure 1, the options for fixed gain G include: 1, 1.33, 1.67, 2, 3, 4, 5, 6 and 7, all achieved by pin strapping alone. The  $V_{IN}$ <sup>+</sup> connection used in the difference amp configuration is simply tied to ground (or a low impedance potential equal to the input signal bias to create an input "virtual ground"). With split-supply applications where the output is to be ground referenced, the  $V_{\text{RFF}}$  input is simply tied to ground as well.

#### **Noninverting Gain Buffer Amplifier**

The LT1995 can be connected as a high input impedance noninverting gain buffer amplifier with an output function given by:

 $V_{OIII} = G \cdot V_{IN}$ 

As shown in Figure 2, the options for fixed gain G include: 1, 1.14, 1.2, 1.33, 1.4, 1.6, 2, 2.33, 2.66, 3, 4, 5, 6, 7 and 8, all achieved by pin strapping alone. With single supply applications, the grounded M input pins may be tied to a low impedance potential equal to the input signal bias to create a "virtual ground" for both the input and output signals. While there is no input attenuation from  $V_{IN}$  to the internal noninverting op amp port in these configurations, the P connections vary to minimize offset by providing balanced input resistances to the internal op amp.

#### **Noninverting Gain Amplifier Input Attenuation**

The LT1995 can also be connected as a noninverting gain amplifier having an input attenuation network to provide a wide range of additional noninverting gain options. In combination with the feedback configurations for gains of G shown in Figure 2 (connections to the M inputs), the P and REF inputs may be connected to form several resistor divider attenuation ratios A, so that a compound output function is given by:

#### $V_{\text{OUT}} = A \cdot G \cdot V_{\text{IN}}$

As shown in Figure 3, the options for fixed attenuation A include 0.875, 0.857, 0.833, 0.8, 0.75, 0.714, 0.667, 0.625 and 0.571, all achieved by pin strapping alone. With just the attenuation configurations of Figure 3 and the feedback configurations of Figure 2, seventy-three unique composite gains in the range of 1 to 8 are available (many options for gain below unity also exist). Figure 3 does not include the additional pin-strap configurations offering A values of 0.5, 0.429, 0.375, 0.333, 0.286, 0.25, 0.2, 0.167, 0.143 and 0.125, as these values tend to compromise the low noise performance of the part and don't generally contribute many more unique gain options. It should be noted that with these configurations some degree of imbalance will generally exist between the effective resistances  $R_P$  and  $R_M$  seen by the internal op amp input ports, noninverting and inverting, respectively. Depending on the specific combination of A and G, the following DC offset error due to op amp input bias current  $(I_B)$  should be anticipated: The  $I_B$  of the internal op amp is typically 0.6 $\mu$ A and is prepackage tested to a limit of 2µA. Additional output-referred offset =  $I_B \bullet (R_P - R_M) \bullet G$ . In some configurations, this could be as much as 1.7mV • G additional output offset. The  $I_{OS}$  of the internal op amp is typically 120nA and is prepackage tested to a limit of 350nA. The Electrical Characteristics table includes the effects of  $I_B$  and  $I_{OS}$ .





**Figure 1. Difference (and Inverting) Amplifier Configurations**









**Figure 2. Noninverting Buffer Amplifier Configurations (Hi-Z Input)**







\*CONFIGURE M INPUTS FOR DESIRED G PARAMETER; REFER TO FIGURE 2 FOR CONNECTIONS

**Figure 3. Noninverting Amplifier Input Attenuation Configurations (A > 0.5)**

#### **AC-Coupling Methods for Single Supply Operation**

The LT1995 can be used in many single-supply applications using AC-coupling without additional biasing circuitry.

AC-coupling the LT1995 in a difference amplifier configuration (as in Figure 1) is a simple matter of adding coupling capacitors to each input and the output as shown in the example of Figure 5. The input voltage  $V_{\text{BIAS}}$  applied to the REF pin establishes the quiescent voltage on the input and output pins. The  $\rm{V_{BIAS}}$  signal should have a low source impedance to avoid degrading the CMRR (0.5 $\Omega$  for 1dB CMRR change typically).



**Figure 4. Unique Noninverting Gain Configurations**



Using the LT1995 as an AC-coupled inverting gain stage, the REF pin and the relevant P inputs may all be driven from a  $V_{BIAS}$  source as depicted in the example of Figure 6, thus establishing the quiescent voltage on the input and output pins. The  $V_{BIAS}$  signal will only have to source the bias current  $(I_B)$  of the noninverting input of the internal op amp (0.6 $\mu$ A typically), so a high V<sub>BIAS</sub> source impedance (R<sub>S</sub>) will cause the quiescent level of the amplifier output to deviate from the intended  $V_{BIAS}$  level by  $I_B \cdot R_S$ .

In operation as a noninverting gain stage, the P and REF inputs may be configured as a "supply splitter," thereby providing a convenient mid-supply operating point. Figure 7 illustrates the three attenuation configurations that generate 50% mid-supply biasing levels with no external components aside from the desired coupling capacitors. As with the DC-coupled input attenuation ratios, A, a compound output function including the feedback gain parameter G is given by:

$$
V_{OUT} = A \cdot G \cdot V_{IN}
$$



**Figure 5. AC-Coupled Difference Amplifier General Configuation (G = 5 Example)**



**Figure 6. AC-Coupled Inverting Gain Amplifier General Configuration (G = 5 Example)**



INPUTS SHOWN GROUNDED IN FIGURE 2 SHOULD INSTEAD BE CAPACITIVELY COUPLED TO GROUND

**Figure 7. AC-Coupled Noninverting Amplifier Input Attenuation Configurations (Supply Splitting)**



If one of the A parameter configurations in Figure 3 is preferred, or the use of an external biasing source is desired, the P and REF input connections shown grounded in a Figure 3 circuit may be instead driven by a  $V_{BIAS}$ voltage to establish a quiescent operating point for the input and output pins. The  $V_{IN}$  connections of the Figure 3 circuit are then driven via a coupling capacitor. Any grounded M inputs for the desired G configuration (refer to Figure 2) must be individually or collectively AC-coupled to ground. Figure 8 illustrates a complete example circuit of an externally biased AC-coupled noninverting amplifier. The V<sub>BIAS</sub> source impedance should be low (a few ohms) to avoid degrading the inherent accuracy of the LT1995. 0.013% of additional Gain Error for each ohm of resistance on the REF pin is typical.



**Figure 8. AC-Coupled Noninverting Amplifier with External Bias Source (Example)**

#### **Resistor Considerations**

The resistors in the LT1995 are very well matched, low temperature coefficient thin film based elements. Although their absolute tolerance is fairly wide (typically  $\pm 5\%$  but  $\pm$ 25% worst case), the resistor matching is to within 0.2%

at room temperature, and to within 0.3% over temperature. The temperature coefficient of the resistors is typically –30ppm/°C. The resistors have been sized to accommodate 15V across each resistor, or in terms of power, 225mW in the 1k resistors, 113mW in the 2k resistors, and 56mW in the 4k resistors.

#### **Power Supply Considerations**

As with any high speed amplifier, the LT1995 printed circuit layout should utilize good power supply decoupling practices. Good decoupling will typically consist of one or more capacitors employing the shortest practical interconnection traces and direct vias to a ground plane. This practice minimizes inductance at the supply pins so the impedance is low at the operating frequencies of the part, thereby suppressing feedback or crosstalk artifacts that might otherwise lead to extended settling times, frequency response anomalies, or even oscillation. For high speed parts like the LT1995, 10nF ceramics are suitable close-in bypass capacitors, and if high currents are being delivered to a load, additional 4.7µF capacitors in parallel can help minimize induced power supply transients.

Because unused input pins are connected via resistors to the input of the op amp, excessive capacitances on these pins will degrade the rise time, slew rate, and step response of the output. Therefore, these pins should not be connected to large traces which would add capacitance when not in use.

Since the LT1995 has a wide operating supply voltage range, it is possible to place the part in situations of relatively high power dissipation that may cause excessive die temperatures to develop. Maximum junction temperature  $(T_{\rm J})$  is calculated from the ambient temperature  $(T_{\rm A})$ 



and power dissipation  $(P_D)$  as follows for a nominal PCB layout:

$$
T_J = T_A + (P_D \bullet \theta_{JA})
$$

For example, in order to maintain a maximum junction temperature of 150°C at 85°C ambient in an MS10 package, the power must be limited to 0.4W. It is important to note that when operating at  $\pm$ 15V supplies, the quiescent current alone will typically account for 0.24W, so careful thermal management may be required if high load currents and high supply voltages are involved. By additional copper area contact to the supply pins or effective thermal coupling to extended ground plane(s), the thermal impedance can be reduced to 130°C/W in the MS10 package. A substantial reduction in thermal impedance of the DD10 package down to about 50°C/W can be achieved by connecting the Exposed Pad on the bottom of the package to a large PC board metal area which is either opencircuited or connected to  $V_S^-$ .



**Figure 9. Optional Frequency Compensation Network for (1** ≤ **G** ≤ **2)**

#### **Frequency Compensation**

The LT1995 comfortably drives heavy resistive loads such as back-terminated cables and provides nicely damped responses for all gain configurations when doing so. Small capacitances are included in the on-chip resistor network to optimize bandwidth in the basic difference gain configurations of Figure 1. For the noninverting configurations of Figure 2, where the gain parameter G is 2 or less, significant overshoot can occur when driving light loads. For these low gain cases, providing an RC output network as shown in Figure 9 to create an artificial load at high frequency will assure good damping behavior.



**Figure 10. Step Response of Circuit in Figure 9**



#### **U PACKAGE DESCRIPTIO**





2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE



1995fb

19