



## Adjustable 3A Single Resistor Low Dropout Regulator

## **FEATURES**

- Outputs May be Paralleled for Higher Current and Heat Spreading
- Output Current: 3A
- Single Resistor Programs Output Voltage
- 50µA Set Pin Current: 1% Initial Accuracy
- Output Adjustable to 0V
- Low Output Noise: 40µV<sub>RMS</sub> (10Hz to 100kHz)
- Wide Input Voltage Range: 1.2V to 23V (DD-Pak and TO-220 Packages)
- Low Dropout Voltage: 310mV
- <1mV Load Regulation</p>
- <0.001%/V Line Regulation</p>
- Minimum Load Current: 1mA
- Stable with Minimum 10µF Ceramic Capacitor
- Current Limit with Foldback and Overtemperature Protection
- Available in 16-Lead TSSOP, 12-Lead 4mm × 4mm DFN, 5-Lead TO-220 and 5-Lead Surface Mount DD-PAK Packages

## **APPLICATIONS**

- High Current All Surface Mount Supply
- High Efficiency Linear Regulator
- Post Regulator for Switching Supplies
- Low Parts Count Variable Voltage Supply
- Low Output Voltage Power Supplies

## DESCRIPTION

The LT®3083 is a 3A low dropout linear regulator that can be paralleled to increase output current or spread heat on surface mounted boards. Architected as a precision current source and voltage follower, this new regulator finds use in many applications requiring high current, adjustability to zero, and no heat sink. The device also brings out the collector of the pass transistor to allow low dropout operation—down to 310mV—when used with multiple supplies.

A key feature of the LT3083 is the capability to supply a wide output voltage range. By using a reference current through a single resistor, the output voltage is programmed to any level between zero and 23V (DD-PAK and TO-220 packages). The LT3083 is stable with  $10\mu F$  of capacitance on the output, and the IC is stable with small ceramic capacitors that do not require additional ESR as is common with other regulators.

Internal protection circuitry includes current limiting and thermal limiting. The LT3083 is offered in the 16-lead TSSOP (with an exposed pad for better thermal characteristics), 12-lead 4mm  $\times$  4mm DFN (also with an exposed pad), 5-lead TO-220, and 5-lead surface mount DD-PAK packages.

All registered trademarks and trademarks are the property of their respective owners.

## TYPICAL APPLICATION

1.5V to 0.9V at 3A Supply (Using 3.3V V<sub>CONTROL</sub>)



#### **Set Pin Current Distribution**



3083 TA01b

## **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1) All Voltages Relative to Vout

| CONTROL Pin Voltage               | ±28V       |
|-----------------------------------|------------|
| IN Pin Voltage (T5, Q Packages)   | 18V, -0.3V |
| No Overload or Short-Circuit      | 23V, -0.3V |
| IN Pin Voltage (DF, FE Packages)  | 8V, -0.3V  |
| No Overload or Short-Circuit      | 14V, -0.3V |
| SET Pin Current (Note 7)          | ±25mA      |
| SET Pin Voltage (Relative to OUT) | ±10V       |

| Output Short-Circuit Duration        | Indefinite       |
|--------------------------------------|------------------|
| Operating Junction Temperature Ran   | ge (Notes 2, 10) |
| E-, I-grades                         | –40°C to 125°C   |
| MP-grade                             | –55°C to 125°C   |
| Storage Temperature Range            | –65°C to 150°C   |
| Lead Temperature (Soldering, 10 sec) | )                |
| T, Q, FE Packages Only               | 300°C            |

## PIN CONFIGURATION



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL   | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|------------------|-----------------|---------------|---------------------------------|-------------------|
| LT3083EDF#PBF    | LT3083EDF#TRPBF | 3083          | 12-Lead (4mm × 4mm) Plastic DFN | -40°C to 125°C    |
| LT3083EFE#PBF    | LT3083EFE#TRPBF | 3083FE        | 16-Lead Plastic TSSOP           | -40°C to 125°C    |
| LT3083EQ#PBF     | LT3083EQ#TRPBF  | LT3083Q       | 5-Lead Plastic DD-PAK           | -40°C to 125°C    |
| LT3083ET#PBF     | N/A             | LT3083T       | 5-Lead Plastic TO-220           | -40°C to 125°C    |
| LT3083IDF#PBF    | LT3083IDF#TRPBF | 3083          | 12-Lead (4mm × 4mm) Plastic DFN | -40°C to 125°C    |
| LT3083IFE#PBF    | LT3083IFE#TRPBF | 3083FE        | 16-Lead Plastic TSSOP           | -40°C to 125°C    |

## ORDER INFORMATION

| LEAD FREE FINISH  | TAPE AND REEL    | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|-------------------|------------------|---------------|---------------------------------|-------------------|
| LT3083IQ#PBF      | LT3083IQ#TRPBF   | LT3083Q       | 5-Lead Plastic DD-PAK           | -40°C to 125°C    |
| LT3083IT#PBF      | N/A              | LT3083T       | 5-Lead Plastic TO-220           | -40°C to 125°C    |
| LT3083MPDF#PBF    | LT3083MPDF#TRPBF | 3083          | 12-Lead (4mm × 4mm) Plastic DFN | −55°C to 125°C    |
| LT3083MPFE#PBF    | LT3083MPFE#TRPBF | 3083FE        | 16-Lead Plastic TSSOP           | −55°C to 125°C    |
| LT3083MPQ#PBF     | LT3083MPQ#TRPBF  | LT3083Q       | 5-Lead Plastic DD-PAK           | −55°C to 125°C    |
| LT3083MPT#PBF     | N/A              | LT3083T       | 5-Lead Plastic TO-220           | −55°C to 125°C    |
| LEAD BASED FINISH | TAPE AND REEL    | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
| LT3083EDF         | LT3083EDF#TR     | 3083          | 12-Lead (4mm × 4mm) Plastic DFN | -40°C to 125°C    |
| LT3083EFE         | LT3083EFE#TR     | 3083FE        | 16-Lead Plastic TSSOP           | -40°C to 125°C    |
| LT3083EQ          | LT3083EQ#TR      | LT3083Q       | 5-Lead Plastic DD-PAK           | -40°C to 125°C    |
| LT3083ET          | N/A              | LT3083T       | 5-Lead Plastic TO-220           | -40°C to 125°C    |
| LT3083IDF         | LT3083IDF#TR     | 3083          | 12-Lead (4mm × 4mm) Plastic DFN | -40°C to 125°C    |
| LT3083IFE         | LT3083IFE#TR     | 3083FE        | 16-Lead Plastic TSSOP           | -40°C to 125°C    |
| LT3083IQ          | LT3083IQ#TR      | LT3083Q       | 5-Lead Plastic DD-PAK           | -40°C to 125°C    |
| LT3083IT          | N/A              | LT3083T       | 5-Lead Plastic TO-220           | -40°C to 125°C    |
| LT3083MPDF        | LT3083MPDF#TR    | 3083          | 12-Lead (4mm × 4mm) Plastic DFN | −55°C to 125°C    |
| LT3083MPFE        | LT3083MPFE#TR    | 3083FE        | 16-Lead Plastic TSSOP           | −55°C to 125°C    |
| LT3083MPQ         | LT3083MPQ#TR     | LT3083Q       | 5-Lead Plastic DD-PAK           | −55°C to 125°C    |
| LT3083MPT         | N/A              | LT3083T       | 5-Lead Plastic TO-220           | −55°C to 125°C    |

Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2).

| PARAMETER                                                                                                                                |                                       | CONDITIONS                                                                                                                                                      |   | MIN        | TYP          | MAX        | UNITS        |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|--------------|------------|--------------|
| SET Pin Current                                                                                                                          | I <sub>SET</sub>                      | $V_{IN}$ = 1V, $V_{CONTROL}$ = 2V, $I_{LOAD}$ = 1mA, $T_J$ = 25°C $V_{IN} \ge 1V$ , $V_{CONTROL} \ge 2V$ , $5mA \le I_{LOAD} \le 3A$ (Note 9)                   | • | 49.5<br>49 | 50<br>50     | 50.5<br>51 | μΑ<br>μΑ     |
| Output Offset Voltage (V <sub>OUT</sub> – V <sub>SET</sub> )<br>V <sub>IN</sub> = 1V, V <sub>CONTROL</sub> = 2V, I <sub>LOAD</sub> = 1mA | V <sub>OS</sub>                       | DF, FE Packages                                                                                                                                                 | • | -3<br>-4   | 0            | 3<br>4     | mV<br>mV     |
|                                                                                                                                          |                                       | T, Q Packages                                                                                                                                                   | • | -4<br>-6   | 0            | 4<br>6     | mV<br>mV     |
| Load Regulation (DF, FE Packages)                                                                                                        | ΔI <sub>SET</sub><br>ΔV <sub>OS</sub> | $\Delta I_{LOAD}$ = 1mA to 3A<br>$\Delta I_{LOAD}$ = 5mA to 3A (Note 8)                                                                                         | • |            | -10<br>-0.4  | -1         | nA<br>mV     |
| Load Regulation (T, Q Packages)                                                                                                          | $\Delta I_{SET} \ \Delta V_{OS}$      | $\Delta I_{LOAD}$ = 1mA to 3A<br>$\Delta I_{LOAD}$ = 5mA to 3A (Note 8)                                                                                         | • |            | -10<br>-0.7  | -4         | nA<br>mV     |
| Line Regulation (DF, FE Packages)                                                                                                        | $\Delta I_{SET}$ $\Delta V_{OS}$      | $\Delta V_{IN}$ = 1V to 14V, $\Delta V_{CONTROL}$ = 2V to 25V, $I_{LOAD}$ = 1mA $\Delta V_{IN}$ = 1V to 14V, $\Delta V_{CONTROL}$ = 2V to 25V, $I_{LOAD}$ = 1mA |   |            | 0.1<br>0.002 | 0.01       | nA/V<br>mV/V |
| Line Regulation (T, Q Packages)                                                                                                          | Δl <sub>SET</sub><br>ΔV <sub>OS</sub> | $\Delta V_{IN}$ = 1V to 23V, $\Delta V_{CONTROL}$ = 2V to 25V, $I_{LOAD}$ = 1mA $\Delta V_{IN}$ = 1V to 23V, $\Delta V_{CONTROL}$ = 2V to 25V, $I_{LOAD}$ = 1mA |   |            | 0.1<br>0.002 | 0.01       | nA/V<br>mV/V |
| Minimum Load Current (Notes 3, 9)                                                                                                        |                                       | $V_{IN} = 1V$ , $V_{CONTROL} = 2V$<br>$V_{IN} = 14V$ (DF/FE) or 23V (T/Q), $V_{CONTROL} = 25V$                                                                  | • |            | 350          | 500<br>1   | μA<br>mA     |

## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}$ C (Note 2).

| PARAMETER                                                                                              | CONDITIONS                                                                                       |   | MIN | TYP                 | MAX            | UNITS             |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---|-----|---------------------|----------------|-------------------|
| V <sub>CONTROL</sub> Dropout Voltage (Note 4)                                                          | I <sub>LOAD</sub> = 100mA<br>I <sub>LOAD</sub> = 1A<br>I <sub>LOAD</sub> = 3A                    | • |     | 1.2<br>1.22<br>1.25 | 1.55<br>1.6    | V<br>V<br>V       |
| V <sub>IN</sub> Dropout Voltage (Note 4)                                                               | I <sub>LOAD</sub> = 100mA                                                                        | • |     | 10                  | 25             | mV                |
|                                                                                                        | I <sub>LOAD</sub> = 1A, Q, T Packages<br>I <sub>LOAD</sub> = 1A, DF, FE Packages                 | • |     | 120<br>90           | 190<br>160     | mV<br>mV          |
|                                                                                                        | I <sub>LOAD</sub> = 3A, Q, T Packages<br>I <sub>LOAD</sub> = 3A, DF, FE Packages                 | • |     | 310<br>240          | 510<br>420     | mV<br>mV          |
| V <sub>CONTROL</sub> Pin Current (Note 5)                                                              | I <sub>LOAD</sub> = 100mA<br>  I <sub>LOAD</sub> = 1A<br>  I <sub>LOAD</sub> = 3A                | • |     | 5.5<br>18<br>40     | 10<br>35<br>80 | mA<br>mA<br>mA    |
| Current Limit                                                                                          | $V_{IN} = 5V$ , $V_{CONTROL} = 5V$ , $V_{SET} = 0V$ , $V_{OUT} = -0.1V$                          | • | 3   | 3.7                 |                | А                 |
| Error Amplifier RMS Output Noise (Note 6)                                                              | $I_{LOAD}$ = 500mA, 10Hz $\leq$ f $\leq$ 100kHz, $C_{OUT}$ = 10 $\mu F,$ $C_{SET}$ = 0.1 $\mu F$ |   |     | 40                  |                | μV <sub>RMS</sub> |
| Reference Current RMS Output Noise (Note 6)                                                            | 10Hz ≤ f ≤ 100kHz                                                                                |   |     | 1                   |                | nA <sub>RMS</sub> |
| Ripple Rejection $V_{RIPPLE} = 0.5V_{P.P}$ , $I_L = 0.1A$ , $C_{SET} = 0.1\mu F$ , $C_{OUT} = 10\mu F$ | f = 120Hz<br>f = 10kHz<br>f = 1MHz                                                               |   |     | 85<br>75<br>20      |                | dB<br>dB<br>dB    |
| Thermal Regulation, I <sub>SET</sub>                                                                   | 10ms Pulse                                                                                       |   |     | 0.003               |                | %/W               |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Unless otherwise specified, all voltages are with respect to  $V_{OUT}$ . The LT3083 is tested and specified under pulse load conditions such that  $T_J \cong T_A$ . The LT3083E is 100% tested at  $T_A = 25^{\circ}\text{C}$  and performance is guaranteed from 0°C to 125°C. Performance of the LT3083E over the full –40°C to 125°C operating junction temperature range is assured by design, characterization, and correlation with statistical process controls. The LT3083I regulators are guaranteed over the full –40°C to 125°C operating junction temperature range. The LT3083MP is 100% tested and guaranteed over the –55°C to 125°C operating junction temperature range.

**Note 3:** Minimum load current is equivalent to the quiescent current of the part. Since all quiescent and drive current is delivered to the output of the part, the minimum load current is the minimum current required to maintain regulation.

**Note 4:** For the LT3083, dropout is caused by either minimum control voltage ( $V_{CONTROL}$ ) or minimum input voltage ( $V_{IN}$ ). Both parameters are specified with respect to the output voltage. The specifications represent the minimum input-to-output differential voltage required to maintain regulation.

**Note 5:** The  $V_{CONTROL}$  pin current is the drive current required for the output transistor. This current will track output current with roughly a 1:60 ratio. The minimum value is equal to the quiescent current of the device.

**Note 6:** Output noise is lowered by adding a small capacitor across the voltage setting resistor. Adding this capacitor bypasses the voltage setting resistor shot noise and reference current noise; output noise is then equal to error amplifier noise (see the Applications Information section).

**Note 7:** The SET pin is clamped to the output with diodes through 1k resistors. These resistors and diodes will only carry current under transient overloads.

Note 8: Load regulation is Kelvin sensed at the package.

**Note 9:** Current limit includes foldback protection circuitry. Current limit decreases at higher input-to-output differential voltages.

**Note 10:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed the maximum operating junction temperature when overtemperature protection is active. Overtemperature protection (thermal limit) is typically active at junction temperatures of 165°C. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.



















Rev. E

## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.















## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted.

















## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.







#### Ripple Rejection (120Hz) 80 79 78 RIPPLE REJECTOIN (dB) 77 76 75 74 73 $V_{IN} = V_{CONTROL} = V_{OUT(NOMINAL)} + 2V$ RIPPLE = $500mV_{P-P}$ , f = 120Hz72 $I_{LOAD} = 0.5A$ 71 $C_{SET} = 0.1 \mu F$ , $C_{OUT} = 10 \mu F$ 70 -25 50 75 100 125 150 TEMPERATURE (°C) 3083 G28







## PIN FUNCTIONS (DF/FE/Q/T Packages)

**OUT (Pins 1-5,13/Pins 1-6,8,9,16,17/Pin 3, Tab/Pin 3, Tab):** Output. The exposed pad of the DF package (Pin 13) and the FE package (Pin 17) and the Tab of the DD-PAK and TO-220 packages is an electrical connection to OUT. Connect the exposed pad of the DF and FE packages and the Tab of the DD-PAK package directly to OUT on the PCB and the respective OUT pins for each package. There must be a minimum load current of 1mA or the output may not regulate.

**SET (Pin 6/Pin 7/Pin 2/Pin 2):** Set Point. This pin is the non-inverting input to the error amplifier and the regulation set point. A fixed current of  $50\mu A$  flows out of this pin through a single external resistor, which programs the output voltage of the device. Output voltage range is zero to the  $V_{IN(MAX)}-V_{DROPOUT}$ . Transient performance can be improved by adding a small capacitor from the SET pin to ground.

**V<sub>CONTROL</sub>** (Pins 7,8/Pins 10,11/Pin 4/Pin 4): Bias Supply. This is the supply pin for the control circuitry of

the device. Minimum input capacitance is  $2.2\mu\text{F}$  (see Input Capacitance and Stability in the Applications Information section). The current flow into this pin is about 1.7% of the output current. For the device to regulate, this voltage must be more than 1.2V to 1.4V greater than the output voltage (see dropout specifications in the Electrical Characteristics section).

IN (Pins 9-12/Pins 12-15/Pin 5/Pin 5): Power Input. This is the collector to the power device of the LT3083. The output load current is supplied through this pin. Minimum IN capacitance is  $10\mu\text{F}$  (see Input Capacitance and Stability in Applications Information section). For the device to regulate, the voltage at this pin must be more than 0.1V to 0.5V greater than the output voltage (see dropout specifications in the Electrical Characteristics section).

**NC (NA/NA/Pin 1/Pin 1):** No Connection. No Connect pins have no connection to internal circuitry and may be tied to  $V_{IN}$ ,  $V_{CONTROL}$ ,  $V_{OLIT}$ , GND, or floated.

## **BLOCK DIAGRAM**



The LT3083 regulator is easy to use and has all the protection features expected in high performance regulators. Included are short-circuit protection and safe operating area protection, as well as thermal shutdown with hysteresis.

The LT3083 fits well in applications needing multiple rails. This new architecture adjusts down to zero with a single resistor, handling modern low voltage digital IC's as well as allowing easy parallel operation and thermal management without heat sinks. Adjusting to zero output allows shutting off the powered circuitry. When the input is preregulated, such as with a 5V or 3.3V input supply, external resistors can help spread the heat.

A precision "0" TC  $50\mu A$  reference current source connects to the noninverting input of a power operational amplifier. The power operational amplifier provides a low impedance buffered output to the voltage on the noninverting input. A single resistor from the noninverting input to ground sets the output voltage. If this resistor is set to  $0\Omega$ , zero output voltage results. Therefore, any output voltage can be obtained between zero and the maximum defined by the input power supply.

The benefit of using a true internal current source as the reference, as opposed to a bootstrapped reference in older regulators, is not so obvious in this architecture. A true reference current source allows the regulator to have gain and frequency response independent of the impedance on the positive input. On older adjustable regulators, such as the LT1086, loop gain changes with output voltage and bandwidth changes if the adjustment pin is bypassed to ground. For the LT3083, the loop gain is unchanged with output voltage changes or bypassing. Output regulation is not a fixed percentage of output voltage, but is a fixed fraction of millivolts. Use of a true current source allows all of the gain in the buffer amplifier to provide regulation, and none of that gain is needed to amplify up the reference to a higher output voltage.

The LT3083 has the collector of the output transistor connected to a separate pin from the control input. Since the dropout on the collector (IN pin) is typically only 310mV, two supplies can be used to power the LT3083 to reduce dissipation: a higher voltage supply for the control circuitry and a lower voltage supply for the collector. This increases efficiency and reduces dissipation. To further spread the heat, a resistor inserted in series with the collector moves some of the heat out of the IC to spread it on the PC board (see the section *Reducing Power Dissipation*).

The LT3083 can be operated in two modes. Three terminal mode has the  $V_{CONTROL}$  pin connected to the IN pin and gives a limitation of 1.25V dropout. Alternatively, the  $V_{CONTROL}$  pin is separately tied to a higher voltage and the IN pin to a lower voltage giving 310mV dropout on the IN pin, minimizing total power dissipation. This allows for a 3A supply regulating from 2.5V\_{IN} to 1.8V\_{OUT} or 1.8V\_{IN} to 1.2V\_{OUT} with low power dissipation.

#### **Programming Output Voltage**

The LT3083 sources a  $50\mu A$  reference current that flows out of the SET pin. Connecting a resistor from SET to ground generates a voltage that becomes the reference point for the error amplifier (see Figure 1). The reference voltage equals  $50\mu A$  multiplied by the value of the SET pin resistor. Any voltage can be generated and there is no minimum output voltage for the regulator.



Figure 1. Basic Adjustable Regulator

Table 1 lists many common output voltages and the closest standard 1% resistor values used to generate that output voltage.

Regulation of the output voltage requires a minimum load current of 1mA. For a true zero voltage output operation, return this 1mA load current to a negative supply voltage.

Table 1. 1% Resistors for Common Output Voltages

| V <sub>OUT</sub> (V) | R <sub>SET</sub> (k) |
|----------------------|----------------------|
| 1                    | 20                   |
| 1.2                  | 24.3                 |
| 1.5                  | 30.1                 |
| 1.8                  | 35.7                 |
| 2.5                  | 49.9                 |
| 3.3                  | 66.5                 |
| 5                    | 100                  |

With the lower level current used to generate the reference voltage, leakage paths to or from the SET pin can create errors in the reference and output voltages. High quality insulation should be used (e.g., Teflon, Kel-F); cleaning of all insulating surfaces to remove fluxes and other residues will probably be required. Surface coating may be necessary to provide a moisture barrier in high humidity environments.

Minimize board leakage by encircling the SET pin and circuitry with a guard ring operated at a potential close to itself. Tie the guard ring to the OUT pin. Guard rings on both sides of the circuit board are required. Bulk leakage reduction depends on the guard ring width. 50nA of leakage into or out of the SET pin and its associated circuitry creates a 0.1% reference voltage error. Leakages of this magnitude, coupled with other sources of leakage, can cause significant offset voltage and reference drift, especially over the possible operating temperature range. Figure 2 depicts an example of a guard ring layout.

If guard ring techniques are used, this bootstraps any stray capacitance at the SET pin. Since the SET pin is a high impedance node, unwanted signals may couple into the SET pin and cause erratic behavior. This will be most noticeable when operating with minimum output capacitors at full load current. The easiest way



Figure 2. Guard Ring Layout Example for DF Package

to remedy this is to bypass the SET pin with a small amount of capacitance from SET to ground, 10pF to 20pF is sufficient.

## **Stability and Input Capacitance**

Typical minimum input capacitance is  $10\mu F$  for IN and  $2.2\mu F$  for  $V_{CONTROL}$ . These amounts of capacitance work well using low ESR ceramic capacitors when placed close to the LT3083 and the circuit is located in close proximity to the power source. Higher values of input capacitance may be necessary to maintain stability depending on the application.

Oscillating regulator circuits are often viewed as a problem of phase margin and inadequate stability with the output capacitor used. More and more frequently, the problem is not the regulator operating without sufficient output capacitance, but instead with too little input capacitance. The entire circuit must be analyzed and debugged as a whole; conditions relating to the input of the regulator cannot be ignored.

The LT3083 input presents a high impedance to its power source: the output voltage and load current are independent of input voltage variations. To maintain stability of the regulator circuit as a whole, the LT3083 must be powered from a low impedance supply. When using short supply lines or powering directly from a large switching supply, there is no issue—hundreds or thousands of microfarads of capacitance are available through a low impedance.

When longer supply lines, filters, current sense resistors, or other impedances exist between the supply and the input to the LT3083, input bypassing should be reviewed if stability concerns are seen. Just as output capacitance supplies the instantaneous changes in load current for output transients until the regulator is able to respond, input capacitance supplies local power to the regulator until the main supply responds. When impedance separates the LT3083 from its main supply, the local input can droop so that the output follows. The entire circuit may break into oscillations, usually characterized by larger amplitude oscillations on the input and coupling to the output.

Low ESR, ceramic input bypass capacitors are acceptable for applications without long input leads. However, applications connecting a power supply to an LT3083 circuit's IN and GND pins with long input wires combined with low ESR, ceramic input capacitors are prone to voltage spikes, reliability concerns and application-specific board oscillations. The input wire inductance found in many battery powered applications, combined with the low ESR ceramic input capacitor, forms a high-Q LC resonant tank circuit. In some instances this resonant frequency beats against the output current dependent LDO bandwidth and interferes with proper operation. Simple circuit modifications/solutions are then required. This behavior is not indicative of LT3083 instability, but is a common ceramic input bypass capacitor application issue.

The self-inductance, or isolated inductance, of a wire is directly proportional to its length. Wire diameter is not a major factor on its self-inductance. For example, the self-inductance of a 2-AWG isolated wire (diameter = 0.26") is about half the self-inductance of a 30-AWG wire (diameter = 0.01"). One foot of 30-AWG wire has about 465nH of self-inductance.

One of two ways reduces a wire's self-inductance. One method divides the current flowing towards the LT3083 between two parallel conductors. In this case, the farther apart the wires are from each other, the more the self-inductance is reduced; up to a 50% reduction when placed a few inches apart. Splitting the wires basically connects two equal inductors in parallel, but placing them in close proximity gives the wires mutual inductance adding to the self-inductance. The second and most effective way

to reduce overall inductance is to place both forward and return current conductors (the input and GND wires) in very close proximity. Two 30-AWG wires separated by only 0.02", used as forward- and return- current conductors, reduce the overall self-inductance to approximately one-fifth that of a single isolated wire.

If wiring modifications are not permissible for the applications, including series resistance between the power supply and the input of the LT3083 also stabilizes the application. As little as  $0.1\Omega$  to  $0.5\Omega$ , often less, is effective in damping the LC resonance. If the added impedance between the power supply and the input is unacceptable, adding ESR to the input capacitor also provides the necessary damping of the LC resonance. However, the required ESR is generally higher than the series impedance required.

## **Stability and Output Capacitance**

The LT3083 requires an output capacitor for stability. It is designed to be stable with most low ESR capacitors (typically ceramic, tantalum or low ESR electrolytic). A minimum output capacitor of  $10\mu\text{F}$  with an ESR of  $0.5\Omega$  or less is recommended to prevent oscillations. Larger values of output capacitance decrease peak deviations and provide improved transient response for larger load current changes. Bypass capacitors, used to decouple individual components powered by the LT3083, increase the effective output capacitor value. For improvement in transient performance, place a capacitor across the voltage setting resistor. Capacitors up to  $1\mu\text{F}$  can be used. This bypass capacitor reduces system noise as well, but start-up time is proportional to the time constant of the voltage setting resistor ( $R_{\text{SET}}$  in Figure 1) and SET pin bypass capacitor.

Give extra consideration to the use of ceramic capacitors. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior across temperature and applied voltage. The most common dielectrics used are specified with EIA temperature characteristic codes of Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics are good for providing high capacitances in a small package, but they tend to have strong voltage and temperature coefficients as shown in Figure 3 and Figure 4. When used with a 5V regulator, a 16V 10µF Y5V



Figure 3. Ceramic Capacitor DC Bias Characteristics



**Figure 4. Ceramic Capacitor Temperature Characteristics** 



Figure 5. Parallel Devices

capacitor can exhibit an effective value as low as 1µF to 2µF for the DC bias voltage applied and over the operating temperature range. The X5R and X7R dielectrics result in more stable characteristics and are more suitable for use as the output capacitor. The X7R type has better stability across temperature, while the X5R is less expensive and is available in higher values. Care still must be exercised when using X5R and X7R capacitors. The X5R and X7R codes only specify operating temperature range and maximum capacitance change over temperature. Capacitance change due to DC bias with X5R and X7R capacitors is better than Y5V and Z5U capacitors, but can still be significant enough to drop capacitor values below appropriate levels. Capacitor DC bias characteristics tend to improve as component case size increases, but expected capacitance at operating voltage should be verified.

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress. In a ceramic capacitor, the stress can be induced by vibrations in the system or thermal transients.

#### **Paralleling Devices**

Higher output current is obtained by paralleling multiple LT3083s together. Tie the individual SET pins together and tie the individual IN pins together. Connect the outputs in common using small pieces of PC trace as ballast resistors to promote equal current sharing. PC trace resistance in  $m\Omega$ /inch is shown in Table 2. Ballasting requires only a tiny area on the PCB.

Table 2. PC Board Trace Resistance

| WEIGHT (oz) | 10mil WIDTH | 20mil WIDTH |
|-------------|-------------|-------------|
| 1           | 54.3        | 27.1        |
| 2           | 27.1        | 13.6        |

Trace resistance is measured in  $m\Omega/in$ 

The worst-case room temperature offset, only ±4mV (DD-PAK, T Packages) between the SET pin and the OUT pin, allows the use of very small ballast resistors.

As shown in Figure 5, each LT3083 has a small  $10m\Omega$  ballast resistor, which at full output current gives better than 80% equalized sharing of the current. The external

Rev. E

resistance of  $10m\Omega$  ( $5m\Omega$  for the two devices in parallel) only adds about 30mV of output regulation drop at an output of 6A. With an output voltage of 3.3V, this only adds 1% to the regulation. Of course, paralleling more than two LT3083s yields even higher output current. Spreading the devices on the PC board also spreads the heat. Series input resistors can further spread the heat if the input-to-output difference is high.

#### **Quieting the Noise**

The LT3083 offers numerous noise performance advantages. Every linear regulator has its sources of noise. In general, a linear regulator's critical noise source is the reference. In addition, consider the error amplifier's noise contribution along with the resistor divider's noise gain.

Many traditional low noise regulators bond out the voltage reference to an external pin (usually through a large value resistor) to allow for bypassing and noise reduction. The LT3083 does not use a traditional voltage reference like other linear regulators. Instead, it uses a 50µA reference current. The 50µA current source generates noise current levels of 3.16pA/ $\sqrt{\text{Hz}}$  (1nA<sub>RMS</sub>) over the 10Hz to 100kHz bandwidth). The equivalent voltage noise equals the RMS noise current multiplied by the resistor value.

The SET pin resistor generates spot noise equal to  $\sqrt{4kTR}$  (k = Boltzmann's constant, 1.38 •  $10^{-23}$ J/°K, and T is absolute temperature) which is RMS summed with the voltage noise. If the application requires lower noise performance, bypass the voltage setting resistor with a capacitor to GND. Note that this noise-reduction capacitor increases start-up time as a factor of the RC time constant.

The LT3083 uses a unity-gain follower from the SET pin to the OUT pin. Therefore, multiple possibilities exist (besides a SET pin resistor) to set output voltage. For example, using a high accuracy voltage reference from SET to GND removes the errors in output voltage due to reference current tolerance and resistor tolerance. Active driving of the SET pin is acceptable.

The typical noise scenario for a linear regulator is that the output voltage setting resistor divider gains up the noise reference, especially if  $V_{OUT}$  is much greater than  $V_{REF}$ .

The LT3083's noise advantage is that the unity gain follower presents no noise gain whatsoever from the SET pin to the output. Thus, noise figures do not increase accordingly. Error amplifier noise is typically 126.5nV/ $\sqrt{\text{Hz}}$  (40µV<sub>RMS</sub>) over the 10Hz to 100kHz bandwidth). The error amplifier's noise is RMS summed with the other noise terms to give a final noise figure for the regulator.

Curves in the Typical Performance Characteristics section show noise spectral density and peak-to-peak noise characteristics for both the reference current and error amplifier over the 10Hz to 100kHz bandwidth.

#### **Load Regulation**

The LT3083 is a floating device. No ground pin exists on the packages. Thus, the IC delivers all quiescent current and drive current to the load. Therefore, it is not possible to provide true remote load sensing. The connection resistance between the regulator and the load determines load regulation performance. The data sheet's load regulation specification is Kelvin sensed at the package's pins. Negative-side sensing is a true Kelvin connection by returning the bottom of the voltage setting resistor to the negative side of the load (see Figure 6).

Connected as shown, system load regulation is the sum of the LT3083's load regulation and the parasitic line resistance multiplied by the output current. To minimize load regulation, keep the positive connection between the regulator and load as short as possible. If possible, use large diameter wire or wide PC board traces.



Figure 6. Connections for Best Load Regulation

#### **Thermal Considerations**

The LT3083's internal power and thermal limiting circuitry protects itself under overload conditions. For continuous normal load conditions, do not exceed the 125°C maximum junction temperature. Carefully consider all sources of thermal resistance from junction-to-ambient. This includes (but is not limited to) junction-to-case, case-to-heat sink interface, heat sink resistance or circuit board-to-ambient as the application dictates. Consider all additional, adjacent heat generating sources in proximity on the PCB.

Surface mount packages provide the necessary heat sinking by using the heat spreading capabilities of the PC board, copper traces, and planes. Surface mount heat sinks, plated through-holes and solder-filled vias can also spread the heat generated by power devices.

Junction-to-case thermal resistance is specified from the IC junction to the bottom of the case directly, or the bottom of the pin most directly in the heat path. This is the lowest thermal resistance path for heat flow. Only proper device mounting ensures the best possible thermal flow from this area of the packages to the heat sinking material.

# Note that the exposed pad of the DFN and TSSOP packages and the tab of the DD-PAK and TO-220 packages are electrically connected to the output ( $V_{OUT}$ ).

Table 3 through Table 5 list thermal resistance as a function of copper areas on a fixed board size. All measurements were taken in still air on a 4-layer FR-4 board with 1oz solid internal planes and 2oz external trace planes with a total finished board thickness of 1.6mm. Layers are not connected electrically or thermally.

Table 3. DF Package, 12-Lead DFN

| COPPE               | R AREA              |                     | THERMAL RESISTANCE    |
|---------------------|---------------------|---------------------|-----------------------|
| TOPSIDE*            | BACKSIDE            | BOARD AREA          | (JUNCTION-TO-AMBIENT) |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 18°C/W                |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 22°C/W                |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 29°C/W                |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 35°C/W                |

<sup>\*</sup>Device is mounted on topside.

Table 4. FE Package, 16-Lead TSSOP

| COPPE               | R AREA              |                     | THERMAL RESISTANCE    |
|---------------------|---------------------|---------------------|-----------------------|
| TOPSIDE*            | BACKSIDE            | BOARD AREA          | (JUNCTION-TO-AMBIENT) |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 16°C/W                |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 20°C/W                |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 26°C/W                |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 32°C/W                |

<sup>\*</sup>Device is mounted on topside.

Table 5. Q Package, 5-Lead DD-PAK

| COPPE               | R AREA              |                     | THERMAL RESISTANCE    |
|---------------------|---------------------|---------------------|-----------------------|
| TOPSIDE*            | BACKSIDE            | BOARD AREA          | (JUNCTION-TO-AMBIENT) |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 13°C/W                |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 14°C/W                |
| 125mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 16°C/W                |

<sup>\*</sup>Device is mounted on topside.

#### T Package, 5-Lead TO-220

Thermal Resistance (Junction-to-Case) = 3°C/W

For further information on thermal resistance and using thermal information, refer to JEDEC standard JESD51, notably JESD51-12.

PCB layers, copper weight, board layout and thermal vias affect the resultant thermal resistance. Table 3 through Table 5 provide thermal resistance numbers for best-case 4-layer boards with 1oz internal and 2oz external copper. Modern, multilayer PCBs may not be able to achieve quite the same level performance as found in these tables.

#### **Calculating Junction Temperature**

Example: Given an output voltage of 0.9V, a  $V_{CONTROL}$  voltage of 3.3V  $\pm 10\%$ , an IN voltage of 1.5V  $\pm 5\%$ , output current range from 10mA to 3A and a maximum ambient temperature of 50°C, what will the maximum junction temperature be for the DD-PAK on a 2500mm<sup>2</sup> board with topside copper of 1000mm<sup>2</sup>?

The power in the drive circuit equals:

$$P_{DRIVE} = (V_{CONTROL} - V_{OUT})(I_{CONTROL})$$

where  $I_{CONTROL}$  is equal to  $I_{OUT}/60$ .  $I_{CONTROL}$  is a function of output current. A curve of  $I_{CONTROL}$  vs  $I_{OUT}$  can be found in the Typical Performance Characteristics curves.

The total power equals:

$$P_{TOTAL} = P_{DRIVE} + P_{OUTPUT}$$

The current delivered to the SET pin is negligible and can be ignored.

$$V_{CONTROL(MAX\_CONTINUOUS)} = 3.630V (3.3V + 10\%)$$

$$V_{IN(MAX\_CONTINUOUS)} = 1.575V (1.5V + 5\%)$$

$$V_{OUT} = 0.9V$$
,  $I_{OUT} = 3A$ ,  $T_A = 50$ °C

Power dissipation under these conditions is equal to:

$$P_{DRIVE} = (V_{CONTROL} - V_{OUT})(I_{CONTROL})$$

$$I_{CONTROL} = \frac{I_{OUT}}{60} = \frac{3A}{60} = 50 \text{mA}$$

$$P_{DRIVF} = (3.630V - 0.9V)(50mA) = 137mW$$

$$P_{OUTPUT} = (V_{IN} - V_{OUT})(I_{OUT})$$

$$P_{OUTPUT} = (1.575V - 0.9V)(3A) = 2.03W$$

Total Power Dissipation = 2.16W

Junction Temperature will be equal to:

$$T_J = T_A + P_{TOTAL} \cdot \theta_{JA}$$
 (using tables)

$$T_J = 50^{\circ}C + 2.16W \cdot 16^{\circ}C/W = 84.6^{\circ}C$$

In this case, the junction temperature is below the maximum rating, ensuring reliable operation.

## **Reducing Power Dissipation**

In some applications it may be necessary to reduce the power dissipation in the LT3083 package without sacrificing output current capability. Two techniques are available. The first technique, illustrated in Figure 7, employs a resistor in series with the regulator's input. The voltage drop across RS decreases the LT3083's input-to-output differential voltage and correspondingly decreases the LT3083's power dissipation.

As an example, assume:  $V_{IN} = V_{CONTROL} = 5V$ ,  $V_{OUT} = 3.3V$  and  $I_{OUT(MAX)} = 2A$ . Use the formulas from the *Calculating Junction Temperature* section previously discussed.

Without series resistor  $R_S$ , power dissipation in the LT3083 equals:

$$P_{TOTAL} = (5V - 3.3V) \cdot (\frac{2A}{60}) + (5V - 3.3V) \cdot 2A$$

3 16/W

If the voltage differential ( $V_{DIFF}$ ) across the NPN pass transistor is chosen as 0.5V, then RS equals:

$$R_S = \frac{5V - 3.3V - 0.5V}{2A} = 0.6\Omega$$

Power dissipation in the LT3083 now equals:

$$P_{TOTAL} = (5V - 3.3V) \cdot \left(\frac{2A}{60}\right) + 0.5V \cdot 2A = 1.06W$$

The LT3083's power dissipation is now only 30% compared to no series resistor.  $R_S$  dissipates 2.4W of power. Choose appropriate wattage resistors or use multiple resistors in parallel to handle and dissipate the power properly.



Figure 7. Reducing Power Dissipation Using a Series Resistor

The second technique for reducing power dissipation, shown in Figure 8, uses a resistor in parallel with the LT3083. This resistor provides a parallel path for current flow, reducing the current flowing through the LT3083. This technique works well if input voltage is reasonably constant and output load current changes are small. This technique also increases the maximum available output current at the expense of minimum load requirements.



Figure 8. Reducing Power Dissipation Using a Parallel Resistor

As an example, assume:  $V_{IN} = V_{CONTROL} = 5V$ ,  $V_{IN(MAX)} = 5.5V$ ,  $V_{OUT} = 3.3V$ ,  $V_{OUT(MIN)} = 3.2V$ ,  $I_{OUT(MAX)} = 2A$  and  $I_{OUT(MIN)} = 0.7A$ . Also, assuming that  $R_P$  carries no more than 90% of  $I_{OUT(MIN)} = 630$ mA.

Calculating R<sub>P</sub> yields:

$$R_P = \frac{5.5V - 3.2V}{0.63A} = 3.65\Omega$$

 $(5\% \text{ Standard Value} = 3.6\Omega)$ 

The maximum total power dissipation is (5.5V – 3.2V) • 2A = 4.6W. However, the LT3083 supplies only:

$$2A - \frac{5.5V - 3.2V}{3.6\Omega} = 1.36A$$

Therefore, the LT3083's power dissipation is only:

$$P_{DISS} = (5.5V - 3.2V) \cdot 1.36A = 3.13W$$

R<sub>P</sub> dissipates 1.47W of power. As with the first technique, choose appropriate wattage resistors to handle and dissipate the power properly. With this configuration, the LT3083 supplies only 1.36A. Therefore, load current can increase by 1.64A to a total output current of 3.64A while keeping the LT3083 in its normal operating range.

#### **Adding Shutdown**



#### **Current Source**



#### **Low Dropout Voltage LED Driver**



#### **DAC-Controlled Regulator**



#### **Coincident Tracking**



#### **Adding Soft-Start**



## **Lab Supply**



#### **High Voltage Regulator**



#### **Ramp Generator**

#### Reference Buffer



#### **Boosting Fixed Output Regulators**



Low Voltage, High Current Adjustable High Efficiency Regulator\*



#### Adjustable High Efficiency Regulator\*



#### **2 Terminal Current Source**



#### FE Package 16-Lead Plastic TSSOP (4.4mm)

(Reference LTC DWG # 05-08-1663 Rev L)

Exposed Pad Variation BB



#### NOTE

- 1. CONTROLLING DIMENSION: MILLIMETERS
- 2. DIMENSIONS ARE IN  $\frac{\text{MILLIMETERS}}{\text{(INCHES)}}$
- 3. DRAWING NOT TO SCALE
- 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT
- 5. BOTTOM EXPOSED PADDLE MAY HAVE METAL PROTRUSION IN THIS AREA. THIS REGION MUST BE FREE OF ANY EXPOSED TRACES OR VIAS ON PCB LAYOUT
- \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE

#### **DF Package** 12-Lead Plastic DFN (4mm × 4mm)

(Reference LTC DWG # 05-08-1733 Rev A)



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



- NOTE:
  1. PACKAGE OUTLINE DOES NOT CONFORM TO JEDEC MO-229
  2. DRAWING NOT TO SCALE
  3. ALL DIMENSIONS ARE IN MILLIMETERS
  4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
  MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

#### Q Package 5-Lead Plastic DD Pak

(Reference LTC DWG # 05-08-1461 Rev F)



BOTTOM VIEW OF DD PAK HATCHED AREA IS SOLDER PLATED COPPER HEAT SINK







RECOMMENDED SOLDER PAD LAYOUT

- 1. DIMENSIONS IN INCH/(MILLIMETER)
- 2. DRAWING NOT TO SCALE



RECOMMENDED SOLDER PAD LAYOUT FOR THICKER SOLDER PASTE APPLICATIONS

Q(DD5) 0811 REV F

## T-Package 5-Lead Plastic TO-220 (Standard)

(Reference LTC DWG # 05-08-1421)



## **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                                        | PAGE NUMBER |
|-----|-------|----------------------------------------------------|-------------|
| Α   | 4/11  | Revised part markings in Order Information section | 3           |
| В   | 03/20 | Corrected Order Information Table                  | 2, 3        |
|     |       | Updated Note 2                                     | 21          |
|     |       | Updated Typical Applications                       | 4           |