# [LT3383](https://www.analog.com/LT3383?doc=LT3383.pdf)

Multioutput Power Management Solution with Four Buck Switching and Three LDO Linear Regulators

- <sup>n</sup> **Quad Adjustable High Efficiency Step-Down DC/DC Converters: 2.5A, 2.5A, 1.5A, 1.5A**
- Three 300mA LDO Regulators (Two Adjustable)
- <sup>n</sup> **Independent Enable Pin-Strap Sequencing**
- **Power Good**
- 2.25MHz Switching Frequency
- 12µA Standby Current
- $\blacksquare$  150°C T<sub>J</sub> Operation (LT3383H)
- Side Wettable 40-Lead 6mm  $\times$  6mm QFN Package
- AEC-Q100 Qualified for Automotive Applications

# **APPLICATIONS**

- $\blacksquare$  Automotive
- **n** Industrial
- **Communications**
- General Purpose Multichannel Power Supplies All registered trademarks and trademarks are the property of their respective owners.

# TYPICAL APPLICATION



The [LT®3383](https://www.analog.com/LT3383?doc=LT3383.pdf) is a complete power management solution for advanced portable application processor-based systems. The device contains four synchronous step-down DC/DC converters for core, memory, I/O, and system onchip (SoC) rails and three 300mA LDO regulators for low noise analog supplies.

Regulator start-up is sequenced by connecting outputs to enable pins in the desired order. A master power-on pin is provided to initiate pin-strapped power-on sequences.

A status pin is available to indicate regulator undervoltages. If an overtemperature or low supply fault is detected all regulators are disabled during the fault condition.

The device is available in a 40-lead 6mm  $\times$  6mm QFN with wettable flanks for optical inspection.



#### **Start-Up Sequence**



1

# <span id="page-1-0"></span>ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

#### **(Note 1)**





# ORDER INFORMATION



Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

[Tape and reel specifications](https://www.analog.com/media/en/package-pcb-resources/package/tape-reel-rev-n.pdf). Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

**\*\***Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified operating

**junction temperature range, otherwise specifications are at TA = 25°C (Note 2). VIN = PVIN1 = PVIN2 = PVIN3 = PVIN4 = VIN\_L1 = VIN\_L2 = VIN\_L3 = 3.8V. All regulators disabled unless otherwise noted.**



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified operating

**junction temperature range, otherwise specifications are at TA = 25°C (Note 2). VIN = PVIN1 = PVIN2 = PVIN3 = PVIN4 = VIN\_L1 = VIN\_L2 =**  $V_{\text{IN}}$   $_{13}$  = 3.8V. All regulators disabled unless otherwise noted.



**Note 1:** Stresses beyond those listed Under [Absolute Maximum Ratings](#page-1-0) may cause permanent damage to the device. Exposure to any Absolute Maximum rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LT3383 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LT3383E is guaranteed to meet specifications from 0°C to 85°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT3383I is guaranteed over the –40°C to 125°C operating junction temperature range and the LT3383H is guaranteed over the full –40°C to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C. The junction temperature ( $T_J$  in °C) is calculated from the ambient temperature  $(T_A \text{ in } ^\circ\text{C})$  and power dissipation  $(P_D,$  in Watts), and package to junction ambient thermal impedance ( $\theta_{JA}$  in Watts/°C) according to the formula:

$$
T_J = T_A + (P_D \bullet \theta_{JA}).
$$

Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.

**Note 3:** The LT3383 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 150°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 4:** Dropout voltage is defined as  $(V_{\text{IN}\_\text{L}x} - V_{\text{LDO}x})$  when  $V_{\text{LDO}x}$  is 3% lower than  $V_{LDOx}$  measured with  $V_{IN} = V_{IN-Lx} = 4.3V$ .

**Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency.

**Note 6:** Soft-Start measured in test mode with regulator error amplifier in unity-gain mode.

**Note 7:** The LT3383 will operate before V<sub>IN</sub> has risen higher than V<sub>IN</sub> undervoltage fault rising (2.65V max) but will shutdown if  $V_{\text{IN}}$  does not cross the rising threshold in less than 5 seconds. Please refer to the [Operation](#page-10-0) section.

### TYPICAL PERFORMANCE CHARACTERISTICS **VIN = 3.8V, TA = 25°C unless otherwise noted**

![](_page_4_Figure_2.jpeg)

![](_page_4_Figure_3.jpeg)

![](_page_4_Figure_4.jpeg)

![](_page_4_Figure_5.jpeg)

![](_page_4_Figure_6.jpeg)

![](_page_4_Figure_7.jpeg)

**Input Supply Current** 

![](_page_4_Figure_9.jpeg)

**Oscillator Frequency Change vs VIN**

![](_page_4_Figure_11.jpeg)

5

### TYPICAL PERFORMANCE CHARACTERISTICS **VIN <sup>=</sup> 3.8V, TA <sup>=</sup> 25°C unless otherwise noted**

![](_page_5_Figure_3.jpeg)

**Step-Down Switching Regulators 1** 

![](_page_5_Figure_5.jpeg)

![](_page_5_Figure_6.jpeg)

![](_page_5_Figure_7.jpeg)

**Buck R<sub>DS(ON)</sub> vs Temperature** 

![](_page_5_Figure_9.jpeg)

**Step-Down Switching Regulator Current Limit vs Temperature**

![](_page_5_Figure_11.jpeg)

# TYPICAL PERFORMANCE CHARACTERISTICS **VIN <sup>=</sup> 3.8V, TA <sup>=</sup> 25°C unless otherwise noted**

![](_page_6_Figure_2.jpeg)

**Buck Minimum Duty Cycle vs V<sub>IN</sub>** 

![](_page_6_Figure_4.jpeg)

![](_page_6_Figure_5.jpeg)

![](_page_6_Figure_6.jpeg)

**Buck Minimum Duty Cycle vs Temperature**

![](_page_6_Figure_8.jpeg)

**LDO1 to LDO3 Dropout Voltage vs Temperature**

![](_page_6_Figure_10.jpeg)

**LDO1 to LDO3 Load Step Response**

![](_page_6_Figure_12.jpeg)

7

# PIN FUNCTIONS

**FB\_L2 (Pin 1):** Feedback Input for LDO2. Set output voltage using a resistor divider connected from LDO2 to this pin to ground.

**V<sub>IN L2</sub> (Pin 2):** Power Input for LDO2. This pin should be bypassed to ground with a 1μF or greater ceramic capacitor. Voltage on  $V_{IN-L2}$  should not exceed voltage on VIN pin.

**LDO2 (Pin 3):** Output Voltage of LDO2. Nominal output voltage is set with a resistor feedback divider that servos to a fixed 725mV reference. This pin must be bypassed to ground with a 1µF or greater ceramic capacitor.

**LDO3 (Pin 4):** Output Voltage of LDO3. Nominal output voltage is a fixed 1.8V. This pin must be bypassed to ground with a 1µF or greater ceramic capacitor.

V<sub>IN 13</sub> (Pin 5): Power Input for LDO3. This pin should be bypassed to ground with a 1µF or greater ceramic capacitor. Voltage on  $V_{IN L3}$  should not exceed voltage on  $V_{IN}$  pin.

**LDO1 (Pin 6):** Output Voltage of LDO1. Nominal output voltage is set with a resistor feedback divider that servos to a fixed 725mV reference. This pin must be bypassed to ground with a 1µF or greater ceramic capacitor.

V<sub>IN</sub> L<sub>1</sub> (Pin 7): Power Input for LDO1. This pin should be bypassed to ground with a 1μF or greater ceramic capacitor. Voltage on  $V_{\text{IN}}$  L<sub>1</sub> should not exceed voltage on  $V_{IN}$  pin.

**FB\_L1 (Pin 8):** Feedback Input for LDO1. Set output voltage using a resistor divider connected from LDO1 to this pin to ground.

**EN\_L1 (Pin 9):** Enable LDO1 Input. Active high enables LDO1. A weak pull-down pulls EN\_L1 low when left floating.

**EN\_L3 (Pin 10):** Enable LDO3 Input. Active high enables LDO3. A weak pull-down pulls EN\_L3 low when left floating.

**SW1 (Pin 11):** Switch Pin for Step-Down Switching Regulator 1. Connect one side of step-down switching regulator 1 inductor to this pin.

**GND (Pin 12):** Ground

**GND (Pin 13):** Ground

**GND (Pin 14):** Ground

**PV<sub>IN1</sub>** (Pin 15): Power Input for Step-Down Switching Regulator 1. Tie this pin to  $V_{IN}$  supply. This pin should be bypassed to ground with a 10μF or greater ceramic capacitor.

**PV<sub>IN2</sub>** (Pin 16): Power Input for Step-Down Switching Regulator 2. Tie this pin to the  $V_{IN}$  supply. This pin should be bypassed to ground with a 10μF or greater ceramic capacitor.

**EN\_B1 (Pin 17):** Enable Step-Down Switching Regulator 1. Active high input enables step-down switching regulator 1. A weak pull-down pulls EN\_B1 low when left floating.

**EN\_B2 (Pin 18):** Enable Step-Down Switching Regulator 2. Active high input enables step-down switching regulator 2. A weak pull-down pulls EN\_B2 low when left floating.

**GND (Pin 19):** Ground.

**SW2 (Pin 20):** Switch Pin for Step-Down Switching Regulator 2. Connect one side of step-down switching regulator 2 inductor to this pin.

**PWR ON (Pin 21):** Power On. PWR ON is a master enable and disable input. When low, PWR\_ON inhibits the regulator enable pins. When high, PWR\_ON allows enable pin operation.

**FB\_B2 (Pin 22):** Feedback Input for Step-Down Switching Regulator 2. Set output voltage using resistor divider connected from the output of step-down switching regulator 2 to this pin to ground.

**FB B1 (Pin 23):** Feedback Input for Step-Down Switching Regulator 1. Set output voltage using resistor divider connected from the output of step-down switching regulator 1 to this pin to ground.

**FB** B4 (Pin 24): Feedback Input for Step-Down Switching Regulator 4. Set output voltage using resistor divider connected from the output of step-down switching regulator 4 to this pin to ground.

### PIN FUNCTIONS

**FB\_B3 (Pin 25):** Feedback Input for Step-Down Switching Regulator 3. Set output voltage using resistor divider connected from the output of step-down switching regulator 3 to this pin to ground.

#### **GND (Pin 26):** Ground.

**V<sub>IN</sub>** (Pin 27): Supply Voltage Input. This pin should be bypassed to ground with a 1µF or greater ceramic capacitor. All switching regulator  $PV_{IN}$  supplies should be tied to VIN.

**GND (Pin 28):** Ground.

**GND (Pin 29):** Ground.

**EN\_L2 (Pin 30):** Enable LDO2 Input. Active high enables LDO2. A weak pull-down pulls EN\_L2 low when left floating.

**SW3 (Pin 31):** Switch Pin for Step-Down Switching Regulator 3. Connect one side of step-down switching regulator 3 inductor to this pin.

**GND (Pin 32):** Ground.

**GND (Pin 33):** Ground.

**EN\_B3 (Pin 34):** Enable Step-Down Switching Regulator 3. Active high input enables step-down switching regulator 3. A weak pull-down pulls EN\_B3 low when left floating.

**PV<sub>IN3</sub>** (Pin 35): Power Input for Step-Down Switching Regulator 3. Tie this pin to  $V_{IN}$  supply. This pin should be bypassed to ground with a 10μF or greater ceramic capacitor.

**PV<sub>IN4</sub>** (Pin 36): Power Input for Step-Down Switching Regulator 4. Tie this pin to  $V_{IN}$  supply. This pin should be bypassed to ground with a 10μF or greater ceramic capacitor.

**EN\_B4 (Pin 37):** Enable Step-Down Switching Regulator 4. Active high enables step-down switching regulator 4. A week pull-down pulls EN\_B4 low when left floating.

**GND (Pin 38):** Ground.

**PGOOD (Pin 39):** Power Good Output. Open-drain output pulls low when any enabled regulator falls below power good threshold. Pulls low when all regulators are disabled.

**SW4 (Pin 40):** Switch Pin for Step-Down Switching Regulator 4. Connect one side of step-down switching regulator 4 inductor to this pin.

**GND (Exposed Pad Pin 41):** Ground. The exposed pad must be connected to a continuous ground plane of the printed circuit board by multiple interconnect vias directly under the LT3383 to maximize electrical and thermal conduction.

![](_page_8_Picture_21.jpeg)

# BLOCK DIAGRAM

![](_page_9_Figure_2.jpeg)

# <span id="page-10-0"></span>**OPERATION**

#### **INTRODUCTION**

The LTC3383 is a multi-topology, multiple-output voltage regulator. It generates a total of seven voltage rails. Supplying the voltage rails are two 2.5A step-down regulators, two 1.5A step-down regulators, and three 300mA low dropout regulators. Supporting the multiple regulators is a highly configurable power-on sequencing capability.

#### **300mA Low Dropout Regulators**

Three LDO regulators on the LT3383 will each deliver up to 300mA output. Each LDO regulator has a separate input supply to help manage power loss in the LDO output devices. When disabled, the regulator outputs are pulled to ground through a 625 $\Omega$  resistor. A low ESR 1µF ceramic capacitor should be tied from the LDO output to ground. The 300mA LDO regulators have current limit control circuits. The LDO input voltages,  $V_{IN-L1}$ ,  $V_{IN-L2}$ , and  $V_{IN-L3}$  must be at a potential of  $V_{IN}$  or less.

#### **LT3383 Resistor Programmable LDO1 and LDO2**

LDO1 and LDO2 output voltages are programmed by resistor dividers tied from the LDO output pin to the feedback pin as shown in [Figure 1](#page-10-1). The output voltage is calculated using the following formula:

$$
V_{LDO} = \left(1 + \frac{R1}{R2}\right) \cdot \left(725\right) \left(mV\right)
$$

![](_page_10_Figure_9.jpeg)

<span id="page-10-1"></span>

#### **STEP-DOWN SWITCHING REGULATORS**

The LT3383 contains four buck regulators. Two of the buck regulators are capable of delivering up to 2.5A load current and the other two can deliver up to 1.5A each. The regulators have forward and reverse current limiting, and soft-start.

The LT3383 buck regulators are capable of 100% duty cycle, or dropout, regulation. When in dropout the regulator output voltage is equal to  $PV_{IN}$  minus the load current times  $R_{DS(ON)}$  of the converters PMOS device and inductor DCR.

#### **Operating Mode**

The buck regulators operate in pulse-skipping mode. In pulse-skipping mode the regulator skips pulses at light loads but operates at constant frequency at higher loads.

#### **Setting Output Voltage**

The output voltage is set by using a resistor divider connected from the step-down switching regulator output to its feedback pin as shown in [Figure 2.](#page-10-2) The output voltage is calculated using the following formula:

$$
V_{OUT} = \left(1 + \frac{R1}{R2}\right) \bullet \left(725\right) \text{ (mV)}
$$
\n
$$
EN = \frac{PV_{IN}}{CONT}
$$
\n
$$
C_{F1} = \frac{V_{OUT}}{V_{T1}} - \frac{V_{OUT}}{V_{T2}} - \frac{V_{OUT}}{V_{T1}} - \frac{V_{OUT}}{V_{T2}} - \frac{V_{OUT}}{V_{T1}} - \frac{V_{OUT}}{V_{T2}} - \frac{V_{OUT}}{V_{T1}} - \frac{V_{OUT}}{V_{T2}} - \frac{V_{OUT}}{V_{T
$$

**Figure 1. LDO1 and LDO2 Application Circuit Figure 2. Step-Down Switching Regulator Application Circuit**

<span id="page-10-2"></span>3383 F03

# **OPERATION**

Typical values for R1 are in the range of 40k to 1M. Capacitor  $C_{FR}$  cancels the pole created by the feedback resistors and the input capacitance on the FB pin and helps to improve load step transient response. A value of 10pF is recommended.

### **Inductor Selection**

The choice of step-down switching regulator inductor influences the efficiency and output voltage ripple of the converter. A larger inductor improves efficiency since the peak current is closer to the average output current. Larger inductors generally have higher series resistance that counters the efficiency advantage of reduced peak current.

Inductor ripple current is a function of switching frequency, inductance,  $V_{IN}$ , and  $V_{OUIT}$  as shown in this equation:

$$
\Delta I_{L} = \frac{1}{f \cdot L} \cdot V_{OUT} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)
$$

A good starting design point is to use an inductor that gives ripple equal to 30% of the maximum output current. Select an inductor with a DC current rating at least 1.5 times larger than the maximum load current to ensure the inductor does not saturate.

### **Input and Output Capacitor Selection**

Low ESR ceramic capacitors should be used at both the output and input supply of the switching regulators. Only X5R or X7R ceramic capacitors should be used since they have better temperature and voltage stability than other ceramic types.

### **Minimum On-Time**

The lowest duty cycle at which the step-down converter can maintain constant frequency operation in regulation is determined by the minimum on-time. Minimum ontime is the shortest time duration that the converter can turn its top PMOS on and off again (typically 70ns). If the duty cycle requires an average on-time which falls below the minimum on time of the converter, the output voltage ripple will increase as the converter skips cycles to maintain regulation.

### **Soft-Start**

To reduce inrush current at start-up each buck regulator soft starts when enabled. When enabled the internal reference voltage is ramped from ground to 725mV at a rate of 0.8V/ms.

### **PWR\_ON Enable Control**

The PWR ON pin acts as a master enable pin by inhibiting or allowing all the individual regulator enable pins. A typical use is to drive PWR\_ON with a power-good status pin

![](_page_11_Figure_17.jpeg)

<span id="page-11-0"></span>**Figure 3. Power-Up and Down with PWR\_ON**

from a pre-regulator. [Figure 3](#page-11-0) shows the timing relationship between PWR\_ON and inhibition of the enable pins.

### **POWER ON SEQUENCING**

### **Enable Pin Operation**

The LT3383 enable pins facilitate pin-strapping output rails to enable pins to up-sequence the LT3383 regulators in any order. [Figure 4](#page-12-0) shows an example of pin-strapped sequence connections. The enable pins normally have a 0.75V (typical) input voltage threshold.

If any enable is driven high, the remaining enable input thresholds switch to an accurate 400mV threshold. To ensure separation of the sequenced rails, there is a built-in

### **OPERATION**

![](_page_12_Figure_2.jpeg)

<span id="page-12-0"></span>**Figure 4. Pin-Strapped Power-On Sequence Application**

![](_page_12_Figure_4.jpeg)

**Figure 5. Pin-Strapped Power-On Sequence**

450µs delay from the enable pin threshold crossing to the internal enable of the regulator. [Figure 5](#page-12-1) shows the startup timing of the example shown in [Figure 4](#page-12-0).

#### **FAULT DETECTION AND REPORTING**

The LT3383 has fault detection circuits that monitor for  $V_{IN}$  undervoltage, die overtemperature, and regulator output undervoltage.

#### **VIN Undervoltage**

The undervoltage (UV) circuit monitors the input supply voltage,  $V_{IN}$ , and when the voltage falls below 2.45V creates a fault condition that forces the LT3383 to disable all outputs until  $V_{IN}$  rises above UVLO rising threshold.

The  $V_{IN}$  undervoltage fault rising (2.65V max) defines the voltage at which  $V_{IN}$  rising undervoltage fault is detected. The LT3383 will respond to PWR\_ON and regulator enable pins when  $V_{IN}$  is less than the  $V_{IN}$  undervoltage fault rising threshold at initial application of  $V_{\text{IN}}$ . An internal timer will inhibit all enables if  $V_{IN}$  does not cross the rising fault threshold within 5 seconds. PWR ON and enables should be asserted only when the application has applied  $V_{IN}$  greater than the minimum  $V_{IN}$  input of 2.7V. A power good signal from a  $V_{IN}$  preregulator or voltage divider from  $V_{IN}$  to the 400mV (Typ) PWR\_ON input threshold may be used to ensure  $V_{IN}$  is above 2.7V.

#### **Overtemperature**

To prevent thermal damage the LT3383 incorporates an overtemperature (OT) circuit. When the die temperature reaches 155°C the OT circuit creates a fault condition that forces the LT3383 to disable all outputs until the temperature falls below the overtemperature threshold.

#### **PGOOD Status Pin**

<span id="page-12-1"></span>The PGOOD open-drain status pin is pulled low when all regulators are disabled. PGOOD is released when all enabled regulator outputs are above 94% of their programmed value. When any enabled regulator output falls below 92% of its programmed value for longer than 50µs the PGOOD pin is pulled low. A 50µs transient filter on PGOOD prevents PGOOD glitches due to transients. The PGOOD pin is held low for a minimum of 1ms. [Figure 6](#page-12-2) shows the timing of PGOOD during enable and fault events.

![](_page_12_Figure_17.jpeg)

<span id="page-12-2"></span>**Figure 6. Output Low Voltage PGOOD Timing**

# APPLICATIONS INFORMATION

### **THERMAL CONSIDERATIONS AND BOARD LAYOUT**

#### **Printed Circuit Board Power Dissipation**

In order to ensure optimal performance and the ability to deliver maximum output power to any regulator, it is critical that the exposed ground pad on the backside of the LT3383 package be soldered to a ground plane on the board. Correctly soldered to a 2500mm<sup>2</sup> ground plane on a double-sided 1oz copper board, the LT3383 has a thermal resistance( $\theta_{IA}$ ) of approximately 33°C/W. Failure to make good thermal contact between the exposed pad on the backside of the package and an adequately sized ground plane will result in thermal resistances far greater than 33°C/W. To ensure the junction temperature of the LT3383 die does not exceed the maximum rated limit and to prevent overtemperature faults, the power output of the LT3383 must be managed by the application. The total power dissipation in the LT3383 is approximated by summing the power dissipation in each of the switching regulators and the LDO regulators. The power dissipation in a switching regulator is estimated by:

$$
P_{D(SWx)} = V_{OUTx} \cdot I_{OUTx} \cdot \frac{100 \text{--}Eff\%}{100} (W)
$$

where  $V_{OUTx}$  is the programmed output voltage,  $I_{OUTx}$  is the load current, and Eff is the % efficiency that can be measured or looked up from the efficiency curves for the programmed output voltage.

The power dissipated by an LDO regulator is estimated by:

 $P_{D(LDOx)} = (V_{IN_L} - V_{LDOx}) \cdot I_{LDOx}$  (W)

where V<sub>LDOx</sub> is the programmed output voltage, V<sub>IN(LDOx)</sub> is the LDO supply voltage, and  $I_{\text{LDOx}}$  is the output load current. If one of the switching regulator outputs is used as an LDO supply voltage, remember to include the LDO supply current in the switching regulator load current for calculating power loss.

An example using the equations above with the parameters in [Table 1](#page-13-0) shows an application that is at a junction temperature of 118°C at an ambient temperature of 55°C. LDO2, LDO3, and LDO1 are powered by step-down Buck2 and Buck4. The total load on Buck2 and Buck4 is the sum of the application load and the LDO load. This example is with the LDO regulators at one-third rated current and the switching regulators at three-quarters rated current.

|                                               |                 |      | <b>APPLICATION</b> | <b>TOTAL</b> | <b>EFF</b> |            |
|-----------------------------------------------|-----------------|------|--------------------|--------------|------------|------------|
|                                               | V <sub>IN</sub> | Vout | LOAD (A)           | LOAD (A)     | (%)        | $P_D$ (mW) |
| LD <sub>02</sub>                              | 1.8             | 1.2  | 0.1                | 0.100        |            | 60.00      |
| LD <sub>03</sub>                              | 3.3             | 1.8  | 0.1                | 0.100        |            | 150.00     |
| LD <sub>01</sub>                              | 3.3             | 2.5  | 0.1                | 0.100        |            | 80.00      |
| Buck1                                         | 3.8             | 1.2  | 1.875              | 1.875        | 80         | 450.00     |
| Buck2                                         | 3.8             | 1.8  | 1.775              | 1.875        | 85         | 506.25     |
| Buck3                                         | 3.8             | 1.25 | 1.125              | 1.125        | 80         | 281.25     |
| Buck4                                         | 3.8             | 3.3  | 0.925              | 1.125        | 90         | 371.25     |
| Total Power =                                 |                 |      |                    |              |            | 1899       |
| Internal Junction Temperature at 55°C Ambient |                 |      |                    |              |            | 118°C      |

<span id="page-13-0"></span>**Table 1. LT3383 Power Loss Example**

#### **Printed Circuit Board Layout**

When laying out the printed circuit board, the following checklist should be followed to ensure proper operation of the LT3383:

- 1. Connect the exposed pad of the package (Pin 41) directly to a large ground plane to minimize thermal and electrical impedance.
- 2. The switching regulator input supply traces to their decoupling capacitors should be as short as possible. Connect the GND side of the capacitors directly to the ground plane of the board. The decoupling capacitors provide the AC current to the internal power MOSFETs and their drivers. It is important to minimize inductance from the capacitors to the LT3383 pins.
- 3. Minimize the switching power traces connecting SW1, SW2, SW3, and SW4 to the inductors to reduce radiated EMI and parasitic coupling. Keep sensitive nodes such as the feedback pins away from or shielded from the large voltage swings on the switching nodes.
- 4. Minimize the length of the connection between the step-down switching regulator inductors and the output capacitors. Connect the GND side of the output capacitors directly to the thermal ground plane of the board.

### TYPICAL APPLICATIONS

![](_page_14_Figure_2.jpeg)

![](_page_14_Figure_3.jpeg)

# PACKAGE DESCRIPTION

![](_page_15_Figure_2.jpeg)

**UJM Package 40-Lead Plastic Side Wettable QFN (6mm** × **6mm)** (Reference LTC DWG # 05-08-1681 Rev Ø)

![](_page_15_Figure_4.jpeg)

RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED

# REVISION HISTORY

![](_page_16_Picture_55.jpeg)