

LT4180

## Virtual Remote Sense **Controller**

- Tight Load Regulation with Highly Resistive Cables **without Requiring Remote Sense Wiring**
- Compatible with Isolated and Nonisolated Power **Supplies**
- $\blacksquare$   $\pm$ 1% Internal Voltage Reference
- 5mA Sink Current Capability
- Soft-Correct Reduces Turn-On Transients
- Undervoltage and Overvoltage Protection
- Pin-Programmable Dither Frequency
- Optional Spread Spectrum Dither
- $\blacksquare$  Wide V<sub>IN</sub> Range: 3.1V to 50V
- 24-Lead SSOP Package

## Applications

- $\blacksquare$  12V High Intensity Lamps
- 28V Industrial Systems
- $\blacksquare$  High Power (>40 Watts) CAT5 Cable Systems
- Wiring Drop Cancellation for Notebook Computer Battery Charging
- AC and DC Adaptors
- Well-Logging and Other Remote Instrumentation
- Surveillance Equipment

## FEATURES DESCRIPTION

The  $LT<sup>®</sup>4180$  solves the problem of providing tight load regulation over long, highly resistive cables without requiring an additional pair of remote sense wires. This Virtual Remote Sense™ device continuously interrogates the line impedance and corrects the power supply output voltage via its feedback loop to maintain a steady voltage at the load regardless of current changes.

The LT4180 is a full-featured controller with 5mA optoisolator sink capability, under/overvoltage lockout, soft-start and a  $\pm 1\%$  internal voltage reference. The Virtual Remote Sense feature set includes user-programmable dither frequency and optional spread spectrum dither.

 The LT4180 works with any topology and type of isolated or nonisolated power supply, including DC/DC converters and adjustable linear regulators.

#### The LT4180 is available in a 24-lead, SSOP package.

 $\sqrt{J}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and Virtual Remote Sense is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## Typical Application



**Isolated Power Supply with Virtual Remote Sense** 

**VLOAD VS VWIRE** 



#### Absolute Maximum Ratings Pin Configuration **(Note 1)**





# ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

#### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>IN</sub> = SENSE = 5V, unless otherwise noted.





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>IN</sub> = SENSE = 5V, unless otherwise noted.



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2.** The LT4180E is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the –40°C

to 125°C operating junction temperature range are assured by design characterization and correlation with statistical process controls. The LT4180I is guaranteed over the full -40°C to 125°C operating junction temperature range. The LT4180MP is guaranteed over the full –55°C to 125°C operating junction temperature range.

**Note 3.** Positive current is defined as flowing into a pin.



# Typical Performance Characteristics











#### **IDRAIN VS VDRAIN Normal Timing Normal Timing Spread Spectrum Timing**





**Load Step in** 



#### **12** Load Step in Buck Application





LINEAR



## Pin Functions

**INTV<sub>CC</sub>** (Pin 1): The LDO Output. A low ESR ceramic capacitor provides decoupling and output compensation. 1µF or more should be used.

**DRAIN (Pin 2):** Open-Drain of the Output Transistor. This pin drives either the LED in an opto-isolator, or pulls down on the regulator control pin.

**COMP (Pin 3):** Gate of the Output Transistor. This pin allows additional compensation. It must be left open if unused.

**CHOLD1 (Pin 4):** Connects to track/hold amplifier hold capacitor. The other end of this capacitor should be Kelvin connected to GND.

**GUARD2 (Pin 5):** Guard Ring Drive for CHOLD2.

**CHOLD2 (Pin 6):** Connects to track/hold amplifier hold capacitor. The other end of this capacitor should be Kelvin connected to GND.

**GUARD3 (Pin 7):** Guard Ring Drive for CHOLD3.

**CHOLD3 (Pin 8):** Connects to track/hold amplifier hold capacitor. The other end of this capacitor should be Kelvin connected to GND.

**GUARD4 (Pin 9):** Guard Ring Drive for CHOLD4.

**CHOLD4 (Pin 10):** Connects to track/hold amplifier hold capacitor. The other end of this capacitor should be Kelvin connected to GND.

**FB (Pin 11):** Receives the feedback voltage from an external resistor divider across the main output. An (optional) capacitor to ground may be added to eliminate high frequency noise. The time constant for this RC network should be no greater than 0.1 times the dither frequency. For example, with  $f<sub>DITHFR</sub> = 1kHz, \tau = 0.1ms.$ 

#### **GND (Pin 12):** Ground.

**COSC (Pin 13):** Oscillator Timing Capacitor. Oscillator frequency is set by this capacitor and ROSC. For best accuracy, the minimum recommended capacitance is 100pF.

**ROSC (Pin 14):** Oscillator Timing Resistor. Oscillator frequency is set by this resistor and COSC.

**OSC (Pin 15):** Oscillator Output. This output may be used to synchronize the switching regulator to the Virtual Remote Sense. This is a high current output capable of driving opto-isolators. Other isolation methods may also be used with this output.

**DIV2 (Pin 16):** Dither Division Ratio Programming Pin.

**DIV1 (Pin 17):** Dither Division Ratio Programming Pin.

**DIV0 (Pin 18):** Dither Division Ratio Programming Pin.

Use the following table to program the dither division ratio  $(f<sub>OSC</sub>/f<sub>DITHFR</sub>)$ 

| Tasto g. annually and Daniel Diricion name (1036) INTINERY |                  |             |                       |
|------------------------------------------------------------|------------------|-------------|-----------------------|
| DIV <sub>2</sub>                                           | DIV <sub>1</sub> | <b>DIVO</b> | <b>DIVISION RATIO</b> |
|                                                            |                  |             |                       |
|                                                            |                  |             | 16                    |
|                                                            |                  |             | 32                    |
|                                                            |                  |             | 64                    |
|                                                            |                  |             | 128                   |
|                                                            |                  |             | 256                   |
|                                                            |                  |             | 512                   |
|                                                            |                  |             | 1024                  |

**Table 1. Programming the Dither Division Ratio (fosc/former)** 

For example,  $f<sub>DITHFR</sub> = f<sub>OSC</sub> / 128$  with DIV2 = 1 and DIV1  $=$  DIV<sub>0</sub>  $=$  0.

**SPREAD (Pin 19):** Spread Spectrum Enable Input. Dither phasing is pseudo-randomly adjusted when SPREAD is tied high.

**OV (Pin 20):** Overvoltage Comparator Input. This prevents line drop correction when wiring drops would cause excessive switching power supply output voltage. Set OV so  $V_{\text{REG}(MAX)} \leq 1.50V_{\text{I OAD}}$ .

**RUN (Pin 21):** The RUN pin provides the user with an accurate means for sensing the input voltage and programming the start-up threshold for the line drop corrector.

**SENSE (Pin 22):** Current Sense Input. This input connects to the current sense resistor. Kelvin connect to  $R_{\text{SENSF}}$ .

 $V_{PP}$  (Pin 23): Connect this pin to INTV<sub>CC</sub>.

**V<sub>IN</sub> (Pin 24):** Main Supply Pin. V<sub>IN</sub> must be locally bypassed to ground. Kelvin connect the current sense resistor to this pin and minimize interconnect resistance.

# **BLOCK DIAGRAM**





4180fb

## **OPERATION**

Voltage drops in wiring can produce considerable load regulation errors in electrical systems (Figure 1). As load current,  $I_{\text{L}}$ , increases the voltage drop in the wiring  $(I_1 \cdot \text{RW})$  increases and the voltage delivered to the system  $(V_1)$  drops. The traditional approach to solving this problem, remote sensing, regulates the voltage at the load, increasing the power supply voltage ( $V_{OUT}$ ) to compensate for voltage drops in the wiring. While remote sensing works well, it does require an additional pair of wires to measure at the load, which may not always be practical.

The LT4180 eliminates the need for a pair of remote sense wires by creating a Virtual Remote Sense. Virtual remote sensing is achieved by measuring the incremental change in voltage that occurs with an incremental change in current in the wiring (Figure 2). This measurement can then be used to infer the total DC voltage drop in the wiring, which can then be compensated for. The Virtual Remote Sense takes over control of the power supply via the feedback pin ( $V_{FB}$ ) of the power supply maintaining tight regulation of load voltage,  $V_{\perp}$ .

The LT4180 operates by modulating the output current of the regulator and looking at the resulting voltage change. A large output capacitor is placed across the load so the AC impedance at the load is low. [Normally, a capacitor appears across the load in remote sensing situations to keep the impedance low at that point]. This capacitor is large enough that the AC impedance at the load is very low compared to the line resistance. When the output current is modulated, any voltage change that appears across the terminals of the LT4180 is due to the resistance in the line since the AC resistance at the load is very low.

There are four sample-and-hold capacitors in the LT4180. The operation cycles through several stages to obtain the correction voltage. First, the output voltage is regulated and the control point is sampled and held. The control loop is then switched to a current regulating control loop and the output current is changed by 10%. Two sampleand-hold currents store the voltage at the high current and low current level of the modulation. This voltage change is the result of a 10% change in current, making the voltage change 10% of the total drop in the line. The voltage change is amplified by a factor of 10.

The amplified voltage change that occurs with the current is again sampled and held and is used as the correction voltage. The correction voltage is summed into the output and this corrects for the line drop. Since this correction is actually open-loop, the actual voltage at the load is not measured. The ability of the LT4180 to correct for line drops isdependentuponthe accuracyofthe computations.

The LT4180 can correct better than 50 to 1 for line drops. For example, a 10V drop in the line becomes a 200mV change at the load.

The frequency of the correction cycle can be set from over 32kHz down to less than 250Hz, depending on the size of the capacitors in the system. For very large capacitors in high current systems, the dither correction clock would be run more slowly. In simpler systems with smaller output capacitors, the dither can be run at a higher frequency. If the load contains frequencies similar to the dither, beat notes can result between the load and the LT4180. A spread spectrum option on the LT4180 allows the device to change phasing during the correction cycle so that it will not interfere with load pulses.

Finally, the LT4180 takes into account all resistances between the LT4180 and the load capacitor. It can correct for cable connections, line resistances and varying contact resistances. By measuring the peak change at the output of the LT4180 one can monitor the impedance between the LT4180 and the load, and detect increasing impedances



**Figure 1. Traditional Remote Sensing Figure 2. Virtual Remote Sensing**





4180fb

# **OPERATION**

from degrading contacts. Making the capacitor larger can minimize the voltage ripple at the load due to a combination of load regulation and the dither frequency of the LT4180.

Figure 3 shows the timing diagram for Virtual Remote Sense. A new cycle begins when the power supply and Virtual Remote Sense close the loop around  $V_{OUT}$  (regulate  $V_{\text{OUT}}$  = H). Both  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$  slew and settle to a new value, and these values are stored in the Virtual Remote Sense (track  $V_{\text{OUT}}$  high = L and track  $I_{\text{OUT}}$  = L). The  $V_{\text{OUT}}$ feedback loop is opened and a new feedback loop is set up commanding the power supply to deliver 90% of the previously measured current (0.9 $I_{\text{OUT}}$ ). V<sub>OUT</sub> drops to a new value as the power supply reaches a new steady state, and this information is also stored in the Virtual Remote Sense. At this point, the change in output voltage ( $\Delta V$ <sub>OUT</sub>) for a **Figure 3. Simplified Timing Diagram, Virtual Remote Sense** 

–10% change in output current has been measured and is stored in the Virtual Remote Sense. This voltage is used during the next Virtual Remote Sense cycle to compensate for voltage drops due to wiring resistance.



# Applications Information

#### **INTRODUCTION**

The LT4180 is designed to interface with a variety of power supplies and regulators having either an external feedback or control pin. In Figure 4, the regulator error amplifier (which is a  $g_m$  amplifier) is disabled by tying its inverting input to ground. This converts the error amplifier into a constant-current source which is then controlled by the drain pin of the LT4180. This is the preferred method of interfacing because it eliminates the regulator error amplifier from the control loop which simplifies compensation and provides best control loop response.



**Figure 4. Nonisolated Regulator Interface**

For proper operation, increasing control voltage should correspond to increasing regulator output. For example, in the case of a current mode switching power supply, the control pin ITH should produce higher peak currents as the ITH pin voltage is made more positive.

Isolated power supplies and regulators may also be used by adding an opto-coupler (Figure 5). LT4180 output voltage INTV<sub>CC</sub> supplies power to the opto-coupler LED. In situations where the control pin  $V_C$  of the regulator may exceed 5V, a cascode may be added to keep the DRAIN pin of the LT4180 below 5V (Figure 6). Use a low VT MOSFET for the cascode transistor.



**Figure 5. Isolated Power Supply Interface**



**Figure 6. Cascoded DRAIN Pin for Isolated Supplies**





#### **DESIGN PROCEDURE**

The first step in the design procedure is to determine whether the LT4180 will control a linear or switching supply/ regulator. If using a switching power supply or regulator, it is recommended that the supply be synchronized to the LT4180 by connecting the OSC pin to the SYNC pin (or equivalent) of the supply.

If the power supply is synchronized to the LT4180, the power supply switching frequency is determined by:

$$
f_{\text{OSC}} = \frac{4}{R_{\text{OSC}} \cdot C_{\text{OSC}}}
$$

Recommended values for  $R_{OSC}$  are between 20k and 100k (with 30.1k the optimum for best accuracy) and greater than 100pF for  $C_{\text{OSC}}$ .  $C_{\text{OSC}}$  may be reduced to as low as 50pF, but oscillator frequency accuracy will be somewhat degraded.

The following example synchronizes a 250kHz switching power supply to the LT4180. In this example, start with  $R_{\text{OSC}} = 30.1k$ :

$$
C_{\text{OSC}} = \frac{4}{250 \text{kHz} \cdot 30.1 \text{k}} = 531 \text{pF}
$$

This example uses 470pF. For 250kHz:

$$
R_{\text{OSC}} = \frac{4}{250 \text{kHz} \cdot 470 \text{pF}} = 34.04 \text{k}
$$

The closest standard 1% value is 34k.

The next step is to determine the highest practical dither frequency. This may be limited either by the response time of the power supply or regulator, or by the propagation time of the wiring connecting the load to the power supply or regulator.

First determine the settling time (to 1% of final value) of the power supply. The settling time should be the worst-case value (over the whole operating envelope:  $V_{IN}$ , ILOAD, etc.).

$$
F1 = \frac{1}{2 \cdot t_{SETTLING}}
$$
 Hz

For example, if the power supply takes 1ms to settle (worst-case) to within 1% of final value:

$$
F1 = \frac{1}{2 \cdot 1e - 3} = 500 \text{Hz}
$$

Next, determine the propagation time of the wiring. In order to ignore transmission line effects, the dither period should be approximately twenty times longer than this. This will limit dither frequency to:

$$
F2 = \frac{V_F}{20 \cdot 1.017 \text{ns/ft} \cdot L} \text{ Hz}
$$

Where  $V_F$  is the velocity factor (or velocity of propagation), and L is the length of the wiring (in feet).

For example, assume the load is connected to a power supply with 1000ft of CAT5 cable. Nominal velocity of propagation is approximately 70%.

$$
F2 = \frac{0.7}{20 \cdot 1.017e - 9 \cdot 1000} = 34.4 \text{kHz}
$$

The maximum dither frequency should not exceed F1 or F2 (whichever is less):

 $f_{\text{DITHFR}}$  < min (F1, F2).

Continuing this example, the dither frequency should be less than 500Hz (limited by the power supply).

With the dither frequency known, the division ratio can be determined:

$$
D_{\text{RATIO}} = \frac{f_{\text{OSC}}}{f_{\text{DITHER}}} = \frac{250,000}{500} = 500
$$

The nearest division ratio is 512 (set  $DIV0 = L$ ,  $DIV1 =$ DIV2 = H). Based on this division ratio, nominal dither frequency will be:

$$
f_{\text{DITHER}} = \frac{f_{\text{OSC}}}{D_{\text{RATIO}}} = \frac{250,000}{512} = 488 \text{ Hz}
$$

After the dither frequency is determined, the minimum load decoupling capacitor can be determined. This load capacitor must be sufficiently large to filter out the dither signal at the load.





$$
C_{\text{LOAD}} = \frac{2.2}{R_{\text{WIRE}} \cdot 2 \cdot f_{\text{DITHER}}}
$$

Where C<sub>LOAD</sub> is the minimum load decoupling capacitance,  $R_{\mathsf{WIRE}}$  is the minimum wiring resistance of one conductor of the wiring pair, and  $f<sub>DIHFR</sub>$  is the minimum dither frequency.

Continuing the example, our CAT5 cable has a maximum 9.38Ω/100m conductor resistance.

Maximum wiring resistance is:

RWIRE = 2 • 1000ft • 0.305m/ft • 0.0938Ω/m

 $R_{WIRF} = 57.2\Omega$ 

With an oscillator tolerance of  $\pm 15$ %, the minimum dither frequency is 414.8Hz, so the minimum decoupling capacitance is:

$$
C_{\text{LOAD}} = \frac{2.2}{57.2 \Omega \cdot 2 \cdot 414.8 \text{Hz}} = 46.36 \mu \text{F}
$$

This is the minimum value. Select a nominal value to account for all factors which could reduce the nominal, such as initial tolerance, voltage and temperature coefficients and aging.

#### **CHOLD Capacitor Selection and Compensation**

#### **CHOLD1**

A 47nF capacitor will suffice for most applications. A smaller value might allow faster recovery from a sudden load change, but care must be taken to ensure full load p-p ripple at this node is kept within 5mV:

$$
CHOLD2 = CHOLD3 = \frac{2.5nF}{f_{DITHER}(kHz)}
$$

For a dither frequency of 488Hz:

CHOLD2 = CHOLD3 = 
$$
\frac{2.5nF}{0.488(kHz)} = 5.12nF
$$

NPO ceramic or other capacitors with low leakage and dielectric absorption should be used for all HOLD capacitors.

Set CHOLD4 to 1µF. This value will be adjusted later.

#### **Compensation**

Start with a 47pF capacitor between the COMP and DRAIN pins of the LT4180. Add an RC network in parallel with the 47pF capacitor, 10k and 10nF are good starting values. Once the output voltage has been confirmed to regulate at the desired level at no load, increase the load current to the 100% level and monitor the wire current (dither current) with a current probe. Verify the dither current resembles a square wave with the desired dither frequency.

If the output voltage is too low, increase the value of the 10k resistor until some overshoot is observed at the leading edge of the dither current waveform. If the output voltage is still too low, decrease the value of the 10nF capacitor and repeat the previous step. Repeat this process until the full load output voltage increases to within 1% below the no load level. Refer to Figures 7a, 7b and 7c, which show compensation of the 12V 1.5A buck regulator Typical Application on the data sheet. Check for proper voltage drop correction over the load range. The dither current should have good half-wave symmetry. Namely, the waveform should have similar rise and fall times, enough settling time at top and bottom and minimum to no over/undershoot.



**Figure 7a. Dither Current and VOUT with 10nF, 10k Compensation 1.5A Load**



4180fb



**Figure 7b. Dither Current and VOUT with 10nF, 37k Compensation 1.5A Load**



**Figure 7c. Dither Current and VOUT with 3.3nF, 28k Compensation 1.5A Load**

#### **Set Final Value of CHOLD4**

Set the minimum value for CHOLD4, by performing a transient load test of 30% to 60% of the load and set the value of CHOLD4 to where a nicely damped waveform is observed. Refer to Figures 8a and 8b for an illustration.



**Figure 8a. 500mA to 1A Transient Response Test with CHOLD4 = 25nF CHOLD4 Too Small**



**Figure 8b. 500mA to 1A Transient Response Test with CHOLD4 = 47nF Nicely Damped Behavior**

After all the CHOLD values have been finalized, check for proper voltage drop correction and converter behavior (start-up, regulation, etc.), over the load and input voltage ranges.

#### **Setting Output Voltage, Undervoltage and Overvoltage Thresholds**

The RUN pin has accurate rising and falling thresholds which may be used to determine when Virtual Remote Sense operation begins. Undervoltage threshold should never be set lower than the minimum operating voltage of the LT4180 (3.1V).

The overvoltage threshold should be set slightly greater than the highest voltage which will be produced by the power supply or regulator:

 $V_{\text{OUT}(MAX)} = V_{\text{LOAD}(MAX)} + V_{\text{WIRE}(MAX)}$ 

 $V_{\text{OUT} (MAX)}$  should never exceed 1.5 •  $V_{\text{I OAD}}$ 

Since the RUN and OV pins connect to MOSFET input comparators, input bias currents are negligible and a common voltage divider can be used to set both thresholds (Figure 9).





**Figure 9. Voltage Divider for Output Voltage, UVL and OVL**

The voltage divider resistors can be calculated from the following equations:

$$
R_T = \frac{V_{0V}}{200 \mu A}, \quad R4 = \frac{1.22 V}{200 \mu A}
$$

Where  $R_T$  is the total divider resistance and  $V_{\text{OV}}$  is the overvoltage set point.

Find the equivalent series resistance for R2 and R3 ( $R_{\rm SFR}$ . IES). This resistance will determine the RUN voltage level.

$$
R_{\text{SERIES}} = \left(\frac{1.22 \cdot R_{\text{T}}}{V_{\text{UVL}}}\right) - R4
$$
  
\n
$$
R1 = R_{\text{T}} - R_{\text{SERIES}} - R4
$$
  
\n
$$
R3 = \frac{1.22 V - \left(V_{\text{OUT}(NOM)} \cdot \frac{R4}{R_{\text{T}}}\right)}{V_{\text{OUT}(NOM)}}
$$

Where V<sub>UVL</sub> is the RUN voltage and V<sub>OUT(NOM)</sub> is the nominal output voltage desired.

For example, with  $V_{UVL} = 4V$ ,  $V_{OV} = 7.5V$  and  $V_{OUT(NOM)} = 5V$ ,

$$
R_T = \frac{7.5V}{200\mu A} = 37.5k
$$

$$
R4 = \frac{1.22V}{200\mu A} = 6.1k
$$

$$
R_{\text{SERIES}} = \left(\frac{1.22V \cdot 37.5k}{4V}\right) - 6.1k = 5.34k
$$
  
R1 = 37.5k - 5.34k - 6.1k = 26.06k

$$
R3 = \frac{1.22 V - \left(\frac{5 V \cdot 6.1 k}{37.5 k}\right)}{\frac{5 V}{37.5 k}} = 3.05 k
$$

 $R2 = R_{\text{CEDIES}} - R3 = 2.29k$ 

#### **RSENSE SELECTION**

Select the value of  $R_{\text{SFNSF}}$  so that it produces a 100mV voltage drop at maximum load current. For best accuracy,  $V_{IN}$  and SENSE should be Kelvin connected to this resistor.



Figure 10. Soft-Correct Operation, C<sub>HOLD4</sub> = 1µF

#### **Soft-Correct Operation**

The LT4180 has a soft-correct function which insures orderly start-up. When the RUN pin rising threshold is first exceeded (indicating  $V_{IN}$  has crossed its undervoltage lockout threshold), power supply output voltage is set to a value corresponding to zero wiring voltage drop (no correction for wiring). Over a period of time (determined by CHOLD4), the power supply output voltage ramps up to account for wiring voltage drops, providing best loadend voltage regulation. A new soft-correct cycle is also initiated whenever an overvoltage condition occurs.



4180fb

#### **Using Guard Rings**

The LT4180 includes a total of four track/holds in the Virtual Remote Sense path. For best accuracy, all leakage sources on the CHOLD pins should be minimized.

At very low dither frequencies, the circuit board layout may include guard rings which should be tied to their respective guard ring drivers.

To better understand the purpose of guard rings, a simplified model of hold capacitor leakage (with and without guard rings) is shown in Figure 11. Without guard rings, a large difference voltage may exist between the hold capacitor (Pin 1) node and adjacent conductors (Pin 2) producing substantial leakage current through the leakage resistance  $(R<sub>LKG</sub>)$ . By adding a guard ring driver with approximately the same voltage as the voltage on the hold capacitor node, the difference voltage across  $R_{LKG1}$  is reduced substantially thereby reducing leakage current on the hold capacitor.



**(with and without Guard Rings)**

#### **Synchronization**

Linear and switching power supplies and regulators may be used with the LT4180. In most applications regulator interference should be negligible. For those applications where accurate control of interference spectrum is desirable, an oscillator output has been provided so that switching supplies may be synchronized to the LT4180 (Figure 12). The OSC pin was designed so that it may directly connect to most regulators, or drive opto-isolators (for isolated power supplies).



**Figure 12. Clock Interface for Synchronization**

#### **Spread Spectrum Operation**

Virtual Remote Sense functionality relies on sampling techniques. Because switching power supplies are commonly used, the LT4180 uses a variety of techniques to minimize potential interference (in the form of beat notes which may occur between the dither frequency and power supply switching frequency). Besides several types of internal filtering, and the option for Virtual Remote Sense/ power supply synchronization, the LT4180 also provides spread spectrum operation.

By enabling spread spectrum operation, low modulation index pseudo-random phasing is applied to Virtual Remote Sense timing. This has the effect of converting any remaining narrow-band interference into broadband noise, reducing its effect.

#### **Increasing Voltage Correction Range**

Correction range may be slightly improved by regulating  $INTV_{CC}$  to 5V. This may be done by placing an LDO between  $V_{IN}$  and INTV<sub>CC</sub>. Contact Linear Technology Applications for more information.



## Typical Applications



**12V, 500mA Linear Regulator**

**12V, 500mA Boost Regulator**



4180fb



## Typical Applications



3.3V Isolated Flyback Regulator **3.3V Isolated Flyback Regulator**



16

### Package Description

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



\*\* DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE



# Revision History



