



### High Voltage Surge Stopper with Current Limit

- **Nithstands Surges Over 100V with V<sub>CC</sub> Clamp**
- Wide Operating Voltage Range: 4V to 80V
- <sup>n</sup> **Adjustable Output Clamp Voltage**
- Fast Overcurrent Limit: Less Than 5us
- Reverse Input Protection to –60V
- Adjustable UV/OV Comparator Thresholds
- Low 7µA Shutdown Current
- Shutdown Pin Withstands –60V to 100V
- $\blacksquare$  Adjustable Fault Timer
- Controls N-Channel MOSFET
- Less Than 1% Retry Duty Cycle During Faults, LT4363-2
- Available in 12-Pin (4mm  $\times$  3mm) DFN, 12-Pin MSOP and 16-Pin SO Packages

### Applications

- Automotive/Avionic/Industrial Surge Protection
- Hot Swap™/Live Insertion
- High Side Switch for Battery Powered Systems
- Intrinsic Safety Applications

 $\textbf{\textit{I}}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and No RSENSE, ThinSOT and Hot Swap are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### Features Description

The [LT®4363](http://www.linear.com/LT4363) surge stopper protects loads from high voltage transients. It regulates the output during an overvoltage event, such as load dump in vehicles, by controlling the gate of an external N-channel MOSFET. The output is limited to a safe value allowing the loads to continue functioning. The LT4363 also monitors the voltage drop between the SNS and OUT pins to protect against overcurrent faults. An internal amplifier limits the voltage across the current sense resistor to 50mV. In either fault condition, a timer is started inversely proportional to MOSFET stress. Before the timer expires, the FLT pin pulls low to warn of an impending power down. If the condition persists, the MOSFET is turned off. The LT4363-1 remains off until reset whereas the LT4363-2 restarts after a cool down period.

Two precision comparators can monitor the input supply for overvoltage (OV) and undervoltage (UV) conditions. When the potential is below the UV threshold, the external MOSFET is kept off. If the input supply voltage is above the OV threshold, the MOSFET is not allowed to turn back on. Back-to-back MOSFETs can be used in lieu of a Schottky diode for reverse input protection, reducing voltage drop and power loss. A shutdown pin reduces the quiescent current to less than 7µA during shutdown.

### Typical Application



# **Output at 27V During Transient**



1

### Absolute Maximum Ratings

**(Notes 1, 2)**





### Pin Configuration





### ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

#### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 12V, unless otherwise noted.





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 12V, unless otherwise noted.



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into device pins are positive, all currents out of device pins are negative. All voltages are referenced to GND unless otherwise specified. **Note 3:** An internal clamp limits the GATE pin to a minimum of 10V above the OUT pin. Driving this pin to voltages beyond the clamp may damage the device.



4363fb

For more information [www.linear.com/LT4363](http://www.linear.com/LT4363)

### **TYPICAL PERFORMANCE CHARACTERISTICS** Specifications are at V<sub>CC</sub> = 12V, T<sub>A</sub> = 25°C, unless





### **TYPICAL PERFORMANCE CHARACTERISTICS** Specifications are at V<sub>CC</sub> = 12V, T<sub>A</sub> = 25°C, unless







#### **TYPICAL PERFORMANCE CHARACTERISTICS** Specifications are at V<sub>CC</sub> = 12V, T<sub>A</sub> = 25°C, unless **otherwise noted.**







**Current Limit Foldback (ΔVSNS vs OUT)**





7

### Pin Functions

**ENOUT:** Open Collector Enable Output. The ENOUT pin goes high impedance when the voltage at the OUT pin is within 0.5V of  $V_{CC}$  and 3V above GND, indicating the external MOSFET is fully on. The state of the pin is latched until the OUT pin voltage drops below 2V, resetting the latch. The internal NPN is capable of sinking up to 2mA of current.

**Exposed Pad (DFN Package Only):** Exposed pad may be left open or connected to device ground (GND).

**FB:** Voltage Regulator Feedback Input. Connect this pin to the center tap of the resistive divider connected between the OUT pin and ground. During an overvoltage condition, the GATE pin is controlled to maintain a 1.275V threshold at the FB pin. Connect to GND to disable the OV clamp.

**FLT:** Open Collector Fault Output. This pin pulls low after the voltage at the TMR pin has reached the fault threshold of 1.275V. It indicates the pass transistor is about to turn off because either the supply voltage has stayed at an elevated level for an extended period of time (voltage fault) or the device is in an overcurrent condition (current fault). The internal NPN is capable of sinking up to 2mA of current.

**GATE:** N-Channel MOSFET Gate Drive Output. The GATE pin is pulled up by an internal charge pump current source to 13V above the OUT pin. A 14V protection clamp limits this voltage during faults. Both voltage and current amplifiers control the GATE pin to regulate the output voltage and limit the current through the MOSFET.

**GND:** Device Ground.

**OUT:** Output Voltage Sense Input. This pin senses the voltage at the source of the external N-channel MOSFET. The voltage difference between  $V_{CC}$  and OUT sets the fault timer current. When this difference drops below 0.5V, the EN pin goes high impedance.

**OV (LT4363-2):** Overvoltage Comparator Input. When OV is above its threshold of 1.275V, the fault retry function is inhibited even when the TMR pin voltage has reached its retry threshold. As soon as the voltage at OV pin falls below its lower threshold the GATE pin is allowed to turn back on. Connect to GND if unused.

**SHDN:** Shutdown Control Input. The LT4363 can be shutdown to a low current mode by pulling the  $\overline{\text{SHDN}}$  pin below the threshold of 0.4V. Pull this pin above 2.1V or disconnect it to allow the internal current source to turn the part back on. The leakage current to ground at the pin should be limited to no more than 1µA if no external pull up is used to turn the part on. The SHDN pin can be pulled up to 100V or below GND by 60V without damage.

**SNS:** Current Sense Input. Connect this pin to the input of the current sense resistor. The current limit circuit controls the GATE pin to limit the sense voltage between SNS and OUT pins to 50mV. This is reduced to 25mV in a severe fault when OUT is below 2V. When in current limit mode, a current source charges up the TMR pin. The voltage difference with the OUT pin must be limited to less than 30V. Connect to OUT pin if unused.

**TMR:** Fault Timer Input. Connect a capacitor between this pin and ground to set the times for early fault warning, fault turn-off, and cool down periods. The current charging up this pin during fault conditions depends on the voltage difference between the  $V_{CC}$  and OUT pins. When TMR reaches 1.275V, the FLT pin pulls low to indicate the detection of a fault condition. If the condition persists, the pass transistor turns off when TMR reaches the threshold of 1.375V. A 2µA current source then continues to pull the TMR up. When TMR reaches 4.3V, the 2µA current reverses direction and starts to pull the TMR pin low. When TMR reaches the retry threshold of 0.5V, the GATE pin pulls high turning back on the pass transistor for the LT4363-2 version. The GATE pin latches low after fault time out for the LT4363-1. A minimum of 10nF capacitor is needed to compensate the loop.

**UV:** Undervoltage Comparator Input. When UV falls below its threshold of 1.275V, the GATE is pulled down with a 1mA current. When UV rises above 1.275V plus the hysteresis, the pull down current disappears and the GATE pin is pulled up by the internal charge pump. If unused, connect to  $V_{CC}$ .

V<sub>CC</sub>: Positive Supply Voltage Input. The positive supply input ranges from 4V to 80V for normal operation. It can also be pulled below ground by up to 60V during a reverse battery condition, without damaging the part. Shutting down the LT4363 by pulling the SHDN pin to ground will reduce the supply current to 7µA.



### **BLOCK DIAGRAM**







## **OPERATION**

Some power systems must cope with high voltage surges of short duration such as those in vehicles. Load circuitry must be protected from these transients, yet high availability systems must continue operating during these events.

The LT4363 is an overvoltage protection regulator that drives an external N-channel MOSFET as the pass transistor. It operates from a wide supply voltage range of 4V to 80V. It can also be pulled below ground potential by up to 60V without damage. The low power supply requirement of 4V allows it to operate even during cold cranking conditions in automotive applications. The internal charge pump turns on the N-channel MOSFET to supply current to the loads with very little power loss. Two MOSFETs can be connected back to back to replace an inline Schottky diode for reverse input protection. This improves the efficiency and increases the available supply voltage level to the load circuitry during cold crank.

Normally, the pass transistor is fully on, powering the loads with very little voltage drop. When the supply voltage surges too high, the voltage amplifier (VA) controls the gate of the MOSFET and regulates the voltage at the OUT pin to a level that is set by the external resistive divider from the OUT pin to ground and the internal 1.275V reference. A current source starts charging up the capacitor connected at the TMR pin to ground. If the TMR voltage reaches 1.275V, the FLT pin pulls low to indicate impending turn-off due to the overvoltage condition. The pass transistor stays on until TMR reaches 1.375V, at which point the GATE pin pulls low turning off the MOSFET.

A current continues to pull the TMR pin up until it reaches about 4.3V, at which point the current reverses direction and pulls the TMR pin down. For the LT4363-2 version, when the voltage at the TMR pin reaches 0.5V the GATE pin begins rising, turning on the MOSFET. The FLT pin will then return to a high impedance state. For the latch-off version, LT4363-1, both the GATE and FLT pins remain low even after TMR has reached the 0.5V threshold. Allow

sufficient time for TMR to discharge to 0.5V and for the MOSFET to cool before attempting to reset the part. To reset, pull the SHDN pin low for at least 100µs, then pull high with a slew rate of at least 10V/ms.

The fault timer allows the load to continue functioning during short transient events while protecting the MOSFET from being damaged by a long period of supply overvoltage, such as a load dump in vehicles. The timer period varies with the voltage across the MOSFET. A higher voltage corresponds to a shorter fault timer period, helping to keep the MOSFET within its safe operating area (SOA).

The LT4363 senses an overcurrent condition by monitoring the voltage across an optional sense resistor placed between the SNS and OUT pins. An active current limit circuit (IA) controls the GATE pin to limit the sense voltage to 50mV, if the OUT pin potential is above 2V. In the case of a severe output short that brings OUT below 2V, the servo sense voltage is reduced to 25mV to reduce the stress on the pass transistor. During current limit, the current charging the TMR capacitor is about 5 times the current during an overvoltage event. The FLT pin pulls low when the TMR voltage reaches 1.275V and the MOSFET is turned off when it reaches 1.375V. The MOSFET turns back on and the FLT pin returns to a high impedance state after TMR has reached the 0.5V threshold for the LT4363-2 version. For the latch-off version, LT4363-1, both the GATE and FLT pins remain low even after TMR has reached the 0.5V threshold. Reset the part in the same way as in overvoltage time-out case.

An accurate undervoltage comparator keeps the GATE pin low until the voltage at the UV pin is above the 1.275V threshold. An overvoltage comparator prevents the MOSFET from turning on after fault time-out while the voltage at the OV pin is still above 1.275V for the LT4363-2. The SHDN pin turns off the pass transistor and all the internal circuitry, reducing the supply current to a mere 7µA.

The LT4363 limits the voltage and current delivered to the load during supply transient or output overload events. The total fault timer period is set to ride through short-duration faults, while longer events cause the output to shut off and protect the MOSFET pass device from damage. The MOSFET provides a low resistance path from the input to the load during normal operation, while in fault conditions it operates as a series regulator.

#### **Overvoltage Fault**

The LT4363 limits the voltage at the output during an overvoltage at the input. An internal amplifier regulates the GATE pin to maintain 1.275V at the FB pin. During this interval the MOSFET is on and supplies current to the load. This allows uninterrupted operation during short overvoltage events. If the overvoltage condition persists, the timer causes the MOSFET to turn off.

#### **Overcurrent Fault**

The LT4363 features and adjustable current limit that protects against output short circuits or excessive load current. During an overcurrent event, the GATE pin is regulated to limit the current sense voltage across the SNS and OUT pins to 50mV. In the case of a severe short at the output, where OUT is less than 2V, the current sense voltage is reduced to 25mV to further reduce power dissipation in the MOSFET. If the overcurrent condition persists, the timer causes the MOSFET to turn off.

#### **Fault Timer Overview**

Overvoltage and overcurrent conditions are limited in duration by an adjustable timer. A capacitor at the TMR pin sets the delay time before a fault condition is reported at the FLT pin as well as the overall delay before the MOSFET is turned off. The same capacitor also sets the cool down time before the MOSFET is allowed to turn back on.

When either an overvoltage or overcurrent fault condition occurs, a current source charges the TMR pin capacitor. The exact current level varies as a function of the type of fault and the  $V_{DS}$  voltage drop across the MOSFET. This scheme takes better advantage of the MOSFET's available Safe Operating Area (SOA) than would a fixed timer current.

The TMR pin is biased to 0.5V under normal operating

conditions. In the presence of a fault the timer first charges to 1.275V, and then enters the early warning phase of operation. At this point the FLT pin pulls low and after charging to 1.375V, the timer shuts off the MOSFET. The warning phase is indicated by FLT low and gives time for the load to perform house-keeping chores such as data storage in anticipation of impending power loss. After faulting off, the timer enters the cool down phase. At the end of the cool down period the LT4363-1 remains off until reset, while the LT4363-2 automatically restarts. For the LT4363-2 retry is inhibited if the OV pin is greater than 1.275V. This prevents motorboating in the event there is a sustained input overvoltage condition.

#### **Fault Timer Operation in Overvoltage**

In the presence of an overvoltage condition when the LT4363 regulates the output voltage, the timer charges from 0.5V to 1.275V with a current that varies as a function of  $V_{DS}$  (see Figure 1).  $V_{DS}$  is inferred from the drop across  $V_{CC}$  and OUT. The timer current increases linearly from around 4µA with  $V_{DS} \le 0.5V$ , to 50µA with  $V_{DS} = 75V$ . Because  $V_{DS}$  is measured indirectly, clamping or filtering at the  $V_{CC}$  pin affects the timer current response. A graph of Overvoltage TMR Current vs ( $V_{CC} - V_{OUT}$ ) is shown in the Typical Performance Characteristics.

When TMR reaches 1.275V, the FLT pin is latched low as an early warning of impending shutdown. The timer current is cut to a fixed value of 6µA and continues to run until TMR reaches 1.375V, producing a fixed early warning period given by:

$$
C_{TMR} = t_{WARMING} \cdot \frac{6 \mu A}{100 mV}
$$

When TMR reaches 1.375V, the MOSFET is turned off and allowed to cool for an extended period. The total elapsed time between the onset of output regulation and turn-off is given by:

$$
t_{REG} = C_{TMR} \cdot \left(\frac{0.775V}{I_{TMR}} + \frac{100mV}{6\mu A}\right)
$$

4363fb Because  $I<sub>TMR</sub>$  is a function of  $V<sub>CC</sub> - V<sub>OUT</sub>$ , the exact time in regulation depends upon the input waveform and the time required for the output voltage to come into regulation.



#### **Fault Timer Operation in Overcurrent**

TMR pin behavior in overcurrent is substantially the same as in overvoltage. In the presence of an overcurrent condition when the LT4363 regulates the output current, the timer charges from 0.5V to 1.275V with a current that varies as a function of  $V_{DS}$  (see Figure 2). The current is about 5 times the value produced in overvoltage, under similar conditions  $V_{DS}$ , increasing linearly from 8 $\mu$ A with  $V_{DS}$  < 0.5V to 260µA with  $V_{DS}$  = 80V.  $V_{DS}$  is inferred from the drop across  $V_{CC}$  and OUT. Because  $V_{DS}$  is measured indirectly, clamping or filtering at the  $V_{CC}$  pin affects the timer current response. A graph of Overcurrent TMR Current vs ( $V_{CC} - V_{OUT}$ ) is shown in the Typical Performance Characteristics.









When TMR reaches 1.275V, the FLT pin is latched low as an early warning of impending shutdown. But unlike the overvoltage case, the timer current is not reduced and instead continues unabated until TMR reaches 1.375V, producing an early warning period given by:

$$
C_{TMR} = t_{WARMING} \cdot \frac{I_{TMR}}{100mV}
$$

When TMR reaches 1.375V, the MOSFET is turned off and allowed to cool for an extended period. The total elapsed time between the onset of current limiting and turn-off is given by:

$$
t_{LIM} = C_{TMR} \cdot \frac{0.875V}{I_{TMR}}
$$

Because  $I_{TMR}$  is a function of  $V_{CC} - V_{OUT}$ , the exact time in current limit depends upon the input waveform and the time required for the output current to come into regulation.

#### **Cool Down Phase**

Cool Down behavior is the same whether initiated by overvoltage or overcurrent. During the cool down phase, the timer continues to charge from 1.375V to 4.3V with 2µA, and then discharges back down to 0.5V with 2µA, for a total equivalent voltage swing of 6.725V. The cool down time is given by:

$$
t_{\text{COOL}} = C_{\text{TMR}} \cdot \frac{2.925V + 3.8V}{2\mu A}
$$

Up to this point the operation of the LT4363-1 and LT4363-2 is the same. Behavior at the end of the cool down phase and in response to the  $\overline{\text{SHDN}}$  pin is entirely different.

At the end of the cool down phase the LT4363-1 remains latched off and FLT remains low. It may be restarted by pulling the SHDN pin low for at least 100µs or by cycling power. The cool down phase may be interrupted at anytime by pulling  $\overline{\text{SHDN}}$  low for at least 1s/ $\mu$ F of  $\text{C}_{\text{TMR}}$ ; the LT4363-1 will restart when SHDN goes high.

The LT4363-2 will automatically retry at the end of the cool down phase. Retry is inhibited if the OV pin is above 1.275V; this prevents repetitive retries while the input is held in a sustained overvoltage condition. Retry is auto-





matically initiated once the OV pin falls below 1.268V. OV has no effect on initial start-up when power is first applied and upon exiting shutdown. The cool down phase may be interrupted in the LT4363-2 by pulling SHDN low for at least  $1s/\mu F$  of  $C_{TMR}$ .

For both the LT4363-1 and LT4363-2 the FLT pin goes high in shutdown and is cleared high when power is first applied to  $V_{CC}$ . If  $\overline{FLT}$  is set low, it can be reset during the cool down phase by pulling SHDN low for at least 1s/µF of  $G<sub>TIME</sub>$ .

#### **Intermittent Fault Conditions**

Brief overvoltage or overcurrent conditions interrupt the operation of the timer. If the TMR pin has not yet reached 1.275V when the input falls below the regulation value or drops out of current limit, the timer capacitor is discharged back to 0.5V with a 2µA current sink. If the TMR voltage crosses 1.275V FLT is set low. If the overvoltage or overcurrent abates before reaching 1.375V, the timer capacitor discharges with 2µA back to 0.5V, whereupon FLT resets high. If several short overvoltage or overcurrent events occur in rapid succession, the timer capacitor will integrate the charging and discharging currents.

#### **MOSFET Selection**

The LT4363 drives an N-channel MOSFET to conduct the load current. The important features of the MOSFET are on-resistance  $R_{DS(ON)}$ , the maximum drain-source voltage  $V_{\rm (BR)DSS}$ , the threshold voltage, and the SOA.

The maximum allowable drain-source voltage must be higher than the supply voltage. If the output is shorted to ground or during an overvoltage event, the full supply voltage will appear across the MOSFET.

The gate drive for the MOSFET is guaranteed to be more than 10V and less than 16V for those applications with  $V_{CC}$ higher than 9V. This allows the use of standard threshold voltage N-channel MOSFETs. For systems with  $V_{CC}$  less than 9V, a logic level MOSFET is required since the gate drive can be as low as 4.5V.

The SOA of the MOSFET must encompass all fault conditions. In normal operation the pass transistor is fully on, dissipating very little power. But during either overvoltage or overcurrent faults, the GATE pin is controlled to regulate either the output voltage or the current through the MOSFET. Large current and high voltage drop across the MOSFET can coexist in these cases. The SOA curves of the MOSFET must be considered carefully along with the selection of the fault timer capacitor.

#### **Transient Stress in the MOSFET**

During an overvoltage event, the LT4363 drives a series pass MOSFET to regulate the output voltage at an acceptable level. The load circuitry may continue operating throughout this interval, but only at the expense of dissipation in the MOSFET pass device. MOSFET dissipation or stress is a function of the input voltage waveform, regulation voltage and load current. The MOSFET must be sized to survive this stress.

Most transient event specifications use the prototypical waveshape shown in Figure 3, comprising a linear ramp of rise time  $t_r$ , reaching a peak voltage of  $V_{PK}$  and exponentially decaying back to  $V_{IN}$  with a time constant of τ. A common automotive transient specification has constants of  $t_r = 10 \mu s$ ,  $V_{PK} = 80V$  and  $\tau = 1$ ms. A surge condition known as *load dump* commonly has constants of  $t_r$  = 5ms,  $V_{PK}$  = 60V and  $\tau$  = 200ms.

MOSFET stress is the result of power dissipated within the device. For long duration surges of 100ms or more, stress is increasingly dominated by heat transfer; this is a matter of device packaging and mounting, and heat sink thermal mass. This is best analyzed by simulation, using the MOSFET thermal model.

For short duration transients of less than 100ms, MOSFET survival is increasingly a matter of safe operating area







(SOA), an intrinsic property of the MOSFET. SOA quantifies the time required at any given condition of  $V_{DS}$  and  $I_D$  to raise the junction temperature of the MOSFET to its rated maximum. MOSFET SOA is expressed in units of watt-squared-seconds ( $P^2t$ ). This figure is essentially constant for intervals of less than 100ms for any given device type, and rises to infinity under DC operating conditions. Destruction mechanisms other than bulk die temperature distort the lines of an accurately drawn SOA graph so that  $P^2$ t is not the same for all combinations of I<sub>D</sub> and V<sub>DS</sub>. In particular  $P^2$ t tends to degrade as  $V_{DS}$  approaches the maximum rating, rendering some devices useless for absorbing energy above a certain voltage.

When a fast input voltage step occurs, the current through the pass transistor to supply the load and charge up the output capacitor can be high enough to trigger an overcurrent event. The gate pulls low to 1V above the OUT pin, turning off the MOSFET momentarily. The internal charge pump will then start to pull the GATE pin high and turn on the MOSFET to support the load current and charge up the OUT pin. The fault timer may not start yet because the current level is below the overcurrent limit threshold and the output voltage has not reached the servo voltage. This extra stress needs to be included in calculating the overall stress level of the MOSFET.

#### **Calculating Transient Stress**

To select a MOSFET suitable for any given application, the SOA stress must be calculated for each input transient which shall not interrupt operation. It is then a simple matter to choose a device which has adequate SOA to survive the maximum calculated stress.  $P^2$ t for a prototypical transient waveform is calculated as follows (Figure 4):



**Figure 4. Safe Operating Area Required to Survive Prototypical Transient Waveform**

Let

a = VREG – VIN b = VPK – VIN (VIN = Nominal Input Voltage)

Then

$$
P^{2}t = I_{LOAD}^{2}
$$
  
\n
$$
\left[\frac{1}{3}t_{r} \frac{(b-a)^{3}}{b} + \frac{1}{2}\tau\left(2a^{2}\ln\frac{b}{a} + 3a^{2} + b^{2} - 4ab\right)\right]
$$

Typically  $V_{REG} \approx V_{IN}$  and  $\tau \gg t_r$  simplifying the above to

$$
P^{2}t = \frac{1}{2}I_{L0AD}^{2}(V_{PK} - V_{REG})^{2} \tau
$$
 [W<sup>2</sup>s]

For the transient conditions of  $V_{PK}$  = 80V,  $V_{IN}$  = 12V, V<sub>REG</sub> = 16V,  $t_r$  = 10µs and  $\tau$  = 1ms, and a load current of  $3A$ , P<sup>2</sup>t is 18.4W<sup>2</sup>s – easily handled by a MOSFET in a DPAK package. The  $P^2t$  of other transient waveshapes is evaluated by integrating the square of MOSFET power over time. LTSpice can be used to simulate timer behavior for more complex transients and cases where overvoltage and overcurrent faults coexist.

### **Calculating Short-Circuit Stress**

SOA stress must also be calculated for short-circuit conditions. Short-circuit  $P^2t$  is given by:

$$
P^{2}t = \left(\Delta V_{DS} \cdot \frac{\Delta V_{SNS}}{R_{SNS}}\right)^{2} \cdot t_{TMR} \qquad [W^{2}s]
$$

Where  $\Delta V_{DS}$  is the voltage across the MOSFET, and  $\Delta V_{SNS}$ is the SNS pin threshold, and  $t_{TMR}$  is the overcurrent timer interval.

For V<sub>IN</sub> = 15V,  $\Delta V_{DS}$  = 13V (V<sub>OUT</sub> = 2V),  $\Delta V_{SNS}$  = 50mV,  $R_{SNS}$  = 12m $\Omega$  and  $C_{TMR}$  = 100nF, P<sup>2</sup>t is 6.3W<sup>2</sup>s – less than the transient SOA calculated in the previous example. Nevertheless, to account for circuit tolerances this figure should be doubled to 12.6W2s.



#### **Limiting Inrush Current and GATE Pin Compensation**

The LT4363 limits the inrush current to any load capacitance by controlling the GATE pin voltage slew rate. An external capacitor can be connected from GATE to ground to reduce the inrush current at the expense of slower turn-off time. The gate capacitor is set at:

$$
C1 = \frac{I_{GATE(UP)}}{I_{INRUSH}} \cdot C_L
$$

The LT4363 does not need extra compensation components at the GATE pin for stability during an overvoltage or overcurrent event. With transient input voltage slew rates faster than 5V/µs, a gate capacitor, C1, to ground is needed to prevent self enhancement of the N-channel MOSFET.

The extra gate capacitance slows down the turn off time during fault conditions and may allow excessive current during an output short event. An extra resistor, R1, in series with the gate capacitor can improve the turn off time. A diode, D1, should be placed across R1 with the cathode connected to C1 as shown in Figure 5.



#### **Reverse Input Protection**

A blocking diode is commonly employed to protect the load when reverse input is possible, such as in automotive applications. This diode causes extra power loss, generates heat, and reduces the available supply voltage range. During cold crank, the extra voltage drop across the diode is particularly undesirable.

The LT4363 is designed to withstand reverse voltage without damage to itself. The  $V_{CC}$ ,  $\overline{SHDN}$ , UV, and OV pins can withstand up to 60V of DC voltage below the GND potential. Back-to-back MOSFETs must be used to block the current path through Q1's body diode (Figure 6). Figure 7 shows the approach with a P-channel MOSFET in place of Q2.



**Figure 5. External GATE network**

#### **Undervoltage/Overvoltage Comparators**

The LT4363 has both undervoltage and overvoltage comparators that can be used to sense the input supply voltage. When the voltage at the UV pin is below the 1.275V threshold, the GATE pin is held low to keep the external MOSFET off. The supply voltage at the  $V_{CC}$  pin should be at least 4V for the UV comparator to function.

The overvoltage comparator prevents the LT4363-2 from restarting if the voltage at the OV pin is above the 1.275V



**Figure 6. Overvoltage Regulator with N-channel MOSFET Reverse Input Protection**

15



**Figure 7. Overvoltage Regulator with P-channel MOSFET Reverse Input Protection**

#### **Shutdown**

The LT4363 can be shut down to a low current mode when the voltage at the  $\overline{\text{SHDN}}$  pin is pulled below the shutdown threshold of 0.4V. The quiescent current drops down to 7µA with internal circuitry turned off.

The  $\overline{\text{SHDN}}$  pin can be pulled up to 100V or below GND by up to 60V without damage. Leaving the pin open allows an internal current source to pull it up and turn on the part while clamping the pin to 2.2V. The leakage current at the pin should be limited to no more than 1µA if no pull up device is used to help turn it on.

#### **Supply Transient Protection**

The LT4363 is tested to operate to 80V and guaranteed to be safe from damage up to 100V. Nevertheless, voltage transients above 100V may cause permanent damage. During a short-circuit condition, the large change in current flowing through power supply traces and associated wiring can cause inductive voltage transients which could exceed 100V. To minimize the voltage transients, the power trace parasitic inductance should be minimized by using wide traces. A small RC filter, in Figure 8, at the  $V_{CC}$  pin will clamp the voltage spikes.



**Figure 8. Overvoltage Regulator with Input Voltage Detection**

Another way to limit transients above 100V at the  $V_{CC}$ pin is to use a Zener diode and a resistor, D1 and R7 in Figure 8. The Zener diode limits the voltage at the pin while the resistor limits the current through the diode to a safe level during the surge. However, D1 can be omitted if the filtered voltage, due to R7 and C1, at the  $V_{CC}$  pin is below 100V. The inclusion of R7 in series with the  $V_{CC}$  pin will increase the minimum required voltage at  $V_{IN}$  due to the extra voltage drop across it. This voltage drop is due to the supply current of the LT4363 and the leakage current of D1.

A total bulk capacitance of at least 22µF low ESR electrolytic is required close to the source pin of MOSFET Q1. In addition, the bulk capacitance should be at least 10 times larger than the total ceramic bypassing capacitor on the input of the DC/DC converter.

#### **Layout Considerations**

To achieve accurate current sensing, Kelvin connection to the current sense resistor  $(R_{SNS}$  in Figure 8) is recommended. The minimum trace width for 1 oz copper foil is 0.02" per amp to ensure the trace stays at a reasonable temperature. 0.03" per amp or wider is recommended. Note that 1oz copper exhibits a sheet resistance of about 530µΩ/square. Small resistances can cause large errors in high current applications. Noise immunity will be improved



4363fb

significantly by locating resistive dividers close to the pins with short  $V_{CC}$  and GND traces.

#### **Design Example**

As a design example, take an application with the following specifications:  $V_{CC}$  = 8V to 14V DC with a transient of 150V and decay time constant (τ) of 400ms,  $V_{\text{OUT}} \leq 27V$ , current limit ( $I_{LIM}$ ) at 5A, low battery detection of 6V, input overvoltage level at 60V, and 1ms of overvoltage early warning (Figure 8).

Selection of SMAJ58A for D1 will limit the voltage at the  $V_{CC}$  pin to less than 71V during 150V surge. The minimum required voltage at the V<sub>CC</sub> pin is 4V when V<sub>IN</sub> is at 8V; the supply current for LT4363 is 1.5mA. The maximum value for R7 to ensure proper operation is:

$$
R7 = \frac{8V - 4V}{1.5mA} = 2.67k\Omega
$$

Select 1k $\Omega$  for R7 to accommodate all conditions.

The maximum current through R7 into D1 is then calculated as:

$$
I_{D1} = \frac{150V - 64V}{1k\Omega} = 86mA
$$

which is easily handled by the SMAJ58A for more than 500ms.

With 0.1µF of bypass capacitance, C2, along with 1k of R7, high voltage transients up to 200V with a pulse width less than 10 $\mu$ s are filtered out at the V<sub>CC</sub> pin.

Next, calculate the resistive divider value to limit  $V_{\text{OUT}}$  to 27V during an overvoltage event:

$$
V_{REG} = \frac{1.275V \cdot (R1 + R2)}{R2} = 27V
$$

Set the current through R1 and R2 during the overvoltage condition to 250µA.

$$
R2 = \frac{1.275V}{250\mu A} = 5k\Omega
$$

Choose 4.99kΩ for R2.

$$
R1 = \frac{(27V - 1.275V) \cdot R2}{1.275V} = 100.7k\Omega
$$

The nearest standard value for R1 is 100kΩ.

Next calculate the sense resistor,  $R_{SNS}$ , value:

$$
R_{\text{SNS}} = \frac{50 \text{mV}}{I_{\text{LIM}}} = \frac{50 \text{mV}}{5 \text{A}} = 10 \text{m}\Omega
$$

 $C_{\text{TMR}}$  is then chosen for 1ms of early warning time:

$$
C_{TMR} = \frac{1ms \cdot 6\mu A}{100mV} = 60nF
$$

The nearest standard value for  $C_{TMR}$  is 47nF.

Finally, calculate R4, R5, and R6 for 6V low battery detection and 60V input overvoltage level:

$$
6V \cdot \frac{R5 + R6}{R4 + R5 + R6} = 1.275V
$$

$$
60V \cdot \frac{R6}{R4 + R5 + R6} = 1.275V
$$

Choose 10kΩ for R6.

$$
R4 + R5 = \frac{60V \cdot 10k\Omega}{1.275V} - 10k\Omega = 460.6k\Omega
$$
  
R5 = 1.275V \cdot \frac{460.6k\Omega + 10k\Omega}{6V} - 10k\Omega = 90k\Omega

 $R4 = 460.6k\Omega - 90k\Omega = 370.6k\Omega$ 

Select 90.9kΩ for R5 and 374kΩ for R4.

The pass transistor, Q1, should be chosen to withstand a short-circuit with  $V_{CC}$  = 14V. In the case of a severe output short where  $V_{\text{OUT}} = 0V$ , the total overcurrent fault time is:

$$
t_{OC} = \frac{47nF \cdot 0.875V}{45.5 \mu A} = 0.904 \text{ms}
$$

17

The power dissipation in Q1 is:

$$
P = \frac{14V \cdot 25mV}{10m\Omega} = 35W
$$

During an output overload or soft short, the voltage at the OUT pin could stay at 2V or higher. The total overcurrent fault time when  $V_{OUT}$  = 2V is:

$$
t_{OC} = \frac{47nF \cdot 0.875V}{40 \mu A} = 1.028ms
$$

The power dissipation in Q1 is:

$$
P = \frac{(14V - 2V) \cdot 50mV}{10m\Omega} = 60W
$$

These conditions are well within the Safe Operating Area of the FDB33N25.

### Typical Applications



**Overvoltage Regulator with Output Keep Alive During Shutdown**



### Typical Applications



**2.5A, 48V Hot Swap with Overvoltage Output Regulation at 72V**

**2.5A, 28V Hot Swap with Overvoltage Output Regulation at 36V**





### Typical Applications



#### **Overvoltage Regulator with Reverse Input Protection Up to –80V**

#### **Overvoltage Regulator with 250V Surge Protection**







**CYLINEAR** 

### Package Description

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



ON THE TOP AND BOTTOM OF PACKAGE



### Package Description

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

**S Package 16-Lead Plastic Small Outline (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1610 Rev G)



4. PIN 1 CAN BE BEVEL EDGE OR A DIMPLE



### Revision History



