

LT6402-20

## FEATURES

- 300 MHz –3dB Bandwidth
- Fixed Gain of 20dB
- Low Distortion: 51dBm OIP3, –81dBc HD3 (20MHz, 2V<sub>P-P</sub>)
- Low Noise: 12.4dB NF,  $e_n = 1.9nV/\sqrt{Hz}$  (20MHz)
- Differential Inputs and Outputs
- Additional Filtered Outputs
- Adjustable Output Common Mode Voltage
- DC- or AC-Coupled Operation
- Minimal Support Circuitry Required
- Small 0.75mm Profile 16-Lead 3mm × 3mm QFN Package

## **APPLICATIONS**

- Differential ADC Driver for: Imaging Communications
- Differential Driver/Receiver
- Single Ended to Differential Conversion
- Differential to Single Ended Conversion
- Level Shifting
- IF Sampling Receivers
- SAW Filter Interfacing/Buffering

**TYPICAL APPLICATION** 

T, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# 300MHz Low Distortion, Low Noise Differential Amplifier/ ADC Driver ( $A_V = 20$ dB)

## DESCRIPTION

The LT®6402-20 is a low distortion, low noise differential amplifier/ADC driver for use in applications from DC to 300MHz. The LT6402-20 has been designed for ease of use, with minimal support circuitry required. Exceptionally low input-referred noise and low distortion (with either single-ended or differential inputs) make the LT6402-20 an excellent solution for driving high speed 12-bit and 14-bit ADCs. In addition to the normal unfiltered outputs (+OUT and -OUT), the LT6402-20 has a built-in 75MHz differential low pass filter and an additional pair of filtered outputs (+OUTFILTERED, -OUTFILTERED) to reduce external filtering components when driving high speed ADCs. The output common mode voltage is easily set via the V<sub>OCM</sub> pin, eliminating an output transformer or AC-coupling capacitors in many applications.

The LT6402-20 is designed to meet the demanding requirements of communications transceiver applications. It can be used as a differential ADC driver, a general-purpose differential gain block, or in other applications requiring differential drive. The LT6402-20 can be used in data acquisition systems required to function at frequencies down to DC.

The LT6402-20 operates on a 5V supply and consumes 30mA. It comes in a compact 16-lead  $3mm \times 3mm$  QFN package and operates over a  $-40^{\circ}C$  to  $85^{\circ}C$  temperature range.



#### Distortion vs Frequency, Differential Input, No R<sub>LOAD</sub>



LINEAR TECHNOLOGY

## **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                                                                      |
|-------------------------------------------------------------------------------|
| Total Supply Voltage (V <sub>CCA</sub> /V <sub>CCB</sub> /V <sub>CCC</sub> to |
| V <sub>EEA</sub> /V <sub>EEB</sub> /V <sub>EEC</sub> )5.5V                    |
| Input Current (+INA, –INA, +INB, –INB,                                        |
| V <sub>OCM</sub> , <u>ENABLE</u> )±10mA                                       |
| Output Current (Continuous)                                                   |
| +0UT, -0UT±100mA                                                              |
| +OUTFILTERED, -OUTFILTERED±30mA                                               |
| Output Short Circuit Duration (Note 2) Indefinite                             |
| Operating Temperature Range (Note 3)40°C to 85°C                              |
| Specified Temperature Range (Note 4)40°C to 85°C                              |
| Storage Temperature Range65°C to 125°C                                        |
| Junction Temperature 125°C                                                    |
| Lead Temperature Range (Soldering 10 sec) 300°C                               |
|                                                                               |

## PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

**DC ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25$ °C.  $V_{CCA} = V_{CCB} = V_{CCC} = 5V$ ,  $V_{EEA} = V_{EEB} = V_{EEC} = 0V$ , ENABLE = 0.8V, +INA shorted to +INB (+IN), -INA shorted to -INB (-IN),  $V_{OCM} = 2.2V$ , Input common mode voltage = 2.2V, no  $R_{LOAD}$  unless otherwise noted.

| SYMBOL                                                                                        | PARAMETER                  | CONDITIONS                                                                                    |   | MIN         | ТҮР  | MAX         | UNITS                                |
|-----------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------|---|-------------|------|-------------|--------------------------------------|
| Input/Output Characteristics (+INA, +INB, -INA, -INB, +OUT, -OUT, +OUTFILTERED, -OUTFILTERED) |                            |                                                                                               |   |             |      |             |                                      |
| GDIFF                                                                                         | Gain                       | Differential (+OUT, -OUT), V <sub>IN</sub> = ±160mV<br>Differential                           | • | 18.9        | 20   | 20.9        | dB                                   |
| V <sub>SWINGMIN</sub>                                                                         |                            | Single-Ended +OUT, -OUT, +OUTFILTERED,<br>-OUTFILTERED, V <sub>IN</sub> = ±600mV Differential | • |             | 0.25 | 0.35<br>0.5 | V<br>V                               |
| V <sub>SWINGMAX</sub>                                                                         |                            | Single-Ended +OUT, -OUT, +OUTFILTERED,<br>-OUTFILTERED, V <sub>IN</sub> = ±600mV Differential | • | 3.4<br>3.3  | 3.6  |             | V<br>V                               |
| V <sub>SWINGDIFF</sub>                                                                        | Output Voltage Swing       | Differential (+OUT, -OUT), V <sub>IN</sub> = ±600mV<br>Differential                           | • | 6.1<br>5.6  | 7    |             | V <sub>P-P</sub><br>V <sub>P-P</sub> |
| I <sub>OUT</sub>                                                                              | Output Current Drive       |                                                                                               | • | ±30         | ±35  |             | mA                                   |
| V <sub>OS</sub>                                                                               | Input Offset Voltage       |                                                                                               | • | -6.5<br>-10 | 1    | 6.5<br>10   | mV<br>mV                             |
| TCV <sub>OS</sub>                                                                             | Input Offset Voltage Drift | T <sub>MIN</sub> to T <sub>MAX</sub>                                                          |   |             | 2.5  |             | µV/°C                                |



**DC ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}$ C.  $V_{CCA} = V_{CCB} = V_{CCC} = 5$ V,  $V_{EEA} = V_{EEB} = V_{EEC} = 0$ V, ENABLE = 0.8V, +INA shorted to +INB (+IN), -INA shorted to -INB (-IN),  $V_{0CM} = 2.2$ V, Input common mode voltage = 2.2V, no  $R_{LOAD}$  unless otherwise noted.

| SYMBOL               | PARAMETER                                           | CONDITIONS                                                                                                               |   | MIN        | ТҮР | MAX        | UNITS      |
|----------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---|------------|-----|------------|------------|
| I <sub>VRMIN</sub>   | Input Voltage Range, MIN                            | Single-Ended                                                                                                             | ٠ |            |     | 0.9        | V          |
| I <sub>VRMAX</sub>   | Input Voltage Range, MAX                            | Single-Ended                                                                                                             | ٠ | 3.9        |     |            | V          |
| R <sub>INDIFF</sub>  | Input Resistance                                    |                                                                                                                          | ٠ | 77         | 100 | 122        | Ω          |
| CINDIFF              | Input Capacitance                                   |                                                                                                                          |   |            | 1   |            | pF         |
| CMRR                 | Common Mode Rejection Ratio                         | Input Common Mode 0.9V to 3.9V                                                                                           | • | 45         | 70  |            | dB         |
| R <sub>OUTDIFF</sub> | Output Resistance                                   |                                                                                                                          |   |            | 0.3 |            | Ω          |
| COUTDIFF             | Output Capacitance                                  |                                                                                                                          |   |            | 0.8 |            | pF         |
| Common Mod           | de Voltage Control (V <sub>OCM</sub> Pin)           |                                                                                                                          |   |            |     |            |            |
| GCM                  | Common Mode Gain                                    | Differential (+OUT, -OUT), V <sub>OCM</sub> = 1.2V to 3.6V<br>Differential (+OUT, -OUT), V <sub>OCM</sub> = 1.4V to 3.4V | • | 0.9<br>0.9 | 1   | 1.1<br>1.1 | V/V<br>V/V |
| V <sub>OCMMIN</sub>  | Output Common Mode Voltage<br>Adjustment Range, MIN |                                                                                                                          | • |            |     | 1.2<br>1.4 | V<br>V     |
| V <sub>OCMMAX</sub>  | Output Common Mode Voltage<br>Adjustment Range, MAX | Single-Ended                                                                                                             | • | 3.6<br>3.4 |     |            | V<br>V     |
| V <sub>OSCM</sub>    | Output Common Mode Offset<br>Voltage                | Measured from V <sub>OCM</sub> to Average of +OUT and –OUT                                                               |   | -30        | 4   | 30         | mV         |
| IBIASCM              | V <sub>OCM</sub> Input Bias Current                 |                                                                                                                          | ٠ |            | 5   | 15         | μA         |
| R <sub>INCM</sub>    | V <sub>OCM</sub> Input Resistance                   |                                                                                                                          | ٠ | 0.8        | 3   |            | MΩ         |
| CINCM                | V <sub>OCM</sub> Input Capacitance                  |                                                                                                                          |   |            | 1   |            | pF         |
| ENABLE Pin           |                                                     |                                                                                                                          |   |            |     |            |            |
| V <sub>IL</sub>      | ENABLE Input Low Voltage                            |                                                                                                                          | • |            |     | 0.8        | V          |
| V <sub>IH</sub>      | ENABLE Input High Voltage                           |                                                                                                                          | ٠ | 2          |     |            | V          |
| IIL                  | ENABLE Input Low Current                            | ENABLE = 0.8V                                                                                                            | ٠ |            |     | 0.5        | μA         |
| I <sub>IH</sub>      | ENABLE Input High Current                           | ENABLE = 2V                                                                                                              | ٠ |            | 1   | 3          | μA         |
| Power Supply         | I                                                   |                                                                                                                          |   |            |     |            |            |
| Vs                   | Operating Range                                     |                                                                                                                          | ٠ | 4          | 5   | 5.5        | V          |
| I <sub>S</sub>       | Supply Current                                      | ENABLE = 0.8V                                                                                                            | • | 24         | 30  | 37         | mA         |
| ISDISABLED           | Supply Current (Disabled)                           | ENABLE = 2V                                                                                                              | ٠ |            | 250 | 500        | μA         |
| PSRR                 | Power Supply Rejection Ratio                        | 4V to 5.5V                                                                                                               | ٠ | 55         | 90  |            | dB         |



**AC ELECTRICAL CHARACTERISTICS**  $T_A = 25$ °C,  $V_{CCA} = V_{CCC} = 5V$ ,  $V_{EEA} = V_{EEB} = V_{EEC} = 0V$ , ENABLE = 0.8V, +INA shorted to +INB (+IN), -INA shorted to -INB (-IN),  $V_{OCM} = 2.2V$ , Input common mode voltage = 2.2V, no  $R_{LOAD}$  unless otherwise noted.

| SYMBOL               | PARAMETER                                  | CONDITIONS                                                                                                    | MIN | ТҮР  | MAX | UNITS  |
|----------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| Input/Output (       | Characteristics                            |                                                                                                               |     |      |     |        |
| -3dBBW               | –3dB Bandwidth                             | 20mV <sub>P-P</sub> Differential (+OUT, -OUT)                                                                 | 200 | 300  |     | MHz    |
| 0.1dBBW              | Bandwidth for 0.1dB Flatness               | 20mV <sub>P-P</sub> Differential (+OUT, -OUT)                                                                 |     | 30   |     | MHz    |
| 0.5dBBW              | Bandwidth for 0.5dB Flatness               | 20mV <sub>P-P</sub> Differential (+OUT, -OUT)                                                                 |     | 80   |     | MHz    |
| SR                   | Slew Rate                                  | 3.2V <sub>P-P</sub> Differential (+OUT, -OUT)                                                                 |     | 400  |     | V/µs   |
| t <sub>s1%</sub>     | 1% Settling                                | 1% Settling for a 1V <sub>P-P</sub> Differential Step<br>(+0UT, -OUT)                                         |     | 8    |     | ns     |
| t <sub>ON</sub>      | Turn-On Time                               |                                                                                                               |     | 100  |     | ns     |
| t <sub>OFF</sub>     | Turn-Off Time                              |                                                                                                               |     | 1    |     | μs     |
| Common Mod           | e Voltage Control (V <sub>OCM</sub> Pin)   |                                                                                                               |     |      |     |        |
| -3dBBW <sub>CM</sub> | Common Mode Small-Signal –3dB<br>Bandwidth | 0.1V $_{\text{P-P}}$ at V $_{\text{OCM}},$ Measured Single-Ended at +OUT and –OUT                             |     | 200  |     | MHz    |
| SR <sub>CM</sub>     | Common Mode Slew Rate                      | 1.3V to 3.4V Step at V <sub>OCM</sub>                                                                         |     | 250  |     | V/µs   |
| Noise/Harmor         | nic Performance Input/Output Characteristi | ĊŚ                                                                                                            |     |      |     |        |
| 10MHz Signal         |                                            |                                                                                                               |     |      |     |        |
|                      | Second/Third Harmonic Distortion           | 2V <sub>P-P</sub> Differential (+OUTFILTERED, –OUTFILTERED)                                                   |     | -85  |     | dBc    |
|                      |                                            | 2V <sub>P-P</sub> Differential (+OUT, –OUT)                                                                   |     | -85  |     | dBc    |
|                      | Third-Order IMD                            | 2V <sub>P-P</sub> Differential Composite (+OUTFILTERED,<br>-OUTFILTERED), f1 = 9.5MHz, f2 = 10.5MHz           |     | -93  |     | dBc    |
| OIP3 <sub>10M</sub>  | Output Third-Order Intercept               | Differential (+OUTFILTERED, -OUTFILTERED),<br>f1 = 9.5MHz, f2 = 10.5MHz (Note 5)                              |     | 49.5 |     | dBm    |
| NF                   | Noise Figure                               | Measured Using DC954A Demo Board                                                                              |     | 12.3 |     | dB     |
| e <sub>n10M</sub>    | Input Referred Noise Voltage Density       |                                                                                                               |     | 1.85 |     | nV/√Hz |
|                      | 1dB Compression Point                      | $R_L = 100\Omega$ (Note 5)                                                                                    |     | 19.5 |     | dBm    |
| 20MHz Signal         | · ·                                        |                                                                                                               |     |      |     |        |
|                      | Second/Third Harmonic Distortion           | 2V <sub>P-P</sub> Differential (+OUTFILTERED, –OUTFILTERED)                                                   |     | -81  |     | dBc    |
|                      |                                            | 2V <sub>P-P</sub> Differential (+OUT, -OUT)                                                                   |     | -81  | -   | dBc    |
|                      | Third-Order IMD                            | 2V <sub>P-P</sub> Differential Composite (+OUTFILTERED,<br>-OUTFILTERED), f1 = 19.5MHz, f2 = 20.5MHz          |     | -96  |     | dBc    |
|                      |                                            | $2V_{P-P}$ Differential Composite (+OUT, -OUT),<br>R <sub>L</sub> = 400 $\Omega$ , f1 = 19.5MHz, f2 = 20.5MHz |     | -91  |     | dBc    |
| OIP3 <sub>20M</sub>  | Output Third-Order Intercept               | Differential (+OUTFILTERED, -OUTFILTERED),<br>f1 = 19.5MHz, f2 = 20.5MHz (Note 5)                             |     | 51   |     | dBm    |
| NF                   | Noise Figure                               | Measured Using DC954A Demo Board                                                                              |     | 12.4 |     | dB     |
| e <sub>n20M</sub>    | Input Referred Noise Voltage Density       |                                                                                                               |     | 1.9  |     | nV/√Hz |
|                      | 1dB Compression Point                      | $R_L = 100\Omega$ (Note 5)                                                                                    |     | 18   |     | dBm    |





 $\begin{array}{l} \textbf{AC ELECTRICAL CHARACTERISTICS} \\ \textbf{T}_{A} = 25^{\circ}\text{C}, \ \textbf{V}_{CCA} = \textbf{V}_{CCB} = \textbf{V}_{CCC} = 5\textbf{V}, \textbf{V}_{EEA} = \textbf{V}_{EEB} = \textbf{V}_{EEC} = 0\textbf{V}, \\ \hline \textbf{ENABLE} = 0.8\textbf{V}, \ \textbf{+INA shorted to +INB (+IN)}, \ \textbf{-INA shorted to -INB (-IN)}, \ \textbf{V}_{OCM} = 2.2\textbf{V}, \ \textbf{Input common mode voltage} = 2.2\textbf{V}, \ \textbf{no} \ \textbf{R}_{LOAD} \end{array}$ unless otherwise noted.

| SYMBOL              | PARAMETER                            | CONDITIONS                                                                                                    | MIN | ТҮР  | MAX | UNITS  |
|---------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| 25MHz Signa         | l .                                  |                                                                                                               |     |      |     |        |
|                     | Second/Third Harmonic Distortion     | 2V <sub>P-P</sub> Differential (+OUTFILTERED, –OUTFILTERED)                                                   |     | -80  |     | dBc    |
|                     |                                      | 2V <sub>P-P</sub> Differential (+OUT, –OUT)                                                                   |     | -80  |     | dBc    |
|                     | Third-Order IMD                      | 2V <sub>P-P</sub> Differential Composite (+OUTFILTERED,<br>-OUTFILTERED), f1 = 24.5MHz, f2 = 25.5MHz          |     | -86  |     | dBc    |
|                     |                                      | $2V_{P-P}$ Differential Composite (+OUT, -OUT),<br>R <sub>L</sub> = 400 $\Omega$ , f1 = 24.5MHz, f2 = 25.5MHz |     | -84  |     | dBc    |
| 0IP3 <sub>25M</sub> | Output Third-Order Intercept         | Differential (+OUTFILTERED, -OUTFILTERED),<br>f1 = 24.5MHz, f2 = 25.5MHz (Note 5)                             |     | 46   |     | dBm    |
| NF                  | Noise Figure                         | Measured Using DC954A Demo Board                                                                              |     | 12.5 |     | dB     |
| e <sub>n25M</sub>   | Input Referred Noise Voltage Density |                                                                                                               |     | 1.9  |     | nV/√Hz |
|                     | 1dB Compression Point                | R <sub>L</sub> = 100Ω (Note 5)                                                                                |     | 16.6 |     | dBm    |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: As long as output current and junction temperature are kept below the Absolute Maximum Ratings, no damage to the part will occur.

Note 3: The LT6402 is guaranteed functional over the operating temperature range of -40°C to 85°C.

**Note 4:** The LT6402C is guaranteed to meet specified performance from 0°C to 70°C. It is designed, characterized and expected to meet specified performance from -40°C and 85°C but is not tested or QA sampled at these temperatures. The LT6402I is guaranteed to meet specified performance from -40°C to 85°C.

Note 5: Since the LT6402-20 is a feedback amplifier with low output impedance, a resistive load is not required when driving an ADC. Therefore, typical output power is very small. In order to compare the LT6402-20 with typical  $g_m$  amplifiers that require 50 $\Omega$  output loading, the LT6402-20 output voltage swing driving an ADC is converted to OIP3 and P1dB as if it were driving a  $50\Omega$  load.

## **TYPICAL PERFORMANCE CHARACTERISTICS**



## **TYPICAL PERFORMANCE CHARACTERISTICS**





## **TYPICAL PERFORMANCE CHARACTERISTICS**





## **TYPICAL PERFORMANCE CHARACTERISTICS**



<sup>640220</sup>fa



**Distortion vs Output Common** 

## PIN FUNCTIONS

**V<sub>OCM</sub> (Pin 2):** This pin sets the output common mode voltage. Without additional biasing, both inputs bias to this voltage as well. This input is high impedance.

**V<sub>CCA</sub>**, **V<sub>CCB</sub>**, **V<sub>CCC</sub>** (Pins 3, 10, 1): Positive Power Supply (Normally Tied to 5V). All three pins must be tied to the same voltage. Bypass each pin with 1000pF and  $0.1\mu$ F capacitors as close to the package as possible. Split supplies are possible as long as the voltage between V<sub>CC</sub> and V<sub>EE</sub> is 5V.

**V**<sub>EEA</sub>, **V**<sub>EEB</sub>, **V**<sub>EEC</sub> (**Pins 4, 9, 12**): Negative Power Supply (Normally Tied to Ground). All three pins must be tied to the same voltage. Split supplies are possible as long as the voltage between V<sub>CC</sub> and V<sub>EE</sub> is 5V. If these pins are not tied to ground, bypass each pin with 1000pF and  $0.1\mu$ F capacitors as close to the package as possible.

+OUT, -OUT (Pins 5, 8): Outputs (Unfiltered). These pins are high bandwidth, low-impedance outputs. The DC output voltage at these pins is set to the voltage applied at  $V_{OCM}$ .

+OUTFILTERED, -OUTFILTERED (Pins 6, 7): Filtered Outputs. These pins add a series  $50\Omega$  resistor from the unfiltered outputs and three 14pF capacitors. Each output has 14pF to V<sub>EE</sub>, plus an additional 14pF between each pin (See the Block Diagram). This filter has a -3dB bandwidth of 75MHz.

**ENABLE** (Pin 11): This pin is a TTL logic input referenced to the  $V_{EEC}$  pin. If low, the LT6402 is enabled and draws typically 30mA of supply current. If high, the LT6402 is disabled and draws typically 250µA.

**+INA, +INB (Pins 15, 16):** Positive Inputs. These pins are normally tied together. These inputs may be DC- or AC-coupled. If the inputs are AC-coupled, they will self-bias to the voltage applied to the V<sub>OCM</sub> pin.

-INA, -INB (Pins 14, 13): Negative Inputs. These pins are normally tied together. These inputs may be DC- or AC-coupled. If the inputs are AC-coupled, they will self-bias to the voltage applied to the V<sub>OCM</sub> pin.

**Exposed Pad (Pin 17):** Tie the pad to  $V_{EEC}$  (Pin 12). If split supplies are used, DO NOT tie the pad to ground.

#### 500Ω VEEA V<sub>CCA</sub> -IN/ 100Ω 14pF ~~ +0UT -INB 1000 +OUTFILTERED 500 V<sub>EEA</sub> 500Ω V<sub>CCC</sub> **V**осм 14pF С VEEC 500Ω ~~~ Vccb +INA 100Ω 7 -OUT +INB В 100Ω 14pF V<sub>EEB</sub> $\sim$ VFFR 500Ω BIAS 11 ENABLE V<sub>CCA</sub> V<sub>EEA</sub> V<sub>EEB</sub> V<sub>EEC</sub> Vссв V<sub>CCC</sub>

**BLOCK DIAGRAM** 



### **Circuit Description**

The LT6402-20 is a low noise, low distortion differential amplifier/ADC driver with:

- –3dB bandwidth DC to 300MHz
- Fixed gain independent of R<sub>LOAD</sub> 10V/V (20dB)
- Differential input impedance  $100\Omega$
- Low output impedance
- Built-in, user adjustable output filtering
- Requires minimal support circuitry

Referring to the block diagram, the LT6402-20 uses a closed-loop topology which incorporates 3 internal amplifiers. Two of the amplifiers (A and B) are identical and drive the differential outputs. The third amplifier is used to set the output common mode voltage. Gain and input impedance are set by the  $500\Omega$  and  $100\Omega$  resistors in the internal feedback network. Output impedance is low, determined by the inherent output impedance of amplifiers A and B, and further reduced by internal feedback.

The LT6402-20 also includes built-in single-pole output filtering. The user has the choice of using the unfiltered outputs, the filtered outputs (75MHz –3dB lowpass), or modifying the filtered outputs to alter frequency response by adding additional components. Many lowpass and bandpass filters are easily implemented with just one or two additional components.

The LT6402-20 has been designed to minimize the need for external support components such as transformers or AC-coupling capacitors. As an ADC driver, the LT6402-20 requires no external components except for power-supply bypass capacitors. This allows DC-coupled operation for applications that have frequency ranges including DC. At the outputs, the common mode voltage is set via the  $V_{OCM}$  pin, allowing the LT6402-20 to drive ADCs directly. No output AC-coupling capacitors or transformers are needed. At the inputs, signals can be differential or single-ended with virtually no difference in performance. Furthermore, DC levels at the inputs can be set independently of the output common mode voltage. These input characteristics often eliminate the need for an input transformer and/or AC-coupling capacitors.

### Input Impedance and Matching Networks

Calculation of the input impedance of the LT6402-20 is not straightforward from examination of the block diagram because of the internal feedback network. In addition, the input impedance when driven differentially is different than when driven single-ended.

|           | Differential | Single-Ended |
|-----------|--------------|--------------|
| LT6402-20 | 100Ω         | 85.9Ω        |

For single-ended  $50\Omega$  applications, a  $121\Omega$  shunt matching resistor to ground will result in the proper input termination (Figure 1). For differential inputs there are several termination options. If the input source is  $50\Omega$  differential, then the input matching can be accomplished by either a  $100\Omega$  shunt resistor across the inputs (Figure 3), or equivalent 49.9 $\Omega$  shunt resistors on each of the inputs to ground (Figure 2). If additional AC gain is desired, an impedance ratio transformer can also be used to better match impedances.



Figure 1. Input Termination for Single-Ended 50  $\!\Omega$  Input Impedance





### Single-Ended to Differential Operation

The LT6402-20's performance with single-ended inputs is comparable to its performance with differential inputs. This excellent single-ended performance is largely due to the internal topology of the LT6402-20. Referring to the block diagram, if the +INA and +INB pins are driven with a single-ended signal (while –INA and –INB are tied to AC ground), then the +OUT and –OUT pins are driven differentially without any voltage swing needed from amplifier C. Single-ended to differential conversion using more conventional topologies suffers from performance limitations due to the common mode amplifier.

### **Driving ADCs**

The LT6402-20 has been specifically designed to interface directly with high speed Analog to Digital Converters (ADCs). In general, these ADCs have differential inputs, with an input impedance of  $1k\Omega$  or higher. In addition, there is generally some form of lowpass or bandpass filtering just prior to the ADC to limit input noise at the ADC, thereby improving system signal to noise ratio. Both the unfiltered and filtered outputs of the LT6402-20 can easily drive the high impedance inputs of these differential ADCs. If the filtered outputs are used, then cutoff frequency and the type of filter can be tailored for the specific application if needed.

### Wideband Applications (Using the +OUT and -OUT Pins)

In applications where the full bandwidth of the LT6402-20 is desired, the unfiltered output pins (+OUT and -OUT) should be used. They have a low output impedance; therefore, gain is unaffected by output load. Capacitance in excess of 5pF placed directly on the unfiltered outputs results in additional peaking and reduced performance. When driving an ADC directly, a small series resistance is recommended between the LT6402-20's outputs and the ADC inputs (Figure 4). This resistance helps eliminate any resonances associated with bond wire inductances of either the ADC inputs or the LT6402-20's outputs. A value between  $10\Omega$  and  $25\Omega$  gives excellent results.



Figure 2. Input Termination for Differential 50 $\Omega$  Input Impedance



Figure 3. Alternate Input Termination for Differential 50  $\Omega$  Input Impedance



Figure 4. Adding Small Series R at LT6402 Output



### Filtered Applications (Using the +OUTFILTERED and -OUTFILTERED Pins)

Filtering at the output of the LT6402-20 is often desired to provide either anti-aliasing or improved signal to noise ratio. To simplify this filtering, the LT6402-20 includes an additional pair of differential outputs (+OUTFILTERED and –OUTFILTERED) which incorporate an internal lowpass filter network with a –3dB bandwidth of 75MHz (Figure 5). These pins each have an output impedance of 50 $\Omega$ . Internal capacitances are 14pF to V<sub>EE</sub> on each filtered output, plus an additional 14pF capacitor connected differentially between the two filtered outputs. This resistor/capacitor combination creates filtered outputs that look like a series 50 $\Omega$  resistor with a 42pF capacitor shunting each filtered output to AC ground, giving a –3dB bandwidth of 75MHz.

The filter cutoff frequency is easily modified with just a few external components. To increase the cutoff frequency, simply add 2 equal value resistors, one between +OUT and +OUTFILTERED and the other between -OUT and -OUTFIL-







Figure 6. LT6402-20 Internal Filter Topology Modified for 2x Filter Bandwidth (2 External Resistors)

TERED (Figure 6). These resistors are in parallel with the internal  $50\Omega$  resistor, lowering the overall resistance and increasing filter bandwidth. To double the filter bandwidth, for example, add two external  $50\Omega$  resistors to lower the series resistance to  $25\Omega$ . The 42pF of capacitance remains unchanged, so filter bandwidth doubles.

To decrease filter bandwidth, add two external capacitors, one from +OUTFILTERED to ground, and the other from -OUTFILTERED to ground. A single differential capacitor connected between +OUTFILTERED and -OUTFILTERED can also be used, but since it is being driven differentially it will appear at each filtered output as a single-ended capacitance of twice the value. To halve the filter bandwidth, for example, two 42pF capacitors could be added (one from each filtered output to ground). Alternatively one 21pF capacitor could be added between the filtered outputs, again halving the filter bandwidth. Combinations of capacitors could be used as well; a three capacitor



Figure 7. LT6402-20 Internal Filter Topology Modified for 1/2x Filter Bandwidth (3 External Capacitors)



Figure 8. LT6402-20 Output Filter Modified for Bandpass Filtering (1 External Inductor, 1 External Capacitor)



solution of 14pF from each filtered output to ground plus a 14pF capacitor between the filtered outputs would also halve the filter bandwidth (Figure 7).

Bandpass filtering is also easily implemented with just a few external components. An additional 560pF and 62nH, each added differentially between +OUTFILTERED and -OUTFILTERED creates a bandpass filter with a 26MHz center frequency, -3dB points of 23MHz and 30MHz, and 1.6dB of insertion loss (Figure 8).

### **Output Common Mode Adjustment**

The LT6402-20's output common mode voltage is set by the V<sub>OCM</sub> pin. It is a high-impedance input, capable of setting the output common mode voltage anywhere in a range from 1.1V to 3.6V. Bandwidth of the V<sub>OCM</sub> pin is typically 200MHz, so for applications where the V<sub>OCM</sub> pin is tied to a DC bias voltage, a 0.1µF capacitor at this pin is recommended. For best distortion performance, the voltage at the V<sub>OCM</sub> pin should be between 1.8V and 2.6V.

When interfacing with most ADCs, there is generally a  $V_{OCM}$  output pin that is at about half of the supply voltage of the ADC. For 5V ADCs such as the LTC17XX family, this V<sub>OCM</sub> output pin should be connected directly (with the addition of a  $0.1 \mu F$  capacitor) to the input  $V_{OCM}$  pin of the LT6402-20. For 3V ADCs such as the LTC22XX families, the LT6402-20 will function properly using the 1.65V from the ADC's V<sub>CM</sub> reference pin, but improved Spurious Free Dynamic Range (SFDR) and distortion performance can be achieved by level-shifting the LTC22XX's V<sub>CM</sub> reference voltage up to at least 1.8V. This can be accomplished as shown in Figure 9 by using a resistor divider between the LTC22XX's  $V_{CM}$  output pin and  $V_{CC}$  and then bypassing the LT6402-20's  $V_{OCM}$  pin with a 0.1µF capacitor. For a common mode voltage above 1.9V, AC coupling capacitors are recommended between the LT6402-20 and LTC22XX ADCs because of the input voltage range constraints of the ADC.

### Large Output Voltage Swings

The LT6402-20 has been designed to provide the  $3.2V_{P-P}$  output swing needed by the LTC1748 family of 14-bit low-noise ADCs. This additional output swing improves system SNR by up to 4dB.

### **Input Bias Voltage and Bias Current**

The input pins of the LT6402-20 are internally biased to the voltage applied to the V<sub>OCM</sub> pin. No external biasing resistors are needed, even for AC-coupled operation. The input bias current is determined by the voltage difference between the input common mode voltage and the V<sub>OCM</sub> pin (which sets the output common mode voltage). For example, if the inputs are tied to 2.5V with the V<sub>OCM</sub> pin at 2.2V, then a total input bias current of 1mA will flow into the LT6402-20's +INA and +INB pins. Furthermore, an additional input bias current totaling 1mA will flow into the –INA and –INB inputs.

### **Application (Demo) Boards**

The DC954A Demo Board has been created for stand-alone evaluation of the LT6402-20 with either single-ended or differential input and output signals. As shown, it accepts a single-ended input and produces a single-ended output so that the LT6402-20 can be evaluated using standard laboratory test equipment. For more information on this Demo Board, please refer to the layout and schematic diagrams found later in this data sheet.

There are also additional demo boards available that combine the LT6402-20 with a variety of different Linear Technology ADCs. Please contact the factory for more information on these demo boards.



Figure 9. Level Shifting 3V ADC  $\rm V_{CM}$  Voltage for Improved SFDR

## TYPICAL APPLICATION



Top Silkscreen



## PACKAGE DESCRIPTION



