

LT6559

## **FEATURES**

- **300MHz Bandwidth on Single 5V and ±5V**   $(A_V = 1, 2 \text{ and } -1)$
- $\blacksquare$  0.1dB Gain Flatness: 150MHz ( $A_V = 1$ , 2 and  $-1$ )
- **High Slew Rate: 800V/µs**
- Wide Supply Range: ±2V to ±6V (Dual Supply) 4V to 12V (Single Supply)
- 80mA Output Current
- Low Supply Current: 3.9mA/Amplifier
- Shutdown Mode
- Fast Turn-On Time: 30ns
- Fast Turn-Off Time: 40ns
- Small 0.75mm Tall 16-Lead 3mm  $\times$  3mm QFN Package

## **APPLICATIONS**

- **RGB/YP<sub>R</sub>P<sub>R</sub> Cable Drivers**
- LCD Projectors
- KVM Switches
- A/V Receivers
- MUX Amplifiers
- Composite Video Cable Drivers
- ADC Drivers

## **TYPICAL APPLICATION**

#### **3-Input Video MUX Cable Driver** 5V  $5V$ 5V –5V – +  $R_G$   $1/3$  LT6559 182Ω RF 301Ω<br>**-WV** A EN A VIN A – + R<sub>G</sub> 1/3 LT6559 182Ω R<sub>F</sub><br>301Ω EN B V<sub>IN F</sub> B C CHANNEL SELECT 100Ω 100Ω 5V –5V – + R<sub>G</sub> 1/3 LT6559 182Ω EN C  $V_{\text{IN C}}$  100 $\Omega$ 75Ω V<sub>OUT</sub> 75Ω .<br>CABLE 6559 TA01 R<sub>F</sub><br>301Ω

## **DESCRIPTION** Low Cost 5V/±5V 300MHz **Triple Video Amplifier** in 3mm × 3mm QFN

The  $LT^{\circ}6559$  is a low cost, high speed, triple amplifier that has been optimized for excellent video performance on a single 5V supply, yet fits in the small footprint of a 3mm  $\times$ 3mm QFN package. With a –3dB bandwidth of 300MHz, a 0.1dB bandwidth of 150MHz, and a slew rate of 800V/µs, the LT6559's dynamic performance is an excellent match for high speed RGB or  $YP_BP_B$  video applications.

For multiplexing applications such as KVM switches or selectable video inputs, each channel has an independent high speed enable/disable pin. Each amplifier will turn on in 30ns and off in 40ns. When enabled, each amplifier draws 3.9mA from a 5V supply. The LT6559 operates on a single supply voltage ranging from 4V to 12V, and on split supplies ranging from  $\pm$ 2V to  $\pm$ 6V.

The LT6559 comes in a compact 16-lead  $3$ mm  $\times$  3mm QFN package, and operates over a –40°C to 85°C temperature range. The LT6559 is manufactured on Linear Technology's proprietary complementary bipolar process.

 $\sqrt{J}$ , LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.



#### **Square Wave Response**

1

**(Note 1)**



## **ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \* Ground pins are not internally connected. For best channel isolation, connect to ground.

#### $\rightarrow$  CLCC IMICHL CNIMINIC I CIMIDIICS The  $\bullet$  denotes specifications which apply over the specified operating<br>temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. For each amplifier: V<sub>CM</sub> = 2.5V, V<sub>S</sub> = 5V, E **otherwise noted. (Note 4) 5V ELECTRICAL CHARACTERISTICS**





6559f

## **5V ELECTRICAL CHARACTERISTICS**

 $\rightarrow$  CLCC IMICHL CNIMINIC I CIMIDIICS The  $\bullet$  denotes specifications which apply over the specified operating<br>temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. For each amplifier: V<sub>CM</sub> = 2.5V, V<sub>S</sub> = 5V, E **otherwise noted. (Note 4)**



## **±5V ELECTRICAL CHARACTERISTICS**

**±3V CLCC I ISICI1L CNI1ISI1C I CISI3 I ICS** The  $\bullet$  denotes specifications which apply ove<u>r t</u>he specified<br>operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. For each amplifier: V<sub>CM</sub> = 0V, V<sub>S</sub> = **unless otherwise noted. (Note 4)**





## **±5V ELECTRICAL CHARACTERISTICS**

**±3V CLCCIISICI1L CNI1ISI1C I CISIS I ICS** The  $\bullet$  denotes specifications which apply ove<u>r t</u>he specified<br>operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. For each amplifier: V<sub>CM</sub> = 0V, V<sub>S</sub> = ± **unless otherwise noted. (Note 4)**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** This parameter is guaranteed to meet specified performance through design and characterization. It has not been tested.

**Note 3:** A heat sink may be required depending on the power supply voltage and how many amplifiers have their outputs short circuited. **Note 4:** The LT6559 is guaranteed to meet specified performance from 0°C to 70°C and is designed, characterized and expected to meet these extended temperature limits, but is not tested or QA sampled at –40°C and 85°C. **Note 5:**  $T_J$  is calculated from the ambient temperature  $T_A$  and the power dissipation P<sub>D</sub> according to the following formula:  $T_J = T_A + (P_D \cdot 68^{\circ} C/W)$ **Note 6:** At ±5V, slew rate is measured at ±2V on a ±3V output signal. At 5V, slew rate is measured from 2V to 3V on a 1.5V to 3.5V output signal. Slew

rate is 100% production tested at  $\pm 5V$  for both the rising and falling edge of the B channel. The slew rate of the R and G channels is guaranteed through design and characterization.

**Note 7:** Turn-on delay time  $(t_{ON})$  is measured from control input to appearance of 1V at the output, for  $V_{\text{IN}}$  = 1V. Likewise, turn-off delay time ( $t_{\text{OFF}}$ ) is measured from control input to appearance of 0.5V on the output for  $V_{IN}$  = 0.5V. This specification is guaranteed by design and characterization.

**Note 8:** Differential gain and phase are measured using a Tektronix TSG120YC/NTSC signal generator and a Tektronix 1780R Video Measurement Set. The resolution of this equipment is 0.1% and 0.1°. Ten identical amplifier stages were cascaded giving an effective resolution of 0.01% and 0.01°.

**Note 9:** The LT6559 is guaranteed functional over the operating temperature range of –40°C to 85°C.

## **TYPICAL AC PERFORMANCE**





## **TYPICAL PERFORMANCE CHARACTERISTICS**



FREQUENCY (Hz) GAIN (dB) 10 8 6 4 2 6559 G02 1M 10M 100M 1G  $V_S = \pm 5V$  $V_{IN} = -10$ dBm  $R_F = R_G = 301 \Omega$  $R_L = 150\Omega$ **Closed-Loop Gain vs Frequency**   $(A_V = 2)$ 











**Large-Signal Transient Response**   $(A_V = -1)$ 







6559 G08





6559f

## **TYPICAL PERFORMANCE CHARACTERISTICS**





## **TYPICAL PERFORMANCE CHARACTERISTICS**





**Propagation Delay Community Community Propagation Delay Community Propagation Delay** 





6559 G20

**All Hostile Crosstalk All Hostile Crosstalk (Disabled)**





7

# LT6559

## **PIN FUNCTIONS**

**GND (Pins 1, 4):** Ground. Not connected internally. **–IN G (Pin 2):** Inverting Input of G Channel Amplifier. **+IN G (Pin 3): Noninverting Input of G Channel Amplifier. +IN B (Pin 5):** Noninverting Input of B Channel Amplifier. **–IN B (Pin 6):** Inverting Input of B Channel Amplifier. ⎯**E**⎯ **N B (Pin 7):** B Channel Enable Pin. Logic low to enable. **OUT B (Pin 8):** B Channel Output.

**V– (Pin 9):** Negative Supply Voltage, Usually Ground or  $-5V$ .

**OUT G (Pin 10):** G Channel Output.

⎯**E**⎯ **N G (Pin 11):** G Channel Enable Pin. Logic low to enable.

**V+ (Pin 12):** Positive Supply Voltage, Usually 5V.

**OUT R (Pin 13):** R Channel Output.

⎯**E**⎯ **N R (Pin 14):** R Channel Enable Pin. Logic low to enable.

**–IN R (Pin 15):** Inverting Input of R Channel Amplifier.

**+IN R (Pin 16):** Noninverting Input of R Channel Amplifier.

**Exposed Pad (Pin 17):** V–. Must Be Soldered to the PCB.

# **APPLICATIONS INFORMATION**

#### **Feedback Resistor Selection**

The small-signal bandwidth of the LT6559 is set by the external feedback resistors and the internal junction capacitors. As a result, the bandwidth is a function of the supply voltage, the value of the feedback resistor, the closed-loop gain and the load resistor. Optimized for ±5V and single-supply 5V operation, the LT6559 has a  $-3$ dB bandwidth of 300MHz at gains of  $+1$ ,  $-1$ , or  $+2$ . Refer to the resistor selection guide in the Typical AC Performance table.

### **Capacitance on the Inverting Input**

Current feedback amplifiers require resistive feedback from the output to the inverting input for stable operation. Take care to minimize the stray capacitance between the output and the inverting input. Capacitance on the inverting input to ground will cause peaking in the frequency response and overshoot in the transient response.

### **Capacitive Loads**

The LT6559 can drive many capacitive loads directly when the proper value of feedback resistor is used. The required value for the feedback resistor will increase as load capacitance increases and as closed-loop gain decreases. Alternatively, a small resistor (5 $\Omega$  to 35 $\Omega$ ) can be put in series with the output to isolate the capacitive load from the amplifier output. This has the advantage that the amplifier bandwidth is only reduced when the capacitive load is present. The disadvantage is that the gain is a function of the load resistance.

## **Power Supplies**

The LT6559 will operate from single or split supplies from  $±2V$  (4V total) to  $±6V$  (12V total). It is not necessary to use equal value split supplies, however the offset voltage and inverting input bias current will change. The offset voltage changes about 600µV per volt of supply mismatch. The inverting bias current will typically change about 2µA per volt of supply mismatch.

## **Slew Rate**

Unlike a traditional voltage feedback op amp, the slew rate of a current feedback amplifier is dependent on the amplifier gain configuration. In a current feedback amplifier, both the input stage and the output stage have slew rate limitations. In the inverting mode, and for gains of 2 or more in the noninverting mode, the signal amplitude between the input pins is small and the overall slew rate is that of the output stage. For gains less than 2 in the noninverting mode, the overall slew rate is limited by the input stage.

6559f The input slew rate of the LT6559 is approximately 600V/µs and is set by internal currents and capacitances. The output slew rate is set by the value of the feedback resistor and



## **APPLICATIONS INFORMATION**

internal capacitance. At a gain of 2 with 301 $\Omega$  feedback and gain resistors and  $\pm$ 5V supplies, the output slew rate is typically 800V/µs. Larger feedback resistors will reduce the slew rate as will lower supply voltages.

#### **Enable/Disable**

Each amplifier of the LT6559 has a unique high impedance, zero supply current mode which is controlled by its ance, the cupping can entitled the continuation of the contract to the contract of the own  $\overline{\text{EN}}$  pin. These amplifiers are designed to operate with CMOS logic; the amplifiers draw  $0.1\mu A$  of current when these pins are high or floated. To activate each amplifier, its  $\overline{EN}$  pins are mgn or noticently accrease of the mapping  $\overline{EN}$  pin is normally pulled to a logic low. However, supply current will vary as the voltage between the V+ supply and  $\overline{EN}$  is varied. As seen in Figure 1,  $+I_S$  does vary with  $(V^+ - V_{\overline{\text{EN}}})$ , particularly when the voltage difference is less than 3V. For normal operation, it is important to keep the <u>ENDISLATION CONDITIONS (NOTING THE UNIT OF THE RES</u><br>EN pin at least 3V below the V<sup>+</sup> supply. If a V<sup>+</sup> of less than 3V is used, for the amplifier to remain enabled at all times the EN pin should be tied to the V<sup>-</sup> supply. The enable pin current is approximately 30µA when activated. If using CMOS open-drain logic, an external 1k pull-up resistor is recommended to ensure that the LT6559 remains disabled regardless of any CMOS drain-leakage currents.



**Figure 1. +I<sub>S</sub> vs (V<sup>+</sup> – V<sub>ĒN</sub>)** 

The enable/disable times are very fast when driven from standard 5V CMOS logic. Each amplifier enables in about 30ns (50% point to 50% point) while operating on  $\pm 5V$ supplies (Figure 2). Likewise, the disable time is approximately 40ns (50% point to 50% point) (Figure 3).



**Figure 2. Amplifier Enable Time,**  $A_V = 2$ 



Figure 3. Amplifier Disable Time,  $A_V = 2$ 

#### **Differential Input Signal Swing**

To avoid any breakdown condition on the input transistors, the differential input swing must be limited to  $\pm 5V$ . In normal operation, the differential voltage between the input pins is small, so the ±5V limit is not an issue. In the disabled mode however, the differential swing can be the same as the input swing, and there is a risk of device breakdown if the input voltage range has not been properly considered.



6559f

#### **3-Input Video MUX Cable Driver**

The application on the first page of this data sheet shows a low cost, 3-input video MUX cable driver. The scope photo below (Figure 4) displays the cable output of a 30MHz square wave driving 150Ω. In this circuit the active amplifier is loaded by the sum of  $R_F$  and  $R_G$  of each disabled amplifier. Resistor values have been chosen to keep the total back termination at  $75\Omega$  while maintaining a gain of 1 at the 75 $\Omega$  load. The switching time between any two channels is approximately 32ns when both enable pins are driven (Figure 5).

When building the board, care was taken to minimize trace lengths at the inverting inputs. The ground plane was also pulled a few millimeters away from  $R_F$  and  $R_G$  on both sides of the board to minimize stray capacitance.



#### **Using the LT6559 to Drive LCD Displays**

Driving a variety of XGA and UXGA LCD displays can be a difficult problem because they are usually a capacitive load of over 300pF, and require fast settling.

The LT6559 is particularly well suited for driving these LCD displays because it can drive large capacitive loads with a small series resistor at the output, minimizing settling time. As seen in Figure 6, at a gain of  $+3$  with a 16.9 $\Omega$  output series resistor and a 330pF load, the LT6559 is capable of settling to 0.1% in 30ns for a 6V step.



**Figure 4. Square Wave Response <b>Figure 5. 3-Input Video MUX Switching Response (A**<sub>V</sub> = 2)







#### **Buffered RGB to YP<sub>B</sub>P<sub>R</sub> Conversion**

An LT6559 and an LT1395 can be used to map RGB signals into  $YP_{B}P_{B}$  "component" video as shown in Figure 7.

The LT1395 performs a weighted inverting addition of all three inputs. The LT1395 output includes an amplification of the R input by:

$$
\frac{-324}{1.07k} = -0.30
$$

The amplification of the G input is by:

$$
\frac{-324}{549} = -0.59
$$

Finally, the B input is amplified by:

$$
\frac{-324}{2.94k} = -0.11
$$

Therefore, the LT1395 output is:

$$
-0.3R - 0.59G - 0.11B = -Y.
$$

This output is further scaled and inverted by –301/150  $= -2$  by LT6559 section A2, thus producing 2Y. With the division by two that occurs due to the termination resistors, the desired Y signal is generated at the load.

The LT6559 section A1 provides a gain of 2 for the R signal, and performs a subtraction of 2Y from the section A2 output. The output resistor divider provides a scaling factor of 0.71 and forms the  $75\Omega$  back-termination resistance. Thus, the signal seen at the terminated load is the desired  $0.71(R - Y) = P_R$ .

The LT6559 section A3 provides a gain of 2 for the B signal, and also performs a subtraction of 2Y from the section A2 output. The output resistor divider provides a scaling factor of 0.57 and forms the 75Ω back-termination resistance. Thus the signal seen at the terminated load is the desired  $0.57(B - Y) = P_B$ .

For this circuit to develop a normal sync on the Y signal, a normal sync must be inserted on each of the R, G, and B inputs. Alternatively, additional circuitry could be added to inject sync directly at the Y output with controlled current pulses.



**Figure 7. RGB to YP<sub>B</sub>P<sub>R</sub> Conversion** 



#### **YP<sub>B</sub>P<sub>R</sub>** to RGB Conversion

Two LT6559s can be used to map the  $YP_BP_R$  "component" video into the RGB color space as shown in Figure 8. The Y input is properly terminated with  $75\Omega$  and buffered with a gain of 2 by amplifier A2. The  $P_R$  input is terminated and buffered with a gain of 2.8 by amplifier A1. The  $P_B$ input is terminated and buffered with a gain of 3.6 by amplifier A3.

Amplifier B1 performs an equally weighted addition of amplifiers A1 and A2 outputs, thereby producing  $2(Y + 1.4P_B)$ , which generates the desired R signal at the terminated load due to the voltage division by 2 caused by the termination resistors. Amplifier B3 forms the equally weighted addition of amplifiers A2 and A3 outputs, thereby producing  $2(Y + 1.8P_B)$ , which generates the desired B signal at the terminated load.

Amplifier B2 performs a weighted summation of all three inputs. The  $P_B$  signal is amplified overall by:

$$
\frac{-301}{1.54k} \cdot 3.6 = 2(-0.34)
$$

The  $P_R$  signal is amplified overall by:

$$
\frac{-301}{590} \cdot 2.8 = 2(-0.71)
$$

The Y signal is amplified overall by:

$$
\frac{1k}{1k+698} \cdot 1 + \frac{301}{590 \mid 1.54k} \cdot 2 = 2(1)
$$

Therefore the amplifier B2 output is:

$$
2(Y - 0.34P_B - 0.71P_R)
$$

which generates the desired G signal at the terminated load.

The sync present on the Y input is reconstructed on all three R, G, and B outputs.







#### **Application (Demo) Boards**

The DC1063A demo board has been created for evaluating the LT6559 and is available directly from Linear Technology. It has been designed as an RGB video buffer/cable driver, using standard VGA 15-pin D-Sub (HD-15) connectors for input and output signals. All sync signals are also passed directly from the input to the output, so the LT6559's performance can be determined by applying a 5V supply to the DC1063A demo board and then inserting the board between a computer's analog video output and a monitor. Schematics for the DC1063A demo board can be found on the back page of this datasheet.

As seen in the DC1063A schematic, each amplifier is configured in a gain of 2, with a 75 $\Omega$  back-termination resulting in a final gain of 1. Each input is properly terminated for  $75\Omega$  input impedance with AC coupling capacitors at each input and output. Additionally, for proper operation, the positive input of each amplifier is biased to mid-supply with a high impedance resistor divider.

As seen below, the DC1063A is a 2-sided board.



**Figure 9. DC1063A Component Locator**





**Figure 10. DC1063A Top Side Figure 11. DC1063A Bottom Side**



## **SIMPLIFIED SCHEMATIC**, each amplifier





## **PACKAGE DESCRIPTION**



**UD Package 16-Lead Plastic QFN (3mm** × **3mm)** (Reference LTC DWG # 05-08-1691)

- 
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
- ON THE TOP AND BOTTOM OF PACKAGE



15