

### Precision Dual Output, High Current, Low Noise, Voltage Reference

- Dual Output Tracking Reference
	- Each Output Configurable to  $6V$
	- Output 1: 150mA Source/20mA Sink
	- Output 2: 50mA Source/20mA Sink
- Low Drift:
	- <sup>n</sup> **A-Grade: 10ppm/°C Max**
	- B-Grade: 20ppm/<sup>o</sup>C Max
- High Accuracy:
	- <sup>n</sup> **A-Grade: ±0.05% Max**
	- <sup>n</sup> **B-Grade: ±0.1% Max**
- **n** Low Noise: 1.5ppm<sub>P-P</sub> (0.1Hz to 10Hz)
- Wide Operating Voltage Range to 36V
- Load Regulation: 0.25µV/mA
- <sup>n</sup> AC PSRR: 96dB at 10kHz
- Kelvin Sense Connection on Outputs
- Thermal Shutdown
- Separate Supply Pins for Each Output
- Available Output Voltage Options: 1.2V, 1.8V, 2.5V, 3V, 3.3V, 5V. All Options are Adjustable
- Available in Exposed Pad Package MSE16 and  $4$ mm  $\times$  3mm DFN

## **APPLICATIONS**

- Microcontroller or FPGA with ADC/DAC Applications
- $\blacksquare$  Data Acquisition Systems
- $\blacksquare$  Automotive Control and Monitoring
- **Precision Low Noise Regulators**
- **n** Instrumentation and Process Control

## TYPICAL APPLICATION

**Precision Dual Output 2.5V Reference and Supply**



# FEATURES DESCRIPTION

The [LT®6658](https://www.analog.com/LT6658?doc=LT6658.pdf) is a family of precision dual output references combining the performance of a precision voltage reference and a linear regulator that we call the Refulator™. Both outputs are ideal for driving the reference inputs of high resolution ADCs and DACs, even with heavy loading, while simultaneously powering microcontrollers and other circuitry. Both outputs have the same precision specifications and track each other over temperature and load. Each output can be configured with external resistors to give an output voltage up to 6V.

Using Kelvin connections, the LT6658 typically has 0.1ppm/mA load regulation with up to 150mA load current. A noise reduction pin is available to band-limit and lower the total integrated noise.

Separate supply pins are provided for each output, providing an option to reduce power consumption and isolate the buffer amplifiers. The outputs have excellent supply rejection and are stable with 1µF to 50µF capacitors.

The LT6658 is available in a 16-lead MSOP and DFN with an exposed pad for thermal management. Short circuit and thermal protection help to prevent thermal overstress.

All registered trademarks and trademarks are the property of their respective owners.

#### **Output Voltage Temperature Drift Both Outputs**



1

# ABSOLUTE MAXIMUM RATINGS

#### **(Note 1)**





### PIN CONFIGURATION



# ORDER INFORMATION



# ORDER INFORMATION



\*The temperature grade is identified by a label on the shipping container.

Consult ADI Marketing for parts specified with wider operating temperature ranges. Parts ending with PBF are RoHS and WEEE compliant.

[Tape and reel specifications](http://www.analog.com/media/en/package-pcb-resources/package/tape-reel-rev-n.pdf). Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

### AVAILABLE OPTIONS



### AVAILABLE OPTIONS



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full specified temperature

range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = V<sub>IN1</sub> = V<sub>IN2</sub> = V<sub>OUT1,2</sub> <sub>F</sub> + 2.5V, C<sub>OUT1,2</sub> = 1.3µF, I<sub>LOAD</sub> = 0, unless otherwise noted.



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating temperature

range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = V<sub>IN1</sub> = V<sub>IN2</sub> = V<sub>OUT1,2</sub> <sub>F</sub> + 2.5V, C<sub>OUT1,2</sub> = 1.3µF, I<sub>LOAD</sub> = 0, unless otherwise noted.



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Thermal hysteresis can occur during storage at extreme temperatures.

**Note 3:** The stated temperature is typical for soldering of the leads during manual rework. For detailed IR reflow recommendations, refer to the [Applications Information](#page-22-0) section.

**Note 4:** Temperature coefficient is measured by dividing the maximum change in output voltage by the specified temperature range.

**Note 5:** Line and load regulation are measured on a pulse basis for specified input voltage or load current ranges. Output changes due to die temperature change must be taken into account separately.

**Note 6:** V<sub>OUT2</sub> load regulation specification is limited by practical automated test resolution. Please refer to the [Typical Performance](#page-7-0)  [Characteristics](#page-7-0) section for more information regarding actual typical performance.

**Note 7:** Peak-to-peak noise is measured with a 1-pole highpass filter at 0.1Hz and 2-pole lowpass filter at 10Hz. The unit is enclosed in a still-air environment to eliminate thermocouple effects on the leads. The test

time is 10 seconds. RMS noise is measured on a spectrum analyzer in a shielded environment where the intrinsic noise of the instrument is removed to determine the actual noise of the device.

**Note 8:** Long-term stability typically has a logarithmic characteristic and therefore, changes after 1000 hours tend to be much smaller than before that time. Total drift in the second thousand hours is normally less than one third that of the first thousand hours with a continuing trend toward reduced drift with time. Long-term stability will also be affected by differential stresses between the IC and the board material created during board assembly.

**Note 9:** Hysteresis in output voltage is created by package stress that differs depending on whether the IC was previously at a higher or lower temperature. Output voltage is always measured at 25°C, but the IC is cycled to the hot or cold temperature limit before successive measurements. Hysteresis measures the maximum output change for the averages of three hot or cold temperature cycles. For instruments that are stored at well controlled temperatures (within 20 or 30 degrees of operational temperature), it's usually not a dominant error source. Typical hysteresis is the worst-case of 25°C to cold to 25°C or 25°C to hot to 25°C, preconditioned by one thermal cycle.

**Note 10:** The full current for I<sub>LOAD</sub> is 150mA and 50mA for Output 1 and Output 2, respectively.

**Note 11:** When the output voltage is less than 450mV, the output current may foldback to less than the rated output current. Once the output is released, the rated output current will be available.

7

<span id="page-7-0"></span>**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



Rev. C 6658 G18

9

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



 $_{0.01}^{0}$ 

50

100

 $G_{\text{NR}} = \text{OPEN}$ 

Tittle

 $C_{NR} = 10 \mu F$ 

FREQUENCY (kHz) 0.01 0.1 1 10 100 1000

6658 G25

50µs/DIV

 $C_{NR} = OPEN$  $C_{\text{OUT1}} = C_{\text{OUT2}} = 1 \mu F$   $V_{1N} = 4.5V$  TO 5V  $I_{\text{LOAD}} = 0$ mA

6658 G26

6658 G27

 $V_{IN} = 4.5V$  to 5V  $I_{I,0AD} = 0$ mA

50µs/DIV

 $C_{NR} = 1 \mu F$  $C<sub>OUT1</sub> = C<sub>OUT2</sub> = 1 \mu F$ 

11

### TYPICAL PERFORMANCE CHARACTERISTICS

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



Rev. C 6658 G45

FREQUENCY (kHz) 0.01 0.1 1 10 100 1000

 $0.1 \frac{L}{1.1}$ 

INPUT–OUTPUT VOLTAGE (V) 1.1 1.4 1.6 1.9 2.1

6658 G43

INPUT–OUTPUT VOLTAGE (V) 1.1 1.3 1.5 1.7 1.9 2.1  $0.1 \over 1.1$ 

6658 G44

ــا 0<br>0.01

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



6658 G53

= 50mA  $C_{OUT2} = 1 \mu F$  $C_{OUT2} = 50 \mu F$ 

6658 G52

FREQUENCY (kHz) 0.01 0.1 1 10 100 1000

 $0.0001$   $\frac{[}{{\mathsf{D}}}$ 

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



6658 G60

<span id="page-13-0"></span>TEMPERATURE (°C)

14

6658 G61

Rev. C

6658 G62

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



15

Rev. C

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



500 450 400 350 CURRENT LIMIT (mA) CURRENT LIMIT (mA) 300 с ÷ 250 200 150 100  $V_{IN} = 5V$  $V_{IN}$  = 7.5V 50  $V_{IN} = 10V$  $_{-50}^{0}$ –50 –25 0 25 50 75 100 125 150 TEMPERATURE (°C) 6658 G78







17

### TYPICAL PERFORMANCE CHARACTERISTICS

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



FREQUENCY (kHz) 0.01 0.1 1 10 100 1000

6658 G96

FREQUENCY (kHz) 0.01 0.1 1 10 100 1000

6658 G97

 $0.0001$  –<br>0.01

Rev. C

6658 G98

FREQUENCY (kHz) 0.01 0.1 1 10 100 1000

**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**



**TA = 25°C, VIN = VIN1 = VIN2 = VOUT1\_F + 2.5V = VOUT2\_F + 2.5V except LT6658-1.2 where VIN = VIN1 = VIN2 = 4.5V, COUT1 = COUT2 = 1µF, ILOAD = 0mA, unless otherwise noted. The characteristic curves are similar across the LT6658 family. Curves from the LT6658-1.2, LT6658-2.5 and the LT6658-5 represent the full range of typical performance of all voltage options. Characteristic curves for other output voltages fall between these curves and can be estimated based on their output.**





**5V Line Transient Response 5V Line Transient Response**  $V_{IN}$ VBYPASS V<sub>OUT1</sub> V<sub>OUT2</sub>  $V_{IN}$  = 7.5V TO 8V  $I_{\text{LOAD}} = 0$ mA  $C_{NR} = OPEN$  $C_{OUT1} = C_{OUT2} = 1 \mu F$ 50µs/DIV 500mV/DIV 2mV/DIV 2mV/DIV 2mV/DIV 6658 G108





**5V Line Transient Response 5V V**<sub>OUT1</sub> and V<sub>OUT2</sub> Current Limit



### PIN FUNCTIONS

**GND (Pins 1, 2, 6, Exposed Pad Pin 17):** These pins are the main ground connections and should be connected into a star ground or ground plane. The exposed pad must be soldered to ground for good electrical contact and rated thermal performance.

**BYPASS (Pin 3):** Bypass Pin. This requires a 1μF capacitor for bandgap stability.

**DNC (Pin 4, 16):** Do Not Connect. Keep leakage current from these pins to a minimum.

**NR (Pin 5):** Noise Reduction Pin. To band limit the noise of the reference, connect a capacitor between this pin and ground. See [Applications Information](#page-22-0) section.

**V<sub>OUT2</sub>** s (Pin 7): V<sub>OUT2</sub> Kelvin Sense Pin. Connect this pin directly to the load.

**V<sub>OUT2</sub> F** (Pin 8): V<sub>OUT2</sub> Output Voltage. A 1μF to 50μF output capacitor is required for stable operation. This output can source up to 50mA.

**OD (Pin 9):** Output Disable. This active low input disables both outputs.

**VIN2 (Pin 10):** Input Voltage Supply for Buffer 2. Bypass  $V_{1N2}$  with 0.1µF capacitor to ground. This pin supplies power to buffer amplifier 2.

**V<sub>IN1</sub>** (Pin 11): Input Voltage Supply for Buffer 1. Bypass  $V_{\text{IN1}}$  with 0.1µF capacitor to ground. This pin supplies power to buffer amplifier 1.

**V<sub>OUT1</sub> F** (Pin 12):  $V_{\text{OUT1}}$  Output Voltage. A 1µF to 50µF output capacitor is required for stable operation. This output can source up to 150mA.

**V<sub>OUT1</sub>** s (Pin 13): V<sub>OUT1</sub> Kelvin Sense Pin. Connect this sense pin directly to the load.

**V<sub>IN</sub>** (Pin 14): Input Voltage Supply. Bypass V<sub>IN</sub> with 0.1μF capacitor to ground.

**NC (Pin 15):** No Connect.

# BLOCK DIAGRAM





<span id="page-22-0"></span>The LT6658 combines the low noise and accuracy of a high performance voltage reference and the high current drive of a regulator. The LT6658 Refulator provides two precise low noise outputs with Kelvin sense pins that maintain their precision even when large voltage or current transients exist on the adjacent buffer.

The LT6658 architecture consists of a low drift bandgap reference followed by an optional noise reduction stage and two independent buffers. The bandgap reference and the buffers are trimmed for low drift and high accuracy. The high gain buffers ensure outstanding line and load regulation.

The guidance that follows describes how to reduce noise, lower power consumption, generate different output voltages, and maintain low drift. Also included are notes on internal protection circuits, PCB layout, and expected performance.

### **Supply Pins and Ground**

The LT6658 can operate with a supply voltage from  $V_{\text{OUT}}$  + 2.5V, to 36V. To provide design flexibility, the LT6658 includes 3 supply pins. The  $V_{IN}$  pin supplies power to the bandgap voltage reference. The  $V_{IN1}$  and  $V_{1N2}$  pins supply power to buffer amplifiers 1 and 2, respectively. [Figure 1](#page-22-1) illustrates how current flows independently through each of the output buffers. The simplest configuration is to connect all three supply pins together. To reduce power consumption or isolate the buffer amplifiers, separate the supply pins and drive them with independent supplies.

Separate  $V_{IN}$ ,  $V_{IN1}$  and  $V_{IN2}$  supply pins isolate the bandgap reference and the two outputs  $V_{\text{OUT1}}F$  and  $V_{\text{OUT2}}F$  from each other. For example, a load current surge through  $V_{\text{INI}}$  to  $V_{\text{OUT1}}$  F is isolated from  $V_{\text{OUT2}}$  F and the bandgap voltage reference. In [Figure 2](#page-22-2), a 140mA load current pulse on Buffer 1 and the resulting output waveforms are shown. Despite the large current step on Buffer 1, there is only a small transient at the output of Buffer 2. This isolation of two buffer outputs is important when providing a stable voltage reference to noise-sensitive circuits such as an ADC or DAC.

In addition, power can be minimized by providing each supply pin with its minimum voltage. For example, if Buffer 1 has a 2.5V output,  $V_{\text{IN1}}$  can be operated at 5V. If Buffer 2's output is run at 3V, run  $V_{1N2}$  at 5.5V. The power savings gained by minimizing each supply voltage can be considerable.

Excessive ground current and parasitic resistance in ground lines can degrade load regulation. Unlike an LDO, the ground of the LT6658 is designed such that ground current does not increase substantially when sourcing a large load current. All three ground pins and exposed pad should be connected together on the PCB, through a ground plane or through a separate trace terminating at a star ground.

The supply pins can be powered up in any order without an adverse response. However, all three pins need the minimum specified voltage for proper operation.



**Figure 1. LT6658 Current Flow through the Supply Pins** 

<span id="page-22-1"></span>

<span id="page-22-2"></span>Figure 2. 10mA to 150mA Load Step on V<sub>OUT1</sub>

### **Input Bypass Capacitance**

Each input voltage pin requires a 0.1µF capacitor located as close to the supply pin as possible. A 10µF capacitor is recommended for each supply where the supply enters the board. When the supply pins are connected together, a single 0.1µF and single 10µF capacitor can be used.

The BYPASS pin requires a 1µF capacitor for stability.

### **Using the BYPASS Pin as a Reference**

The BYPASS pin requires a 1μF capacitor for stability and provides a bandgap voltage to the output buffers. The block diagram includes a voltage divider comprised of R1 and R2. R2 is open on the four voltage options 2.5V, 3V, 3.3V and 5V. Two voltage options, 1.2V and 1.8V, include resistor R2 creating a voltage divider. The voltage at the BYPASS pin for these two options is different than the specified output voltage. The table below summarizes the BYPASS pin voltage with respect to the output voltage.



#### **Table 1. BYPASS Pin V Voltage**

The BYPASS pin can be used as an additional voltage reference pin. It nominally can source and sink 10mA. Note that any loading effect on the BYPASS pin gets passed to the output buffers. That is, if the BYPASS pin is pulled down by 100mV, the output pins will respond similarly.

### **Stability and Output Capacitance**

The LT6658 is designed to be stable for any output capacitance between 1µF and 50µF, under any load condition, specified input voltage, or specified temperature. Choosing a suitable capacitor is important in maintaining stability. Preferably a low ESR and ESL capacitor should be chosen. The value of the output capacitor will affect the settling response.

Care should be exercised in choosing an output capacitor, as some capacitors tend to deviate from their specified value as operating conditions change.

Although ceramic capacitors are small and inexpensive, they can vary considerably over the DC bias voltage. For example, the capacitance value of X5R and X7R capacitors will change significantly over their rated voltage range as shown in [Figure 3.](#page-23-0) In this example the 1µF X5R capacitor loses almost 75% of its value at its rated voltage of 10V.



#### <span id="page-23-0"></span>**Figure 3. Capacitance Value of a 1µF X7R and 1µF X5R Over Its Full Rated Voltage**

X5R and X7R capacitors will also vary up to 20% or more over a temperature range of –55°C to 125°C. This change in capacitance will be combined with any DC bias voltage variation.

Film capacitors do not vary much over temperature and DC bias as much as X5R and X7R capacitors, but generally they are only rated to 105°C. Film capacitors are also physically larger.

Effective series resistance (ESR) in the output capacitor can add a zero to the loop response of the output buffers creating an instability or excessive ringing. For the best results keep the ESR at or below 0.15Ω.

One measure of stability is the closed loop response of the output buffer. By driving the NR pin, a closed loop response can be obtained. In [Figure 4](#page-24-0) the closed loop response of the output buffer with three different output capacitance values is shown. In the [Figure 5](#page-24-1) the same plot is repeated with a 150mA load.

A large value electrolytic capacitor with a 1µF to 50µF ceramic capacitor in parallel can be used on the output pins. The buffers will be stable, and the bandwidth will be lower.



<span id="page-24-0"></span>**Figure 4. LT6658 Closed Loop Response of Buffer 1 for 3 Values of Output Capacitance and No Load**



<span id="page-24-1"></span>**Figure 5. LT6658 Closed Loop Response of Buffer 1 for 3 Values of Output Capacitance and 150mA Load**

Buffer 2 has a similar response.

### **Start-Up and Transient Response**

When the LT6658 is powered up, the bandgap reference charges the capacitor on the BYPASS pin. The output buffer follows the voltage on the BYPASS pin charging the output capacitor. [Figure 6](#page-24-2) shows the start-up response on the BYPASS and  $V_{\text{OUT1}}$   $F$  pins for three different output capacitor values. The start-up response is limited by the current limit in the bandgap charging the BYPASS capacitor. The turn-on time is also restricted by the current limit in the output buffer and the size of the output capacitor. A larger output capacitor will take longer to charge. Adding a capacitor to the NR pin will also affect turn-on time.



<span id="page-24-2"></span>

The test circuit for the transient response test is shown in [Figure 7](#page-24-3). The transient response due to load current steps are shown in Figures 8, 9, and 10.



<span id="page-24-3"></span>**Figure 7. Load Current Response Time Test Circuit**

In [Figure 8](#page-25-0) and [Figure 9](#page-25-1), a 75mA and 140mA load step is applied to Buffer 1, respectively. In [Figure 10,](#page-25-2) a 40mA load step is applied to Buffer 2. The settling time is determined by the size and edge rate of the load step, and the size of the output capacitor.



#### **Figure 8. LT6658-2.5 Buffer 1 Response to 75mA Load Step**

<span id="page-25-0"></span>

**Figure 9. LT6658-2.5 Buffer 1 Response to 140mA Load Step**

<span id="page-25-1"></span>

<span id="page-25-2"></span>**Figure 10. LT6658-2.5 Output 2 Response to 40mA Load Step**

### **Output Voltage Scaling**

The output buffers can be independently configured with external resistors to add gain, permitting non-standard output voltages. Unity gain is configured by tying the sense and force pins together.

[Figure 11](#page-25-3) provides an example where Buffer 2 is configured with a gain of 2. More examples are provided in the [Typical Applications](#page-34-0) section. When configuring a gain >1, it's important to keep in mind that each output can only swing to within 2.5V of its associated supply voltage, as specified in the dropout voltage. Also note that the absolute maximum voltage on the output pins (both force and sense) is 6V. Place the feedback resistors close to the part keeping the traces short. Avoid parasitic resistance in the high current path from the feedback resistor to ground. If possible, the resistor to ground should be connected as close as possible to the chip ground.

When using non-unity gain configurations,  $V_{OS}$  drift errors are possible. There is an 800 $\Omega$  resistor in the Kelvin sense line which is designed to cancel base current variation on the input of the buffer amplifier. Matching the impedances on the positive and negative inputs reduces base current error and minimizes  $V_{OS}$  drift. A feedback network will have a small base current flowing through the feedback resistor possibly causing a small  $V_{OS}$  drift.

Referring to the 2.5V V<sub>OUT1\_S</sub> Pin Input Current [vs Temperature](#page-13-0) plot in the [Typical Performance](#page-7-0)  [Characteristics](#page-7-0) section, the input sense current varies about 50nA between –40°C and 125°C. This 50nA variation may cause a 0.5mV voltage change across the 10k $\Omega$ feedback resistor affecting the output voltage.



<span id="page-25-3"></span>**Figure 11. The LT6658-2.5 with Output 2 Configured for a 5V Output** 

### **Kelvin Sense Pins**

To ensure the LT6658 maintains good load regulation, the Kelvin sense pins should be connected close to the load to avoid any voltage drop in the copper trace on the force pin. It only takes 10m $\Omega$  of resistance to develop a 1.5mV drop with 150mA. This would cause an ideal 2.5V output voltage to exceed the 0.05% specification at the load. The circuit in [Figure 12a](#page-26-0) illustrates how an incorrect Kelvin sense connection can lead to errors. The parasitic resistance of the copper trace will cause the output voltage to change as the load current changes. As a result, the voltage at the load will be lower than the voltage at the sense line. The circuit in [Figure 12b](#page-26-0) shows the proper way to make a Kelvin connection with the sense line as close to the load as possible. The voltage at the load will now be well regulated. The  $V_{\text{OUT1}}$  s current is typically 135nA, and a low resistance in series with the Kelvin sense input is unlikely to cause a significant error or drift.



<span id="page-26-0"></span>\*RPAR IS THE PARASITIC RESISTANCE

**Figure 12. How to Make a Proper Kelvin Sense Connection**

### **Output Noise and Noise Reduction (NR)**

The LT6658 noise characteristic is similar to that of a high performance reference. The total noise is a combination of the bandgap noise and the noise of the buffer amplifier. The bandgap noise can be measured at the NR pin and is shown in [Figure 13](#page-26-1) with a 1μF capacitor, 10µF

capacitor and no capacitor on the NR pin. The bandgap can be bandlimited by connecting a capacitor between the NR pin and ground. The RC product sets the low pass 3dB corner attenuating the out-of-band noise of the bandgap. An internal  $400Ω ±15%$  resistor combines with the external capacitor to create a single-pole low pass filter. [Table 2](#page-26-2) lists capacitor values and the corresponding 3dB cutoff frequency.



<span id="page-26-2"></span><span id="page-26-1"></span>**Figure 13. LT6658 Bandgap Output Voltage Noise**



**Table 2. NR Capacitor Values and the Corresponding 3dB Frequency**

The primary trade-off for including an RC filter on the NR pin is a slower turn-on time. The effective resistance seen by the NR capacitor is 400 $\Omega$ . The RC time constant (τ) for charging the NR capacitor is  $\tau = R \cdot C$ . To reach the initial accuracy specification for the LT6658, 0.05%, it will take  $7.6\tau$  of settling time. Example settling time

constants are shown in [Table 3.](#page-27-0) An example of the NR pin charging and the relationship to the output voltage is shown in [Figure 14](#page-27-1). The appropriate trade-off between settling time and noise limiting is specific to the demands of each unique application.

| <b>Output Voltage</b><br>(V) | <b>NR Pin Resistance</b><br>(Ω) | C<br>$(\mu F)$ | $7.6\tau$<br>(ms) |
|------------------------------|---------------------------------|----------------|-------------------|
| 1.2V                         | 384                             | 0.01           | 0.03              |
|                              |                                 | 0.1            | 0.29              |
|                              |                                 |                | 2.92              |
| 1.8V                         | 352                             | 0.01           | 0.03              |
|                              |                                 | 0.1            | 0.27              |
|                              |                                 |                | 2.68              |
| 2.5, 3V,<br>3.3V, 5V         | 400                             | 0.01           | 0.03              |
|                              |                                 | 0.1            | 0.30              |
|                              |                                 |                | 3.04              |

<span id="page-27-0"></span>**Table 3. Settling Times for Different NR Capacitor Values**



<span id="page-27-1"></span>

The LT6658's two low noise buffer amplifiers measure 8nV/ $\sqrt{Hz}$ . The combined bandgap and buffer noise results for Buffer 1 and Buffer 2 are shown in the [Typical](#page-7-0)  [Performance Characteristics](#page-7-0) section. Note that beyond the NR pin cutoff frequency, the noise is primarily due to the buffer amplifiers. As shown, the buffer can be bandlimited by increasing the size of the output capacitors. [Figure 15](#page-27-2) and [Figure 16](#page-27-3) show the total integrated noise of Buffer 1 and Buffer 2, respectively.



**Figure 15. LT6658-2.5 Total Integrated Output Voltage**  Noise with  $C_{NR} = 22\mu F$  and  $C_{OUT1} = 1\mu F$ ,  $50\mu F$  and  $100\mu F$ **Output Capacitors**

<span id="page-27-2"></span>

<span id="page-27-3"></span>Figure 16. LT6658-2.5 V<sub>OUT2</sub> Integrated Noise with  $C_{\text{NR}}$  = 22µF and  $C_{\text{OUT2}}$  = 1µF, 50µF and 100µF

The output voltage noise does not change appreciably as load current increases.

The wide range of output capacitance capability and the NR pin capacitance allows the LT6658 noise density spectrum to be customized for specific applications. [Table 4](#page-28-0) lists the output noise for different conditions.

The output and NR capacitances also affect the AC PSRR response as shown in [Table 4](#page-28-0). See the [Typical Performance](#page-7-0)  [Characteristics](#page-7-0) section for more information.

<span id="page-28-0"></span>



 $*$  The full current for  $I_{LOAD}$  is 150mA and 50mA for output 1 and output 2, respectively.

#### **Power Supply Rejection**

The three supply pins provide flexibility to address the unique demands of each application. When connected together, the LT6658 provides excellent AC power supply rejection. Superior performance can be achieved when the supply pins are independently powered. For example, use a separate supply for the  $V_{IN}$  pin to isolate the bandgap circuit from the outputs. Further, each buffer can be supplied independently to provide a high degree of isolation as summarized in [Table 3.](#page-27-0)

#### **Output Disable**

The  $\overline{OD}$  pin disables the output stage of both output buffers. This pin is useful for disabling the buffers when fault conditions exist. For example, if external circuitry senses that the load is too hot or there is a short circuit condition, this pin can be asserted to remove the output current. This active low pin will disable the output buffers when the voltage on the pin is less than 0.8V. When the input voltage is greater than 2V the LT6658 is enabled.

The start-up after enabling the LT6658 enables is determined by the size of the output and NR capacitors. [Figure 17](#page-28-1) is an example of the LT6658-2.5 being enabled and disabled. The  $\overline{OD}$  pin has an internal pull-up current that will keep the output buffers enabled when the  $\overline{OD}$  pin floats. In noisy environments, it is recommended that  $\overline{OD}$ be tied high explicitly.



<span id="page-28-1"></span>**Figure 17. The Output Disable Function**

### **Internal Protection**

There are two internal protection circuits for monitoring output current and die temperature.

The output stage of each output buffer is disabled when the internal die temperature is greater than 165°C. There is 11°C of hysteresis allowing the part to return to normal operation once the die temperature drops below 154°C.

In addition, a short circuit protection feature prevents the output from supplying an unlimited load current. A fault or short on either output force pin will cause the output stage to limit the current and the output voltage will drop accordingly to the output fault condition. For example, if a 1Ω fault to ground occurs on Buffer 1, the circuit protection will limit both outputs. A load fault on either buffer will affect the output of both buffers.

The  $\overline{OD}$  pin may also be used with external circuitry to set a latched current limit as shown in [Figure 18](#page-29-0). The LT6108-1 provides a high-side current sense, latched comparator and a reference voltage enabling a simple latched overcurrent protection circuit. The high side sensing shown in [Figure 18](#page-29-0) adds only 7.5mV overhead to the supply and is set to trip at 150mA. Separate supply pins on the LT6658 permit each output buffer to have a dedicated overcurrent sense circuit. The RST signal resets the latched comparator.

### **Power Dissipation**

To maintain reliable precise and accurate performance the LT6658 junction temperature should never exceed  $T_{JMAX}$  = 150°C. If the part is operated at the absolute maximum input voltage and maximum output currents, the MSE package will need to dissipate over 7 watts of power.

The LT6658 comes in an MSE package with an exposed pad. The thermal resistance junction to case,  $\theta_{\text{JC}}$ , of the MSE package is 10°C/W. The thermal resistance junction to ambient,  $\theta_{JA}$ , is determined by the amount of copper on the PCB that is soldered to the exposed pad. When following established layout guidelines the  $\theta_{JA}$  can be as low as 35°C/W for the MSE package.



<span id="page-29-0"></span>**Figure 18. LT6658-2.5V with an Overcurrent Protection Circuit**

As a simple example, if 2 watts are dissipated in the MSE package, the die temperature would rise 70°C above the ambient temperature. The following expression describes the rise in temperature ( $\theta_{JA} \cdot P_{TOTA}$ ), and the increase of iunction temperature over ambient temperature as

 $T_{\text{J}} = T_{\text{A}} + \theta_{\text{JA}} \bullet P_{\text{TOTAL}}$ 

where  $T_{\rm J}$  is the junction temperature,  $T_{\rm A}$  is the ambient temperature,  $\theta_{JA}$  is the thermal resistance junction to ambient, and  $P_{\text{TOTA}}$  is the total power dissipated in the LT6658. Further, if the package was initially at room temperature (25°C), the die would increase to 95°C. At 3 watts the die would exceed the specified H-grade temperature of 125°C.

The derating curve for the MSE package is shown in [Figure 19.](#page-30-0) Three different  $\theta_{JA}$  curves are shown.  $\theta_{JA}$ is dependent on the amount of copper soldered to the exposed pad. Multiple layers of copper with multiple vias is recommended.



**Figure 19. MSE Derating Curve**

The power dissipated by the LT6658 can be calculated as three components. There is the power dissipated in the two output devices (one for each buffer) and the power dissipated within the remaining internal circuits. Calculate the power in the remaining circuits using the following expressions

 $P_{STATIC} = V_{IN} \cdot I_{STATIC}$ 

where  $P_{STATIC}$  is the power dissipated in the LT6658 minus the output devices,  $V_{IN}$  is the supply voltage, and  $I<sub>STATIC</sub>$  is the current flowing through the LT6658. To calculate the power dissipated by the output devices use

P1 = (VIN1 – VOUT1) • IOUT1 P2 = (VIN2 – VOUT2) • IOUT2

where P1 and P2 are the power dissipated in the Buffer 1 and Buffer 2 output devices,  $V_{IN1}$  and  $V_{IN2}$  are the supply voltages for each buffer, and  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  are the output voltages. Finally,

 $P_{\text{TOTAI}} = P1 + P2 + P_{\text{STATIC}}$ 

where  $P_{\text{TOTA}}$  is the total power dissipated in the package. P<sub>STATIC</sub> tends to be much smaller than P1 or P2.

To lower the power in the output devices, the supply voltage for each of the output buffers can be reduced to only 2.5V above the output voltage. For example, with a 2.5V output, using a 5V supply and maximum output current on each buffer, the total power can be calculated as

 $P1 = (5V - 2.5V) \cdot 0.15A = 0.375W$  $P2 = (5V - 2.5V) \cdot 0.05A = 0.125W$  $P_{STATIC} = 5V \cdot 0.001A = 0.005W$ 

 $P_{\text{TOTAI}} = 0.375W + 0.125W + 0.005W = 0.505W$ 

which is an operating condition that can be tolerated above 100°C when proper heat sinking is used.

<span id="page-30-0"></span>In [Figure 20](#page-31-0), the output current in both buffers is increased linearly for three values of  $V_{IN}$  where all three supply pins are connected together. As  $V_{IN}$  and  $I_{OIII}$  increases, the total power increases proportionally. When the supply voltage is 30V and the total output current is 200mA, the power exceeds 5W, representing a junction temperature increase of over 175°C using a best case scenario when using a MSE with a  $\theta_{JA} = 35^{\circ}$ C/W. [Figure 21](#page-31-1) illustrates how rapidly power increases when the supply voltage increases, especially with 200mA of total load current. If possible, reduce the voltage on  $V_{IN1}$  and  $V_{IN2}$ , which in turn will reduce the power dissipated in the LT6658 package.

Rev. C

The LT6658 is a high performance reference and extreme thermal cycling will cause thermal hysteresis and should be avoided if possible. See the [Thermal Hysteresis](#page-33-0) section.



<span id="page-31-0"></span>**Figure 20. Power Dissipation vs Output Current**

When the supply voltage,  $V_{\text{IN1}}$  or  $V_{\text{IN2}}$ , is greater than 30V, a hard short from either output to ground can result in more than 3 to 6 watts of instantaneous power which can damage the output devices.



<span id="page-31-1"></span>**Figure 21. Power Dissipation vs Supply Voltage**

### **Safe Operating Area**

The safe operating area, or SOA, describes the operating region where the junction temperature does not exceed T<sub>JMAX</sub>. In [Figure 22](#page-31-2), the SOA for the LT6658 is plotted. In this plot, the output voltage is 2.5V and the output current is the combined current of both buffers. The SOA is plotted for three values of  $\theta_{JA}$ . This illustrates how a lower  $\theta_{JA}$  value will remove more heat and allow more power to be dissipated through the package without damaging the part.



<span id="page-31-2"></span>**Figure 22. SOA for the LT6658**

There are three regions in the SOA plot. The top left region is the maximum rated current of the LT6658. The diagonal lines in the middle are where both the load current and supply voltage must be reduced as not to exceed  $T_{JMAX}$ . The bottom right is the maximum voltage of the LT6658.

It is important to realize the SOA limit is an absolute maximum rating at  $T_{JMAX}$ . It is not recommended to operate at this limit for extended periods of time.

### **PCB Layout**

The LT6658 is a high performance reference and therefore, requires good layout practices. Each supply pin should have  $0.1 \mu$ F capacitor placed close to the package. The output capacitors should also be close to the part to keep the equivalent series resistance to a minimum. As mentioned earlier, avoid parasitic resistance between the sense line and the load. Any error here will directly affect the output voltage.

All three ground pins (1, 2, 6) , and exposed pad should be connected together, preferably in a star ground configuration or ground plane. The exposed pad, Pin 17, is electrically connected to the die and must be connected to ground. It is also necessary for good thermal conductivity; use plenty of copper and multiple vias.

If the design requires the part to dissipate significant power, consider using 2oz copper and/or a multilayer board with a large area of copper connected to the exposed pad. Note that  $\theta_{JA}$  is proportional to the amount of copper soldered to the exposed pad. Preferably the copper should be on the outermost layers of the board for good thermal dissipation. A sample layout is shown in [Figure 23a](#page-32-0). The sense lines,  $V_{\text{OUT1}}$  s and  $V_{\text{OUT2}}$  s should connect as close as possible to the top of the load. In [Figure 23](#page-32-0)b, a star ground is shown where the LT6658 ground is directly connected to the bottom of the load. Connect all other grounds in the system to this same point. Minimize the resistance between GND side of the load and the LT6658 GND pins, especially for applications where the LT6658 is sinking current. This minimizes load regulation errors.



**(a) LT6658 Sample PCB Layout**



**(b) Bring Out Ground to the Load and Make a Star Connection**

<span id="page-32-0"></span>**Figure 23.** 

### **Long Term Drift**

Long term drift is a settling of the output voltage while the part is powered up. The output slowly drifts at levels of parts per million (ppm). The first 1000 hours of being powered up sees the most shift. By the end of 3000 hours, most parts have settled and will not shift appreciably. The plot in [Figure 24](#page-32-1) is representative of the LT6658 long term drift.



<span id="page-32-1"></span>**Figure 24. LT6658 Long Term Drift**

### **IR Reflow Shift**

As with many precision devices, the LT6658 will experience an output shift when soldered to a PCB. This shift is caused by uneven contraction and expansion of the plastic mold compound against the die and the copper pad underneath the die. Critical devices in the circuit will experience a change of physical force or pressure, which in turn changes its electrical characteristics, resulting in subtle changes in circuit behavior. Lead free solder reflow profiles reach over 250°C, which is considerably higher than lead based solder. A typical lead free IR reflow profile is shown in [Figure 25](#page-33-1). The experimental results simulating this shift are shown in [Figure 26](#page-33-2). In this experiment, LT6658 is run through an IR reflow oven once and three times.



**Figure 25. Lead Free Reflow Profile**



<span id="page-33-2"></span>Figure 26. ∆V<sub>OUT1</sub> Due to IR Reflow Shift

### <span id="page-33-0"></span>**Thermal Hysteresis**

Thermal hysteresis is caused by the same effect as IR reflow shift. However, in the case of thermal hysteresis, the temperature is cycled between its specified operating extremes to simulate how the part will behave as it experiences extreme temperature excursions and then returns to room temperature. For example, the LT6658 rated for –40°C to 125°C was repeatedly cycled between 125°C and –40°C. [Figure 27](#page-33-3) illustrates the thermal hysteresis of the LT6658, where each time the part's temperature passed through 25°C after cold and hot excursions, the output voltage was recorded.

<span id="page-33-1"></span>

**(a) LT6658 H-Grade (–40°C to 125°C)**



<span id="page-33-3"></span>**Figure 27. Thermal Hysteresis**

#### **200mA Reference**

<span id="page-34-0"></span>





Rev. C



 **Driving the a Dual ADC with Independent Voltage References**

**Driving Two Code Dependent DAC Reference Inputs. Separate DAC Reference Biasing Eliminates Code Dependent Reference Current Interaction**



\*R<sub>PAR</sub> IS THE PARASITIC RESISTANCE OF THE BOARD TRACE AND SHOULD BE > 0.048Ω TO MAINTAIN GOOD INL

#### **Common Errors for Non-Unity Gain Applications**



ROOT-SUM-SQUARE



**Scale Buffer 1 Up and Scale Buffer 2 Down**

#### **Automotive Reference and Supply Voltage Application**



#### **LT6658 Biasing Multiple Strain Gauges**



Rev. C

Recursive Reference Application (V<sub>OUT1</sub> Supplies Power to V<sub>IN</sub> and V<sub>IN2</sub>)







#### **Low Drift Regulator Application**



**Precision Low Drift Application Drift = 1.5ppm/°C; –40°C to 125°C**



### PACKAGE DESCRIPTION



**MSE Package 16-Lead Plastic MSOP, Exposed Die Pad** (Reference LTC DWG # 05-08-1667 Rev F)

3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL

NOT EXCEED 0.254mm (.010") PER SIDE.

Rev. C

### PACKAGE DESCRIPTION





RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED





3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE
	- TOP AND BOTTOM OF PACKAGE

### REVISION HISTORY



Rev. C