

LTC1066-1

14-Bit DC Accurate Clock-Tunable, 8th Order Elliptic or Linear Phase Lowpass Filter

- **DC Gain Linearity: 14 Bits**
- **Maximum DC Offset:** ±**1.5mV**
- **DC Offset TempCo: 7**µ**V/**°**C**
- **Device Fully Tested at**  $f_{\text{CUTOFF}}$  **= 80kHz**
- **Maximum Cutoff Frequency: 120kHz (V<sub>S</sub> =**  $\pm$ **8V)**
- Drives 1kΩ Load with 0.02% THD or Better
- Signal-to-Noise Ratio: 90dB
- Input Impedance: 500MΩ
- Selectable Elliptic or Linear Phase Response
- Operates from Single 5V up to  $±8V$  Power Supplies
- Available in an 18-Pin SO Wide Package

## **APPLICATIONS**

- Instrumentation
- Data Acquisition Systems
- Anti-Aliasing Filters
- Smoothing Filters
- Audio Signal Processing

 $\sqrt{J}$ , LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### **FEATURES DESCRIPTIO <sup>U</sup>**

The LTC® 1066-1 is an 8th order elliptic lowpass filter which simultaneously provides clock-tunability and DC accuracy. The unique and proprietary architecture of the filter allows 14 bits of DC gain linearity and a maximum of 1.5mV DC offset. An external RC is required for DC accurate operation. With  $\pm$ 7.5V supplies, a 20k resistor and a 1µF capacitor, the cutoff frequency can be tuned from 800Hz to 100kHz. A clock-tunable 10Hz to 100kHz operation can also be achieved (see Typical Application section).

The filter does not require any external active components such as input/output buffers. The input/output impedance is 500MΩ/0.1Ω and the output of the filter can source or sink 40mA. When pin 8 is connected to  $V^+$ , the clock-tocutoff frequency ratio is 50:1 and the input signal is sampled twice per clock cycle to lower the risk of aliasing. For frequencies up to  $0.75f_{\text{CUTOFF}}$ , the passband ripple is  $\pm$ 0.15dB. The gain at f<sub>CUTOFF</sub> is -1dB and the filter's stopband attenuation is 80dB at  $2.3f<sub>ClJTOFF</sub>$ . Linear phase operation is also available with a clock-to-cutoff frequency ratio of 100:1 when pin 8 is connected to ground.

The LTC1066-1 is available in an 18-pin SO Wide package.

## **TYPICAL APPLICATIO U**





1



## **ABSOLUTE MAXIMUM RATINGS**

**(Note 1)**



\* For an extended operating temperature range contact LTC Marketing for details.

# **PACKAGE/ORDER INFORMATION**



**ELECTRICAL CHARACTERISTICS (See Test Circuit)**

The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at V $_8$  =  $\pm$ 7.5V, **RL = 1k, TA = 25**°**C, fCLK signal level is TTL or CMOS (maximum clock rise or fall time** ≤ **1**µ**s) unless otherwise specified. All AC gain measurements are referenced to passband gain.**





#### **(See Test Circuit) ELECTRICAL C C HARA TERISTICS**

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at V<sub>S</sub> = ±7.5V, **RL = 1k, TA = 25**°**C, fCLK signal level is TTL or CMOS (maximum clock rise or fall time** ≤ **1**µ**s) unless otherwise specified. All AC gain measurements are referenced to passband gain.**



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** The maximum current over temperature is at 0°C. At 70°C the maximum current is less than its maximum value at 25°C.

**Note 3:** Guaranteed by design and test correlation.



# **C C HARA TERISTICS U W TYPICAL PERFOR A CE**





### **C C HARA TERISTICS U W TYPICAL PERFOR A CE**





# **C C HARA TERISTICS U W TYPICAL PERFOR A CE**





**Transient Response**



Table 1. Elliptic Response,  $f_C = 10kHz$ ,  $f_{CLK}/f_{CUTOFF} = 50:1$ ,  $V_S = \pm 7.5V$ ,  $R_F = 20k$ ,  $C_F = 1 \mu F$ , No RC Compensation,  $T_A = 25^\circ C$ 

| п.                        |              |                       |                                 |  |
|---------------------------|--------------|-----------------------|---------------------------------|--|
| <b>FREQUENCY</b><br>(kHz) | GAIN<br>(dB) | <b>PHASE</b><br>(DEG) | <b>GROUP DELAY</b><br>$(\mu s)$ |  |
| 2.000                     | 0.117        | $-50.09$              | 70.52                           |  |
| 3.000                     | 0.118        | $-75.75$              | 72.04                           |  |
| 4.000                     | 0.116        | $-101.96$             | 74.32                           |  |
| 5.000                     | 0.112        | $-129.25$             | 77.59                           |  |
| 6.000                     | 0.104        | $-157.82$             | 82.04                           |  |
| 7.000                     | 0.074        | 171.68                | 88.56                           |  |
| 8.000                     | $-0.014$     | 138.41                | 97.80                           |  |
| 9.000                     | $-0.278$     | 101.26                | 110.33                          |  |
| 10.000                    | $-0.986$     | 58.98                 | 124.91                          |  |

Table 3. Linear Phase Response, f<sub>C</sub> = 10kHz, **fCLK/fCUTOFF = 100:1, VS =** ±**7.5V, RF = 20k, CF = 1**µ**F,**



Table 2. Elliptic Response, f<sub>C</sub> = 50kHz, f<sub>CLK</sub>/f<sub>CUTOFF</sub> = 50:1,  $V_S = \pm 7.5V$ ,  $R_F = 20k$ ,  $C_F = 1 \mu F$ , No RC Compensation,  $T_A = 25^\circ \text{C}$ 

| $\cdot$ $\mu$ – = $\circ$ $\cdot$ |              |                       |                                 |  |
|-----------------------------------|--------------|-----------------------|---------------------------------|--|
| <b>FREQUENCY</b><br>(kHz)         | GAIN<br>(dB) | <b>PHASE</b><br>(DEG) | <b>GROUP DELAY</b><br>$(\mu s)$ |  |
| 10.000                            | 0.104        | $-50.91$              | 14.32                           |  |
| 15.000                            | 0.105        | $-76.95$              | 14.61                           |  |
| 20.000                            | 0.107        | $-103.51$             | 15.05                           |  |
| 25.000                            | 0.109        | $-131.13$             | 15.70                           |  |
| 30.000                            | 0.107        | $-160.03$             | 16.57                           |  |
| 35.000                            | 0.089        | 169.22                | 17.85                           |  |
| 40.000                            | 0.014        | 135.72                | 19.66                           |  |
| 45.000                            | $-0.231$     | 98.44                 | 22.10                           |  |
| 50.000                            | $-0.905$     | 56.15                 | 24.93                           |  |

Table 4. Linear Phase Response, f<sub>C</sub> = 50kHz, **fCLK/fCUTOFF = 100:1, VS =** ±**7.5V, RF = 20k, CF = 1**µ**F, No RC Compensation, TA = 25**°**C**





### **PIN FUNCTIONS**

#### **Power Supply Pins (5, 18, 4, 10)**

The power supply pins should be bypassed with a  $0.1 \mu F$ capacitor to an adequate analog ground. The bypass capacitors should be connected as close as possible to the power supply pins. The V<sup>+</sup> pins (5, 18) and the V<sup>-</sup> pins (4, 10) should always be tied to the same positive supply and negative supply value respectively. Low noise linear supplies are recommended. Switching power supplies are not recommended as they will lower the filter dynamic range.

When the LTC1066-1 is powered up with dual supplies and, if  $V^+$  is applied prior to a floating  $V^-$ , connect a signal diode (1N4148) between pin 10 and ground to prevent power supply reversal and latch-up. A signal diode (1N4148) is also recommended between pin 5 and ground if the negative supply is applied prior to the positive supply and the positive supply is floating. Note, in most laboratory supplies, reversed biased diodes are always connected between the supply output terminals and ground, and the above precautions are not necessary. However, when the filter is powered up with conventional 3-terminal regulators, the diodes are recommended.

#### **Analog Ground Pin (15)**

The filter performance depends on the quality of the analog signal ground. For either dual or single supply operation, an analog ground plane surrounding the package is recommended. The analog ground plane should be connected to any digital ground at a single point. For dual supply operation, pin 15 should be connected to the analog ground plane. For single supply operation pin 15 should be biased at 1/2 supply and should be bypassed to the analog ground plane with at least a 1µF capacitor (see Typical Applications). For single 5V operation and for  $f_{\text{C-K}} \geq 1.4$ MHz, pin 15 should be biased at 2V. This minimizes passband gain and phase variations.

### **Clock Input Pin (9)**

Any TTL or CMOS clock source with a square-wave output and 50% duty cycle  $(\pm 10\%)$  is an adequate clock source for the device. The power supply for the clock source should not be the filter's power supply. The analog ground for the filter should be connected to clock's ground at a single point only. Table 5 shows the clock's low and high level threshold values for a dual or single supply operation. Sine waves are not recommended for clock input frequencies less than 100kHz, since excessively slow clock rise or fall times generate internal clock jitter (maximum clock rise or fall time  $\leq$  1 us). The clock signal should be routed from the left side of the IC package and perpendicular to it to avoid coupling to any input or output analog signal path. A 200 $\Omega$  resistor between clock source and pin 9 will slow down the rise and fall times of the clock to further reduce charge coupling.





### **50:1/100:1 Pin (8)**

The DC level at pin 8 determines the ratio of the clock to the filter cutoff frequency. When pin 8 is connected to V<sup>+</sup> the clock-to-cutoff frequency ratio ( $f_{CLK}/f_{CUTOFF}$ ) is 50:1 and the filter response is elliptic. The design of the internal switched-capacitor filter was optimized for a 50:1 operation.

When pin 8 is connected to ground (or 1/2 supply for single supply operation), the  $f_{\text{Cl K}}/f_{\text{Cl JTOFF}}$  ratio is equal to 100:1 and the filter response is pseudolinear phase (see Group Delay vs Frequency in Typical Performance Characteristic section).

When pin 8 is connected to  $V^-$  (or ground for single supply operation), the  $f_{\text{CLK}}/f_{\text{CLITOFF}}$  ratio is 100:1 and the filter response is transitional Butterworth elliptic. The Typical Performance Characteristics provide all the necessary information.

If the DC level at pin 8 is mechanically switched, a 10k resistor should be connected between pin 8 and the DC source.

#### **Input Pins (2, 3, 14, 16)**

10661fa Pin 3 (+IN A) and pin 2 (–IN A) are the positive and negative inputs of an internal high performance op amp A



# **PIN FUNCTIONS**

(see Block Diagram). Input bias current flows out of pins 2 and 3. Pin 16 (+IN B) is the positive input of a high performance op amp B which is internally connected as a unity-gain follower. Op amp B buffers the switchedcapacitor network output. The input capacitance of both op amps is 10pF.

Pin 14 (FILTER<sub>IN</sub>) is the input of a switched-capacitor network. The input impedance of pin 14 is typically 11k.

### **Output Pins (1, 7, 17)**

Pins 1 and 17 are the outputs of the internal high performance op amps A and B. Pin 1 is usually connected to the internal switched-capacitor filter network input pin 14. Pin 17 is the buffered output of the filter and it can drive loads as heavy as 200 $\Omega$  (see THD + Noise curves under Typical Performance Characteristics). Pin 7 is the internal switched-capacitor network output and it can typically sink or source 1mA.

#### **Compensation Pins (11, 13)**

Pins 11 and 13 are the AC compensation pins. If compensation is needed, an external 30k resistor in series with a 15pF capacitor should be connected between pins 11 and 13. Compensation is recommended for the following cases shown in Table 6.





#### **Connect Pins (6, 12)**

Pin 6 (CONNECT 1) and pin 12 (CONNECT 2) should be shorted. In a printed circuit board the connection should be done under the IC package through a short trace surrounded by the analog ground plane. Pin 6 should be 0.2 inches away from any other circuit trace.



### **BLOCK DIAGRAM**



**TEST CIRCUIT** 





#### **DC PERFORMANCE**

The DC performance of the LTC1066-1 is dictated by the DC characteristics of the input precision op amp.

- 1. DC input voltages in the vicinity of the filter's half of the total power supply are processed with exactly 0dB (or 1V/V) of gain.
- 2. The typical DC input voltage ranges are equal to:

 $V_{IN} = \pm 5.8V$ ,  $V_S = \pm 7.5V$  $V_{IN} = \pm 3.6 V, V_S = \pm 5 V$  $V_{\text{IN}} = \pm 1.4V$ ,  $V_S = \pm 2.5V$ 

With an input DC voltage range of  $V_{IN} = \pm 5V$ , (V<sub>S</sub> = ±7.5V), the measured CMRR was 100dB. Figure 1 shows the DC gain linearity of the filter exceeding the requirements of a 14-bit, 10V full scale system.

3. The filter output DC offset  $V_{OS(OUT)}$  is measured with the input grounded and with dual power supplies. The  $V_{OS(OUT)}$  is typically  $\pm 0.1$ mV and it is optimized for the filter connection shown in the test circuit figure. The filter output offset is equal to:

 $V_{OS(OUT)} = V_{OS}(op amp A) - I_{BIAS} \times R_F = 0.1 \text{mV (Typ)}$ 

- 4. The  $V_{OS(OUT)}$  temperature drift is typically  $7\mu$ V/°C  $(T_A > 25^{\circ}C)$ , and  $-7\mu$ V/ $\circ$ C (T<sub>A</sub> < 25 $\circ$ C).
- 5. The  $V_{OS(OUT)}$  temperature drift can be improved by using an input resistor  $R_{IN}$  equal to the feedback resistor  $R_F$ , however, the absolute value of  $V_{OS(O||T)}$  will increase. For instance, if a 20k resistor is added in series with pin 3 (see Test Circuit), the output  $V_{OS}$  drift will be





improved by 2 $\mu$ V/°C to 3 $\mu$ V/°C, however, the V<sub>OS(OUT)</sub> may increase by  $1 \text{mV}_{(MAX)}$ .

6. The filter DC output offset voltage  $V_{OS(OUT)}$  is independent from the filter clock frequency ( $f_{\text{Cl K}} \leq 250$ kHz).

Figures 2 and 3 show the  $V_{OS(OUT)}$  variation for three different power supplies and for clock frequencies up to 5MHz. Both figures were traced with the LTC1066-1 soldered into the PC board. Power supply decoupling is very important, especially with  $\pm$ 7.5V supplies. If necessary connect a small resistor (20Ω) between pins 5 and 18, and between pins 10 and 4, to isolate the precision op amp supply pin from the switched capacitor network supply (see the Test Circuit).



**Figure 2. Output Offset Change vs Clock (Relative to Offset for**  $f_{CLK} = 250kHz$ **)** 



**(Relative to Offset for f<sub>CLK</sub> = 250kHz)** 





#### **AC PERFORMANCE**

#### **AC (Passband) Gain**

The passband gain of the LTC1066-1 is equal to the passband gain of the internal switched-capacitor lowpass filter, and it is measured at  $f = 0.25f_{CUTOFF}$ . Unlike conventional monolithic filters, the LTC1066-1 starts with an absolutely perfect 0dB DC gain and phases into an "imperfect" AC passband gain, typically  $\pm$ 0.1dB.

The filter's low passband ripple, typically 0.05dB, is measured with respect to the AC passband gain.

The LTC1066-1 DC stabilizing loop slightly warps the filter's passband performance if the –3dB frequency of the feedback passive elements ( $1/2\pi R_F C_F$ ) is more than the cutoff frequency of the internal switched-capacitor filter divided by 250. The LTC1066-1 clock tunability directly relates to the above constraint. Figure 4 illustrates the passband behavior of the LTC1066-1 and it demonstrates the clock tunability of the device. A typical LTC1066-1 device was used to trace all four curves of Figure 4. Curve D, for instance, has nearly zero ripple and 0.04dB passband gain. Curve D's 20kHz cutoff is much higher than the 8Hz cutoff frequency of the  $R_FC_F$  feedback network, so its passband is free from any additional error due to  $R_F C_F$ feedback elements. Curve B illustrates the passband error when the 1MHz clock of curve D is lowered to 100kHz. A 0.1dB error is added to the filter's original AC gain of 0.04dB.



**Figure 4. Passband Behavior**



#### **Transient Response and Settling Time**

The LTC1066-1 exhibits two different transient behaviors. First, during power-up the DC correcting loop will settle after the voltage offset of the internal switched-capacitor network is stored across the feedback capacitor  $C_F$  (see Block Diagram). It takes approximately five time constants  $(5R_FC_F)$  for settling to 1%. Second, following DC loop settling, the filter reaches steady state. The filter transient response is then defined by the frequency characteristics of the internal switched-capacitor lowpass filter. Figure 5 shows details.

DC loop settling is also observed if, at steady state, the DC offset of the internal switched-capacitor network suddenly changes. A sudden change may occur if the clock frequency is instantaneously stepped to a value above 1MHz.



**Figure 5. Transient Response**

#### **Clock Feedthrough**

Clock feedthrough is defined as the RMS value of the clock frequency and its harmonics that are present at the filter's output pin (9). The clock feedthrough is tested with the input pin (2) grounded and depends on PC board layout and on the value of the power supplies. With proper layout techniques the values of the clock feedthrough are shown on Table 7.

#### **Table 7. Clock Feedthrough**



#### **Wideband Noise**

The wideband noise of the filter is the total RMS value of the device's noise spectral density and is used to determine the operating signal-to-noise ratio. Most of its frequency contents lie within the filter passband and cannot be reduced with post filtering. For instance, the LTC1066- 1 wideband noise at  $\pm 5V$  supply is  $100 \mu V_{RMS}$ ,  $95 \mu V_{RMS}$  of which have frequency contents from DC up to the filter's cutoff frequency. The total wideband noise  $(\mu V_{RMS})$  is nearly independent of the value of the clock. The clock feedthrough specifications are not part of the wideband noise. Table 8 lists the typical wideband noise for each supply.

#### **Table 8. Wideband Noise**



#### **Speed Limitations**

To avoid op amp slew rate limiting at maximum clock frequencies, the signal amplitude should be kept below a specified level as shown in Table 9.

#### **Table 9. Maximum V<sub>IN</sub>**





#### **Aliasing**

In a sampled-data system the sampling theorem says that if an input signal has any frequency components greater than one half the sampling frequency, aliasing errors will appear at the output. In practice, aliasing is not always a serious problem. High order switched-capacitor lowpass filters are inherently band limited and significant aliasing occurs only for input signals centered around the clock frequency and its multiples.

Figure 6 shows the LTC1066-1 aliasing response when operated with a clock-to-cutoff frequency ratio of 50:1. With a 50:1 ratio LTC1066-1 samples its input twice during one clock period and the sampling frequency is equal to two times the clock frequency.

The figure also shows the maximum aliased output generated for inputs in the range of  $2f_{CLK} \pm f_C$ . For instance, if the LTC1066-1 is programmed to produce a cutoff frequency of 20kHz with 1MHz clock, a 10mV, 1.02MHz input signal will cause a 10µV aliased signal at 20kHz. This signal will be buried in the noise. Maximum aliasing will occur only for input signals in the narrow range of  $2MHz \pm 20kHz$  or multiples of 2MHz.

Figure 7 shows the LTC1066-1 aliased response when operated with a clock-to-cutoff frequency ratio of 100:1 (linear phase response with pin 8 to ground).











**Dual Supply Operation DC Accurate, 10Hz to 100kHz, Clock-Tunable, 8th Order Elliptic Lowpass Filter**  $f_{CLK}/f_C = 50:1$ 

RC COMPENSATION BETWEEN PINS 11 AND 13 REQUIRED ONLY FOR f<sub>CUTOFF</sub> ≥ 60kHz. THE 33µF CAPACITOR IS A NONPOLARIZED, ALUMINUM ELECTROLYTIC, ±20%, 16V (NICHICON UUPIC 330MCRIGS OR NIC NACEN 33M16V 6.3 × 5.5 OR EQUIVALENT). \* PROTECTION DIODES, 1N4148 ARE OPTIONAL. SEE PIN DESCRIPTIONS.

1066-1 TA03





**Single 5V Supply Operation DC Accurate, 10Hz to 36kHz, Clock-Tunable, 8th Order Elliptic Lowpass Filter**  $f_{CLK}/f_C = 50:1$ 

INPUT LINEAR RANGE =  $1.4V$  to  $3.6V$ . DC LINEARITY =  $\pm 0.0063\%$ .

THE PINS 6 TO 12 CONNECTION SHOULD BE UNDER THE IC AND SHIELDED BY AN ANALOG SYSTEM GROUND PLANE.

RC COMPENSATION BETWEEN PINS 11 AND 13 REQUIRED ONLY FOR f<sub>CUTOFF</sub> ≥ 24kHz. THE 33µF CAPACITOR IS A NONPOLARIZED, ALUMINUM ELECTROLYTIC, ±20%, 16V (NICHICON UUPIC 330MCRIGS OR NIC NACEN 33M16V 6.3  $\times$  5.5)

1066-1 TA04



#### **DC Accurate Lowpass Filter with Input Anti-Aliasing (fCLK** ≤**250kHz)**



R1 + R2 = 80.6k, R1 = 4.22k AND R2 = 76.8k ROUNDED TO NEAREST 1% VALUE. C2 = 0.027µF ROUNDED TO NEAREST STANDARD VALUE.

**NOTE:** RF SHOULD BE ≤100k TO MINIMIZE DC OFFSET TO ±5.5mV







**DC Accurate Lowpass Filter with Input Anti-Aliasing (fCLK > 250kHz)**

1066-1 TA06









### **PACKAGE DESCRIPTION**



**SW Package 18-Lead Plastic Small Outline (Wide .300 Inch)** (Reference LTC DWG # 05-08-1620)

2. DRAWING NOT TO SCALE

3. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS.

THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS

4. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)

