

# 12-Bit, 1.25Msps, 55mW Sampling A/D Converter

## **FEATURES**

- 1.25Msps Sample Rate
- Single 5V Supply
- Power Dissipation: 55mW
- Nap and Sleep Power Shutdown Modes
- $\pm 0.35$ LSB INL and  $\pm 0.25$ LSB DNL
- 72dB S/(N + D) and 80dB THD at 100kHz
- External or Internal Reference Operation
- True Differential Inputs Reject Common Mode Noise
- Input Range: 4.096V (1mV/LSB)
- 28-Pin SSOP and SO Packages

# **APPLICATIONS**

- High Speed Data Acquisition
- Imaging Systems
- Digital Signal Processing
- Multiplexed Data Acquisition Systems
- Telecommunications

# DESCRIPTION

The LTC<sup>®</sup>1415 is a 700ns, 1.25Msps, 12-bit sampling A/D converter that draws only 55mW from a single 5V supply. This easy-to-use device includes a high dynamic range sample-and-hold, precision reference and a trimmed internal clock. Two power shutdown modes provide flexibility for low power systems.

The LTC1415's full-scale input range is 4.096V. Low linearity errors  $\pm 0.35$ LSB INL,  $\pm 0.25$ LSB DNL make it ideal for imaging systems. Outstanding AC performance includes 72dB S/(N + D) and 80dB THD with an input frequency of 100kHz.

The unique differential input sample-and-hold can acquire single-ended or differential input signals up to its 18MHz bandwidth. The 60dB common mode rejection allows users to eliminate ground loops and common mode noise by measuring signals differentially from the source.

The ADC has a  $\mu P$  compatible, 12-bit parallel output port. There is no pipeline delay in the conversion results. A separate convert start input and data ready signal ( $\overline{BUSY}$ ) ease connections to FIFOs, DSPs and microprocessors. A separate output logic supply pin allows direct connection to 3V components.

LTC and LT are registered trademarks of Linear Technology Corporation.

# TYPICAL APPLICATION

1.25MHz, 12-Bit Sampling A/D Converter



# Effective Bits and Signal-to-(Noise + Distortion) vs Input Frequency



# **ABSOLUTE MAXIMUM RATINGS**

# 

# PACKAGE/ORDER INFORMATION

|                              | TOP VIEW                                                                     | ORDER       |
|------------------------------|------------------------------------------------------------------------------|-------------|
| +A <sub>IN</sub> 1           | 28 AV <sub>DD</sub>                                                          | PART NUMBER |
| -A <sub>IN</sub> 2           | 27 DV <sub>DD</sub>                                                          | . = =       |
| V <sub>REF</sub> 3           | 26 OV <sub>DD</sub>                                                          | LTC1415CG   |
| REFCOMP 4                    | 25 BUSY                                                                      | LTC1415CSW  |
| AGND 5                       | 24 CS                                                                        | LTC1415IG   |
| D11 (MSB) 6                  | 23 CONVST                                                                    | LTC1415ISW  |
| D10 7                        | 22 RD                                                                        |             |
| D9 8                         | 21 SHDN                                                                      |             |
| D8 9                         | 20 NAP/SLP                                                                   |             |
| D7 10                        | 19 OGND                                                                      |             |
| D6 11                        | 18 D0                                                                        |             |
| D5 12                        | 17 D1                                                                        |             |
| D4 13                        | 16 D2                                                                        |             |
| DGND 14                      | 15 D3                                                                        |             |
| G PACKAGE<br>28-LEAD PLASTIC | SW PACKAGE<br>SSOP 28-LEAD PLASTIC SO WIDE                                   |             |
|                              | 110°C, θ <sub>JA</sub> = 95°C/W (G)<br>110°C, θ <sub>JA</sub> = 130°C/W (SW) |             |

Consult factory for Military grade parts.

# **CONVERTER CHARACTERISTICS** With Internal Reference (Notes 5, 6)

| PARAMETER                     | CONDITIONS                |   | MIN | TYP  | MAX | UNITS  |
|-------------------------------|---------------------------|---|-----|------|-----|--------|
| Resolution (No Missing Codes) |                           | • | 12  |      |     | Bits   |
| Integral Linearity Error      | (Note 7)                  | • |     | 0.35 | ±1  | LSB    |
| Differential Linearity Error  |                           | • |     | 0.25 | ±1  | LSB    |
| Offset Error                  | (Note 8)                  |   |     | ±1   | ±6  | LSB    |
|                               |                           | • |     |      | ±8  | LSB    |
| Full-Scale Error              |                           |   |     |      | ±20 | LSB    |
| Full-Scale Tempco             | I <sub>OUT(REF)</sub> = 0 |   |     | ±15  |     | ppm/°C |

# **ANALOG INPUT** (Note 5)

| SYMBOL              | PARAMETER                                  | CONDITIONS                                         |   | MIN | TYP     | MAX | UNITS             |
|---------------------|--------------------------------------------|----------------------------------------------------|---|-----|---------|-----|-------------------|
| V <sub>IN</sub>     | Analog Input Range (Note 9)                | $4.75V \le V_{DD} \le 5.25V$                       | • |     | 4.096   |     | V                 |
| I <sub>IN</sub>     | Analog Input Leakage Current               | CS = High                                          | • |     |         | ±1  | μА                |
| C <sub>IN</sub>     | Analog Input Capacitance                   | Between Conversions<br>During Conversions          |   |     | 19<br>5 |     | pF<br>pF          |
| t <sub>ACQ</sub>    | Sample-and-Hold Acquisition Time           |                                                    | • |     | 50      | 150 | ns                |
| t <sub>AP</sub>     | Sample-and-Hold Aperture Delay Time        |                                                    |   |     | -1.5    |     | ns                |
| t <sub>jitter</sub> | Sample-and-Hold Aperture Delay Time Jitter |                                                    |   |     | 2       |     | ps <sub>RMS</sub> |
| CMRR                | Analog Input Common Mode Rejection Ratio   | 0V < V <sub>CM</sub> < V <sub>DD</sub> , DC to MHz |   |     | 60      |     | dB                |

# **DYNAMIC ACCURACY** (Note 5)

| SYMBOL    | PARAMETER                            | CONDITIONS                                                                       | MIN | TYP        | MAX | UNITS    |
|-----------|--------------------------------------|----------------------------------------------------------------------------------|-----|------------|-----|----------|
| S/(N + D) | Signal-to-(Noise + Distortion) Ratio | 100kHz Input Signal<br>600kHz Input Signal                                       |     | 72<br>69   |     | dB<br>dB |
| THD       | Total Harmonic Distortion            | 100kHz Input Signal, First 5 Harmonics<br>600kHz Input Signal, First 5 Harmonics |     | -80<br>-72 |     | dB<br>dB |
| SFDR      | Spurious Free Dynamic Range          | 600kHz Input Signal                                                              |     | -75        |     | dB       |
| IMD       | Intermodulation Distortion           | f <sub>IN1</sub> = 29.37kHz, f <sub>IN2</sub> = 32.446kHz                        |     | -84        |     | dB       |
|           | Full-Power Bandwidth                 |                                                                                  |     | 18         |     | MHz      |
|           | Full-Linear Bandwidth                | $S/(N + D) \ge 68dB$                                                             |     | 1          |     | MHz      |

# INTERNAL REFERENCE CHARACTERISTICS (Note 5)

| PARAMETER                          | CONDITIONS                   | MIN   | TYP   | MAX   | UNITS  |
|------------------------------------|------------------------------|-------|-------|-------|--------|
| V <sub>REF</sub> Output Voltage    | I <sub>OUT</sub> = 0         | 2.480 | 2.500 | 2.520 | V      |
| V <sub>REF</sub> Output Tempco     | I <sub>OUT</sub> = 0         |       | ±15   |       | ppm/°C |
| V <sub>REF</sub> Line Regulation   | $4.75V \le V_{DD} \le 5.25V$ |       | 0.01  |       | LSB/V  |
| V <sub>REF</sub> Output Resistance | I <sub>OUT</sub>   ≤ 0.1mA   |       | 2     |       | kΩ     |
| REFCOMP Output Voltage             | I <sub>OUT</sub> = 0         |       | 4.096 |       | V      |

# DIGITAL INPUTS AND DIGITAL OUTPUTS (Note 5)

| SYMBOL              | PARAMETER                         | CONDITIONS                                                    |   | MIN | TYP          | MAX | UNITS |
|---------------------|-----------------------------------|---------------------------------------------------------------|---|-----|--------------|-----|-------|
| V <sub>IH</sub>     | High Level Input Voltage          | V <sub>DD</sub> = 5.25V                                       | • | 2.4 |              |     | V     |
| $V_{IL}$            | Low Level Input Voltage           | V <sub>DD</sub> = 4.75V                                       | • |     |              | 0.8 | V     |
| I <sub>IN</sub>     | Digital Input Current             | $V_{IN} = 0V \text{ to } V_{DD}$                              | • |     |              | ±10 | μА    |
| C <sub>IN</sub>     | Digital Input Capacitance         |                                                               |   |     | 5            |     | pF    |
| V <sub>OH</sub>     | High Level Output Voltage         | $V_{DD} = 4.75V$ $I_0 = -10\mu A$ $I_0 = -200\mu A$           | • | 4.0 | 4.5          |     | V     |
| V <sub>OL</sub>     | Low Level Output Voltage          | $V_{DD} = 4.75V$ $I_0 = 160\mu A$ $I_0 = 1.6m A$              | • |     | 0.05<br>0.10 | 0.4 | V     |
| I <sub>OZ</sub>     | Hi-Z Output Leakage D11 to D0     | $V_{OUT} = 0V \text{ to } V_{DD}, \overline{CS} \text{ High}$ | • |     |              | ±10 | μΑ    |
| $\overline{C_{OZ}}$ | Hi-Z Output Capacitance D11 to D0 | CS High (Note 9)                                              | • |     |              | 15  | pF    |
| I <sub>SOURCE</sub> | Output Source Current             | V <sub>OUT</sub> = 0V                                         |   |     | -10          |     | mA    |
| I <sub>SINK</sub>   | Output Sink Current               | $V_{OUT} = V_{DD}$                                            |   |     | 10           |     | mA    |

# POWER REQUIREMENTS (Note 5)

| SYMBOL          | PARAMETER                                   | CONDITIONS                                                                                                                                                                               |   | MIN  | TYP               | MAX       | UNITS          |
|-----------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|-------------------|-----------|----------------|
| $V_{DD}$        | Supply Voltage                              | (Notes 10, 11)                                                                                                                                                                           |   | 4.75 |                   | 5.25      | V              |
| I <sub>DD</sub> | Supply Current<br>Nap Mode<br>Sleep Mode    | $\frac{\overline{CS} \text{ High}}{\overline{SHDN}} = 0V, \text{ NAP/} \overline{SLP} = 5V \text{ (Note 12)}$ $\overline{SHDN} = 0V, \text{ NAP/} \overline{SLP} = 0V \text{ (Note 12)}$ | • |      | 11<br>1.5<br>1.0  | 20<br>2.3 | mA<br>mA<br>μA |
| P <sub>D</sub>  | Power Dissipation<br>Nap Mode<br>Sleep Mode | CS High SHDN = 0V, NAP/SLP = 5V SHDN = 0V, NAP/SLP = 0V                                                                                                                                  |   |      | 55<br>7.5<br>0.01 | 100<br>12 | mW<br>mW<br>mW |



# TIMING CHARACTERISTICS (Note 5)

| SYMBOL                   | PARAMETER                                                     | CONDITIONS                                                                  |   | MIN             | TYP       | MAX            | UNITS          |
|--------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------|---|-----------------|-----------|----------------|----------------|
| f <sub>SAMPLE(MAX)</sub> | Maximum Sampling Frequency<br>Conversion and Acquisition Time |                                                                             | • | 1.25            |           | 800            | MHz<br>ns      |
| t <sub>CONV</sub>        | Conversion Time                                               |                                                                             | • |                 |           | 700            | ns             |
| t <sub>ACQ</sub>         | Acquisition Time                                              |                                                                             | • |                 |           | 150            | ns             |
| t <sub>1</sub>           | CS to RD Setup Time                                           | (Notes 9, 10)                                                               | • | 0               |           |                | ns             |
| t <sub>2</sub>           | CS↓ to CONVST↓ Setup Time                                     | (Notes 9, 10)                                                               | • | 10              |           |                | ns             |
| $t_3$                    | NAP/SLP↑to SHDN↓Setup Time                                    | (Notes 9, 10)                                                               |   |                 | 200       |                | ns             |
| t <sub>4</sub>           | SHDN↑ to CONVST↓ Wake-Up Time                                 | Nap Mode (Note 10)<br>Sleep Mode, C <sub>REFCOMP</sub> = 10μF (Note 10)     |   |                 | 200<br>10 |                | ns<br>ms       |
| t <sub>5</sub>           | CONVST Low Time                                               | (Notes 10, 11)                                                              | • | 50              |           |                | ns             |
| t <sub>6</sub>           | CONVST to BUSY Delay                                          | $C_L = 25pF$                                                                | • |                 | 10        | 60             | ns<br>ns       |
| t <sub>7</sub>           | Data Ready Before BUSY↑                                       |                                                                             | • | 20<br>15        | 35        |                | ns<br>ns       |
| t <sub>8</sub>           | Delay Between Conversions                                     | (Note 10)                                                                   | • | 50              |           |                | ns             |
| t <sub>9</sub>           | Wait Time RD↓ After BUSY↑                                     | (Note 10)                                                                   | • | -5              |           |                | ns             |
| t <sub>10</sub>          | Data Access Time After RD↓                                    | C <sub>L</sub> = 25pF                                                       | • |                 | 20        | 35<br>45       | ns<br>ns       |
|                          |                                                               | C <sub>L</sub> = 100pF                                                      | • |                 | 25        | 45<br>60       | ns<br>ns       |
| t <sub>11</sub>          | Bus Relinquish Time                                           | $0^{\circ}C = T_{A} = 70^{\circ}C$<br>- $40^{\circ}C = T_{A} = 85^{\circ}C$ | • |                 | 10        | 30<br>35<br>40 | ns<br>ns<br>ns |
| t <sub>12</sub>          | RD Low Time                                                   |                                                                             | • | t <sub>10</sub> |           |                | ns             |
| t <sub>13</sub>          | CONVST High Time                                              |                                                                             | • | 50              |           |                | ns             |
| t <sub>14</sub>          | Aperture Delay of Sample-and-Hold                             |                                                                             |   |                 | -1.5      |                | ns             |

The ullet denotes specifications which apply over the full operating temperature range; all other limits and typicals  $T_A = 25^{\circ}C$ .

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** All voltage values are with respect to ground with DGND and AGND wired together unless otherwise noted.

**Note 3:** When these pin voltages are taken below ground or above  $V_{DD}$ , they will be clamped by internal diodes. This product can handle input currents greater than 100mA below ground or above  $V_{DD}$  without latchup.

**Note 4:** When these pin voltages are taken below ground, they will be clamped by internal diodes. This product can handle input currents greater than 100mA below ground without latchup. These pins are not clamped to  $V_{DD}$ .

**Note 5:**  $V_{DD} = 5V$ ,  $f_{SAMPLE} = 1.25MHz$ ,  $t_r = t_f = 5$ ns unless otherwise specified.

Note 6: Linearity, offset and full-scale specifications apply for a single-ended  $+A_{IN}$  input with  $-A_{IN}$  grounded.

**Note 7:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

**Note 8:** Bipolar offset is the offset voltage measured from -0.5LSB when the output code flickers between 0000 0000 0000 and 1111 1111 1111.

**Note 9:** Guaranteed by design, not subject to test.

Note 10: Recommended operating conditions.

**Note 11:** The falling edge of  $\overline{\text{CONVST}}$  starts a conversion. If  $\overline{\text{CONVST}}$  returns high at a critical point during the conversion it can create small errors. For best performance ensure that  $\overline{\text{CONVST}}$  returns high either within 425ns after the start of the conversion or after  $\overline{\text{BUSY}}$  rises.

Note 12:  $\overline{CS} = \overline{RD} = \overline{CONVST} = 0V$ .

# TYPICAL PERFORMANCE CHARACTERISTICS

S/(N + D) vs Input Frequency and Amplitude



Signal-to-Noise Ratio vs Input Frequency



Distortion vs Input Frequency



Spurious-Free Dynamic Range vs Input Frequency



Intermodulation Distortion Plot



LIC1415 • IPC





#### Differential Nonlinearity vs Output Code



LTC1415 • TPC06



# TYPICAL PERFORMANCE CHARACTERISTICS





## PIN FUNCTIONS

+A<sub>IN</sub> (Pin 1): Positive Analog Input, 0V to 4.096V.

-A<sub>IN</sub> (Pin 2): Negative Analog Input, 0V to 4.096V.

V<sub>REF</sub> (Pin 3): 2.50V Reference Output.

**REFCOMP (Pin 4):** Bypass to AGND with 10μF tantalum in parallel with 0.1μF or 10μF ceramic.

AGND (Pin 5): Analog Ground.

D11 to D4 (Pins 6 to 13): Three-State Data Outputs.

**DGND (Pin 14):** Digital Ground.

D3 to D0 (Pins 15 to 18): Three-State Data Outputs.

OGND (Pin 19): Digital Output Buffer Ground.

NAP/SLP (Pin 20): Power Shutdown Mode. High for quick wake-up Nap mode.

**SHDN** (**Pin 21**): Power Shutdown Input. A low logic level will invoke the Shutdown mode selected by the NAP/SLP pin. Tie high if unused.

**RD** (**Pin 22**): Read Input. This enables the output drivers when CS is low.

**CONVST** (**Pin 23**): Conversion Start Signal. This active low signal starts a conversion on its falling edge.

**CS** (**Pin 24**): The Chip Select input must be low for the ADC to recognize CONVST and RD inputs.

**BUSY** (Pin 25): The BUSY output shows the converter status. It is low when a conversion is in progress. Its rising edge may be used to latch the output data.

**OV**<sub>DD</sub> (**Pin 26**): Digital output buffer supply. Short to Pin 28 for 5V output. Tie to 3V for driving 3V logic.

 $DV_{DD}$  (Pin 27): 5V Positive Supply. Short to Pin 28.

AV<sub>DD</sub> (Pin 28): 5V Positive Supply. Bypass to AGND with  $10\mu$ F tantalum in parallel with  $0.1\mu$ F or  $10\mu$ F ceramic.



# FUNCTIONAL BLOCK DIAGRAM



# **TEST CIRCUITS**

#### **Load Circuits for Access Timing**

### **Load Circuits for Bus Relinquish Time**





#### **CONVERSION DETAILS**

The LTC1415 uses a successive approximation algorithm and an internal sample-and-hold circuit to convert an analog signal to a 12-bit parallel output. The ADC is complete with a precision reference and an internal clock. The control logic provides easy interface to microprocessors and DSPs (please refer to Digital Interface section for the data format).

Conversion start is controlled by the CS and CONVST inputs. At the start of the conversion the successive approximation register (SAR) is reset. Once a conversion cycle has begun it cannot be restarted.

During the conversion, the internal differential 12-bit capacitive DAC output is sequenced by the SAR from the most significant bit (MSB) to the least significant bit (LSB). Referring to Figure 1, the  $+A_{IN}$  and  $-A_{IN}$  inputs are connected to the sample-and-hold capacitors ( $C_{SAMPLE}$ ) during the acquire phase and the comparator offset is nulled by the zeroing switches. In this acquire phase, a minimum delay of 150ns will provide enough time for the sample-and-hold capacitors to acquire the analog signal. During the convert phase the comparator zeroing switches open, putting the comparator into compare mode. The input switches the connect  $C_{SAMPLE}$  capacitors to ground, transferring the differential analog input charge onto the summing junction. This input charge is successively compared



Figure 1. Simplified Block Diagram

with the binary weighted charges supplied by the differential capacitive DAC. Bit decisions are made by the high speed comparator. At the end of a conversion, the differential DAC output balances the  $+A_{IN}$  and  $-A_{IN}$  input charges. The SAR contents (a 12-bit data word) which represents the difference of  $+A_{IN}$  and  $-A_{IN}$  are loaded into the 12-bit output latches.

#### **DYNAMIC PERFORMANCE**

The LTC1415 has excellent high speed sampling capability. FFT (Fast Fourier Transform) test techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using a FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. Figure 2 shows a typical LTC1415 FFT plot.



Figure 2. LTC1415 Nonaveraged, 4096 Point FFT

### Signal-to-Noise Ratio

The signal-to-noise plus distortion ratio [S/(N + D)] or SINAD is the ratio between the RMS amplitude of the fundamental input frequency to the RMS amplitude of all other frequency components at the A/D output. The output is band limited to frequencies from above DC and below half the sampling frequency. Figure 2 shows a typical spectral content with a 1.25MHz sampling rate and a 100kHz input. The dynamic performance is excellent for input frequencies up to the Nyquist limit of 625kHz.

#### **Effective Number of Bits**

The effective number of bits (ENOBs) is a measurement of the resolution of an ADC and is directly related to the S/(N + D) by the equation:

$$N = [S/(N + D) - 1.76]/6.02$$

where N is the effective number of bits of resolution and S/(N + D) is expressed in dB. At the maximum sampling rate of 1.25MHz the LTC1415 maintains very good ENOBs up to the Nyquist input frequency of 625kHz (refer to Figure 3).

#### **Total Harmonic Distortion**

Total Harmonic Distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency



Figure 3. Effective Bits and Signal/(Noise + Distortion) vs Input Frequency

band between DC and half the sampling frequency. THD is expressed as:

THD = 
$$20 \text{Log} \frac{\sqrt{V2^2 + V3^2 + V4^2 + \dots Vn^2}}{V1}$$

where V1 is the RMS amplitude of the fundamental frequency and V2 through Vn are the amplitudes of the second through nth harmonics. THD vs input frequency is shown in Figure 4. The LTC1415 has good distortion performance up to the Nyquist frequency and beyond.

#### **Intermodulation Distortion**

If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by



Figure 4. Distortion vs Input Frequency



Figure 5. Intermodulation Distortion Plot



the presence of another sinusoidal input at a different frequency.

If two pure sine waves of frequencies fa and fb are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at the sum and difference frequencies of mfa + -nfb, where m and n = 0, 1, 2, 3, etc. For example, the 2nd order IMD terms include (fa + fb). If the two input sine waves are equal in magnitude, the value (in decibels) of the 2nd order IMD products can be expressed by the following formula:

$$IMD(fa + fb) = 20Log \frac{Amplitude at (fa + fb)}{Amplitude at fa}$$

#### **Peak Harmonic or Spurious Noise**

The peak harmonic or spurious noise is the largest spectral component excluding the input signal and DC. This value is expressed in decibels relative to the RMS value of a full-scale input signal.

#### **Full-Power and Full-Linear Bandwidth**

The full-power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3dB for a full-scale input signal.

The full-linear bandwidth is the input frequency at which the S/(N+D) has dropped to 68dB (11 effective bits). The LTC1415 has been designed to optimize input bandwidth, allowing the ADC to undersample input signals with frequencies above the converter's Nyquist Frequency. The noise floor stays very low at high frequencies; S/(N+D) becomes dominated by distortion at frequencies far beyond Nyquist.

#### **Driving the Analog Input**

The differential analog inputs of the LTC1415 are easy to drive. The inputs may be driven differentially or as a single-ended input (i.e., the  $-A_{IN}$  input is grounded). The  $+A_{IN}$  and  $-A_{IN}$  inputs are sampled at the same instant. Any unwanted signal that is common mode to both inputs will be reduced by the common mode rejection of the sample-and-hold circuit. The inputs draw only one small current spike while charging the sample-and-hold capacitors at the end of conversion. During conversion the analog inputs draw

only a small leakage current. If the source impedance of the driving circuit is low, then the LTC1415 inputs can be driven directly. As source impedance increases so will acquisition time (see Figure 6). For minimum acquisition time with high source impedance, a buffer amplifier should be used. The only requirement is that the amplifier driving the analog input(s) must settle after the small current spike before the next conversion starts (settling time must be 150ns for full throughput rate).



Figure 6. Acquisition Time vs Source Resistance

#### **Choosing an Input Amplifier**

Choosing an input amplifier is easy if a few requirements are taken into consideration. First, to limit the magnitude of the voltage spike seen by the amplifier from charging the sampling capacitor, choose an amplifier that has a low output impedance (<  $100\Omega$ ) at the closed-loop bandwidth frequency. For example, if an amplifier is used in a gain of +1 and has a unity-gain bandwidth of 50MHz, then the output impedance at 50MHz should be less than  $100\Omega$ . The second requirement is that the closed-loop bandwidth must be greater than 20MHz to ensure adequate small-signal settling for full throughput rate. If slower op amps are used, more settling time can be provided by increasing the time between conversions.

The best choice for an op amp to drive the LTC1415 will depend on the application. Generally applications fall into two categories: AC applications where dynamic specifications are most critical and time domain applications where DC accuracy and settling time are most critical.

The following list is a summary of the op amps that are suitable for driving the LTC1415, more detailed information is available in the Linear Technology databooks and the LinearView<sup>™</sup> CD-ROM.

LT  $^{\odot}$ 1215/LT1216: Dual and quad 23MHz, 50V/ $\mu$ s single supply op amps. Single 5V to  $\pm$ 15V supplies, 6.6mA specifications, 90ns settling to 0.5LSB.

**LT1223:** 100MHz video current feedback amplifier.  $\pm 5V$  to  $\pm 15V$  supplies, 6mA supply current. Low distortion up to and above 400kHz. Low noise. Good for AC applications.

**LT1227:** 140MHz video current feedback amplifier.  $\pm 5V$  to  $\pm 15V$  supplies, 10mA supply current. Lowest distortion at frequencies above 400kHz. Low noise. Best for AC applications.

**LT1229/LT1230:** Dual and quad 100MHz current feedback amplifiers.  $\pm 2V$  to  $\pm 15V$  supplies, 6mA supply current each amplifier. Low noise. Good AC specs.

**LT1360:** 37MHz voltage feedback amplifier.  $\pm 5$ V to  $\pm 15$ V supplies. 3.8mA supply current. Good AC and DC specs. 70ns settling to 0.5LSB.

**LT1363:** 50MHz,  $450V/\mu s$  op amps.  $\pm 5V$  to  $\pm 15V$  supplies. 6.3mA supply current. Good AC and DC specs. 60ns settling to 0.5LSB.

**LT1364/LT1365:** Dual and quad 50MHz, 450V/ $\mu$ s op amps.  $\pm$ 5V to  $\pm$ 15V supplies, 6.3mA supply current per amplifier. 60ns settling to 0.5LSB.

#### Input Filtering

The noise and the distortion of the input amplifier and other circuitry must be considered since they will add to the LTC1415 noise and distortion. The small-signal bandwidth of the sample-and-hold circuit is 20MHz. Any noise or distortion products that are present at the analog inputs will be summed over this entire bandwidth. Noisy input circuitry should be filtered prior to the analog inputs to minimize noise. A simple 1-pole RC filter is sufficient for many applications. For example Figure 7 shows a 1000pF capacitor from +A\_{IN} to ground and a 100 $\Omega$  source resistor to limit the input bandwidth to 1.6MHz. The 1000pF

LinearView is a trademark of Linear Technology Corporation.

capacitor also acts as a charge reservoir for the input sample-and-hold and isolates the ADC input from sampling glitch sensitive circuitry. High quality capacitors and resistors should be used since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can also generate distortion from self heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems.



Figure 7. RC Input Filter

#### **Input Range**

The 4.096V input range of the LTC1415 is optimized for low noise. Most single supply op amps also perform well over this same range, allowing direct coupling to the analog inputs and eliminating the need for special translation circuitry.

Some applications may require other input ranges. The LTC1415 differential inputs and reference circuitry can accommodate other input ranges often with little or no additional circuitry. The following sections describe the reference and input circuitry and how they affect the input range.

#### **Internal Reference**

The LTC1415 has an on-chip, temperature compensated, curvature corrected, bandgap reference that is factory trimmed to 2.500V. It is connected internally to a reference amplifier and is available at  $V_{REF}$  (Pin 3) see Figure 8a. A 2k resistor is in series with the output so that it can be easily overdriven by an external reference or other



circuitry. The reference amplifier gains the voltage at the  $V_{REF}$  pin by 1.638 to create the required internal reference voltage of 4.096V. This provides buffering between the  $V_{REF}$  pin and the high speed capacitive DAC. The reference amplifier compensation pin (REFCOMP, Pin 4) must be bypassed with a capacitor to ground. The reference amplifier is stable with capacitors of  $1\mu F$  or greater. For the best noise performance a  $10\mu F$  ceramic or tantalum in parallel with a  $0.1\mu F$  ceramic is recommended.



Figure 8a. LTC1415 Reference Circuit



Figure 8b. Using the LT1019-2.5 as an External Reference

The V<sub>REF</sub> pin can be driven with a DAC or other means shown in Figure 9. This is useful in applications where the peak input signal amplitude may vary. The input span of the ADC can then be adjusted to match the peak input signal, maximizing the signal-to-noise ratio. The filtering of the internal LTC1415 reference amplifier will limit the



Figure 9. Driving V<sub>REF</sub> with a DAC to Adjust Full Scale

bandwidth and settling time of this circuit. A settling time of 5ms should be allowed for after a reference adjustment.

### **Differential Inputs**

The LTC1415 has a unique differential sample-and-hold circuit that allows rail-to-rail inputs. The ADC will always convert the difference of  $+A_{IN}-(-A_{IN})$  independent of the common mode voltage. The common mode rejection is constant from DC to 1MHz, see Figure 10a. The only requirement is that both inputs can not exceed the AV<sub>DD</sub> or AGND power supply voltages. Integral nonlinearity errors (INL) and differential nonlinearity errors (DNL) are independent of the common mode voltage, however, the bipolar zero error (BZE) will vary. The change in BZE is typically less than 0.1% of the common mode voltage.

Differential inputs allow greater flexibility for accepting different input ranges. Figure 10b shows a circuit that shifts the input range up in voltage by 200mV. This can be useful in applications where the amplifier driving the ADC input is not able to swing all the way to ground, because of output loading or settling time issues.

Some AC applications may have their performance limited by distortion. Most circuits exhibit higher distortion when signals approach the supply or ground. Distortion can be reduced by reducing the signal amplitude and keeping the common mode voltage at approximately midsupply. The circuit of Figure 10c reduces the ADC full scale from

4.096V to 2.048V and shifts the common mode voltage from half of full scale to 2.274V.

#### **AC Coupled Inputs**

The analog inputs can be AC coupled for applications where the input has no DC information. The input of the



Figure 10a. CMRR vs Input Frequency



Figure 10c. 2.048V Input Range with a Common Mode Voltage of 2.274V. For Low Distortion AC Applications

ADC does need to be DC biased at midscale. Figures 10d and 10e demonstrate AC coupling and the required biasing. Figure 10d shows the ADC with a full scale of 4.096V, a common mode voltage of 2.048V and an input that swings from 0V to 4.096V. This circuit has the lowest noise (SINAD = 72dB to 100kHz) but will have distortion



Figure 10b. Shifting the Input Range Up from Ground by 200mV



Figure 10d.  $4.096V_{P-P}$  Input Range with AC Coupling. For Low Noise AC Applications



Figure 10e. 2.048V<sub>P-P</sub> Input Range with AC Coupling. For Low Distortion AC Applications



limitations at high input frequencies (THD = 75dB at 600kHz). The ADC in Figure 10e has a full scale of 2.048V and a common mode of 2.27V. The reduced signal swing of this circuit results in improved distortion at higher input frequencies (THD = 82dB at 600kHz) but with worse SINAD at low frequencies (SINAD = 70dB at 100kHz).

#### **Full-Scale and Offset Adjustment**

Figure 11a shows the ideal input/output characteristics for the LTC1415. The code transitions occur midway between successive integer LSB values (i.e., 0.5LSB, 1.5LSB, 2.5LSB,... FS - 1.5LSB, FS - 0.5LSB). The output is straight binary with 1LSB = FS/4096 = 4.096V/4096 = 1mV.



Figure 11a. LTC1415 Transfer Characteristics

In applications where absolute accuracy is important, offset and full-scale errors can be adjusted to zero. Offset error must be adjusted before full-scale error. Figure 11b shows the extra components required for full-scale error adjustment. Zero offset is achieved by adjusting the offset applied to the  $-A_{IN}$  input. For zero offset error apply 0.5mV (i.e., 0.5LSB) at  $+A_{IN}$  and adjust the offset at the  $-A_{IN}$  input (R8) until the output code flickers between 0000 0000 0000 and 0000 0000 0001. For full-scale adjustment, an input voltage of 4.0945V (FS - 1.5LSBs) is applied to the analog input and R7 is adjusted until



Figure 11b. Offset and Full-Scale Adjust Circuit

the output code flickers between 1111 1111 1110 and 1111 1111 1111.

#### **BOARD LAYOUT AND GROUNDING**

Wire wrap boards are not recommended for high resolution or high speed A/D converters. To obtain the best performance from the LTC1415, a printed circuit board with ground plane is required. The ground plane under the ADC area should be as free of breaks and holes as possible, such that a low impedance path between all ADC grounds and all ADC decoupling capacitors is provided. It is critical to prevent digital noise from being coupled to the analog input, reference or analog power supply lines. Layout should ensure that digital and analog signal lines are separated as much as possible. Particular care should be taken not to run any digital track alongside an analog signal track.

An analog ground plane separate from the logic system ground should be established under and around the ADC. Pin 5 (AGND), Pin 14 and Pin 19 (ADC's DGND) and all other analog grounds should be connected to this single analog ground point. The REFCOMP bypass capacitor and the DV<sub>DD</sub> bypass capacitor should also be connected to this analog ground plane. No other digital grounds should be connected to this analog ground plane. Low impedance analog and digital power supply common returns are essential to low noise operation of the ADC and the foil

width for these tracks should be as wide as possible. In applications where the ADC data outputs and control signals are connected to a continuously active microprocessor bus, it is possible to get errors in the conversion results. These errors are due to feedthrough from the microprocessor to the successive approximation comparator. The problem can be eliminated by forcing the microprocessor into a WAIT state during conversion or by using three-state buffers to isolate the ADC data bus. The traces connecting the pins and bypass capacitors must be kept short and should be made as wide as possible.

The LTC1415 has differential inputs to minimize noise coupling. Common mode noise on the  $+A_{IN}$  and  $-A_{IN}$  leads will be rejected by the input CMRR. The  $-A_{IN}$  input can be used as a ground sense for the  $+A_{IN}$  input; the LTC1415 will hold and convert the difference voltage between  $+A_{IN}$  and  $-A_{IN}$ . The leads to  $+A_{IN}$  (Pin 1) and  $-A_{IN}$  (Pin 2) should be kept as short as possible. In applications where this is not possible, the  $+A_{IN}$  and  $-A_{IN}$  traces should be run side by side to equalize coupling.

#### SUPPLY BYPASSING

High quality, low series resistance ceramic,  $10\mu F$  bypass capacitors should be used at the  $V_{DD}$  and REFCOMP pins as shown in the Typical Application on the fist page of this data sheet. Surface mount ceramic capacitors such as Murata GRM235Y5V106Z016 provide excellent bypassing in a small board space. Alternatively  $10\mu F$  tantalum capacitors in parallel with  $0.1\mu F$  ceramic capacitors can be used. Bypass capacitors must be located as close to the pins as possible. The traces connecting the pins and the bypass capacitors must be kept short and should be made as wide as possible.

#### **Example Layout**

Figures 13a, 13b, 13c and 13d show the schematic and layout of a suggested evaluation board. The layout demonstrates the proper use of decoupling capacitors and ground plane with a two layer printed circuit board.



Figure 12. Power Supply Grounding Practice





Figure 13b. Suggested Evaluation Circuit Board Component Side Silkscreen



Figure 13c. Suggested Evaluation Circuit Board Component Side Layout





Figure 13d. Suggested Evaluation Circuit Board Solder Side Layout

#### **DIGITAL INTERFACE**

The A/D converter is designed to interface with microprocessors as a memory mapped device. The  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  control inputs are common to all peripheral memory interfacing. A separate  $\overline{\text{CONVST}}$  is used to initiate a conversion.

#### **Internal Clock**

The A/D converter has an internal clock that eliminates the need of synchronization between the external clock and the  $\overline{CS}$  and  $\overline{RD}$  signals found in other ADCs. The internal clock is factory trimmed to achieve a typical conversion time of 0.70 $\mu$ s and a maximum conversion time over the full operating temperature range of 0.75 $\mu$ s. No external adjustments are required. The guaranteed maximum acquisition time is 150ns. In addition, a throughput time of 800ns and a minimum sampling rate of 1.25Msps are guaranteed.

#### **Power Shutdown**

The LTC1415 provides two power shutdown modes, Nap and Sleep, to save power during inactive periods. The

Nap mode reduces the power by 87% and leaves only the digital logic and reference powered up. The wake-up time from Nap to active is 200ns. Follow the setup time shown in Figure 14a to avoid inadvertently invoking Sleep mode. In Sleep mode all bias currents are shut down and only leakage current remains, about  $1\mu A$ . Wake-up time from Sleep mode is much slower since the reference circuit must power up and settle to 0.01% for full 12-bit accuracy. Sleep mode wake-up time is dependent on the value of the capacitor connected to the REFCOMP (Pin 4). The wake-up time is 10ms with the recommended  $10\mu F$  capacitor. Shutdown is controlled by Pin 21 (SHDN); the ADC is in shutdown when it is low. The shutdown mode is selected with Pin 20 (NAP/ $\overline{\text{SLP}}$ ); high selects Nap.



Figure 14a. NAP/SLP to SHDN Timing



Figure 14b. SHDN to CONVST Wake-Up Timing

### **Timing and Control**

Conversion start and data read operations are controlled by three digital inputs: CONVST, CS and RD. A logic "0" applied to the CONVST pin will start a conversion after the ADC has been selected (i.e., CS is low). Once initiated, it cannot be restarted until the conversion is complete. Converter status is indicated by the BUSY output. BUSY is low during a conversion.

Figures 16 through 20 show several different modes of operation. In modes 1a and 1b (Figures 16 and 18)  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  are both tied low. The falling edge of  $\overline{\text{CONVST}}$  starts the conversion. The data outputs are always enabled and data can be latched with the  $\overline{\text{BUSY}}$  rising edge. Mode 1a shows operation with a narrow logic low  $\overline{\text{CONVST}}$  pulse. Mode 1b shows a narrow logic high  $\overline{\text{CONVST}}$  pulse.

In mode 2 (Figure 18)  $\overline{CS}$  is tied low. The falling edge of the  $\overline{CONVST}$  signal again starts the conversion. Data outputs are in three-state until read by the MPU with the  $\overline{RD}$  signal. Mode 2 can be used for operation with a shared MPU databus.

In slow memory and ROM modes (Figures 19 and 20)  $\overline{CS}$  is tied low and  $\overline{CONVST}$  and  $\overline{RD}$  are tied together. The MPU starts the conversion and reads the output with the  $\overline{RD}$  signal. Conversions are started by the MPU or DSP (no external sample clock).

In slow memory mode the processor applies a logic low to  $\overline{RD}$  (=  $\overline{CONVST}$ ), starting the conversion.  $\overline{BUSY}$  goes low, forcing the processor into a WAIT state. The previous conversion result appears on the data outputs. When the conversion is complete, the new conversion results appear on the data outputs;  $\overline{BUSY}$  goes high, releasing the processor and the processor takes  $\overline{RD}$  (=  $\overline{CONVST}$ ) back high and reads the new conversion data.

In ROM mode, the processor takes RD (= CONVST) low, starting a conversion and reading the previous conversion result. After the conversion is complete, the processor can read the new result and initiate another conversion.



Figure 15. CS to CONVST Setup Timing



Figure 16. Mode 1a CONVST Starts a Conversion. Data Outputs Always Enabled





Figure 17. Mode 1b  $\overline{\text{CONVST}}$  Starts a Conversion. Data is Read by  $\overline{\text{RD}}$ 



Figure 18. Mode 2  $\overline{\text{CONVST}}$  Starts a Conversion. Data is Read by  $\overline{\text{RD}}$ 



Figure 19. Slow Memory Mode Timing



Figure 20. ROM Mode Timing

# PACKAGE DESCRIPTION

Dimensions in inches (millimeters) unless otherwise noted.

#### G Package 28-Lead Plastic SSOP (0.209)

(LTC DWG # 05-08-1640)





 $^{\star}\text{DIMENSIONS}$  DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE

<sup>\*\*</sup>DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE



 $\frac{0.397 - 0.407^*}{(10.07 - 10.33)}$ 

G28 SSOP 0694

# PACKAGE DESCRIPTION

Dimensions in inches (millimeters) unless otherwise noted.

SW Package 28-Lead Plastic Small Outline (Wide 0.300) (LTC DWG # 05-08-1620)



PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS.
THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS

\*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE

S28 (WIDE) 0996

<sup>\*\*</sup>DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE