

# Single and Dual Protected High Side Switches

#### FEATURES

■ Extremely Low  $R_{DS(0N)}$  Switch: 0.07 $\Omega$ 

■ No Parasitic Body Diode

■ Built-In Short-Circuit Protection: 2A

Built-In Thermal Overload Protection

Operates from 2.7V to 5.5V

■ Inrush Current Limited

■ Ultralow Standby Current: 0.01µA

■ Built-In Charge Pump

■ Controlled Rise and Fall Times: t<sub>R</sub> = 1ms

■ Single Switch in 8-Pin SO Package

Dual Switch in Narrow 16-Pin SO Package

# **APPLICATIONS**

- Notebook Computer Power Management
- Power Supply/Load Protection
- Supply/Battery Switch-Over Circuits
- Circuit Breaker Function
- "Hot Swap" Board Protection
- Peripheral Power Protection

#### DESCRIPTION

The LTC $^{\otimes}$ 1477/LTC1478 protected high side switches provide extremely low  $R_{DS(ON)}$  switching with built-in protection against short-circuit and thermal overload conditions. A built-in charge pump generates gate drive higher than the supply voltage to fully enhance the internal NMOS switch. This switch has no parasitic body diode and therefore no current flows through the switch when it is turned off and the output is forced above the input supply voltage. (DMOS switches have parasitic body diodes that become forward biased under these conditions.)

Two levels of protection are provided by the LTC1477/LTC1478. The first level of protection is short-circuit current limit which is set at 2A. The short-circuit current can be reduced to as low as 0.85A by disconnecting portions of the power device (see Applications Information). The second level of protection is provided by thermal overload protection which limits the die temperature to approximately 130°C.

The LTC1477 single is available in 8-lead SO packaging. The LTC1478 dual is available in 16-lead SO packaging.

17, LTC and LT are registered trademarks of Linear Technology Corporation.

# SIMPLIFIED BLOCK DIAGRAM



\*NMOS SWITCHES WITH NO PARASITIC BODY DIODES

LTC1477/1478 • TAO



## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                       | 7V                       |
|--------------------------------------|--------------------------|
| Enable Input Voltage                 | (7V) to (GND – 0.3V)     |
| Output Voltage (OFF) (Note 1)        | $(7V)$ to $(GND - 0.3V)$ |
| <b>Output Short-Circuit Duration</b> | Indefinite               |
| Junction Temperature                 | 110°C                    |

| Operating Temperature              |               |
|------------------------------------|---------------|
| LTC1477C/LTC1478C                  | 0°C to 70°C   |
| Storage Temperature Range          | 65°C to 150°C |
| Lead Temperature (Soldering, 10 se | c)300°C       |

# PACKAGE/ORDER INFORMATION



Consult factory for Industrial and Military grade parts.

# **ELECTRICAL CHARACTERISTICS**

 $V_{INS} = V_{IN1} = V_{IN2} = V_{IN3} = 5V$  (Note 2),  $T_A = 25^{\circ}C$ , unless otherwise noted. Each channel of the LTC1478 is tested separately (Note 3).

| SYMBOL              | PARAMETER                   | RAMETER CONDITIONS                                                              |   | MIN  | TYP  | MAX  | UNITS |
|---------------------|-----------------------------|---------------------------------------------------------------------------------|---|------|------|------|-------|
| $\overline{V_{IN}}$ | Supply Voltage Range        |                                                                                 |   | 2.7  |      | 5.5  | V     |
| I <sub>VIN</sub>    | Supply Current              | Switch OFF, Enable = 0V                                                         | • |      | 0.01 | 10   | μΑ    |
|                     |                             | Switch ON, Enable = 5V, V <sub>IN</sub> = 5V                                    | • |      | 120  | 180  | μΑ    |
|                     |                             | Switch ON, Enable = 3.3V, V <sub>IN</sub> = 3.3V                                | • |      | 80   | 120  | μΑ    |
| R <sub>ON</sub>     | ON Resistance               | $V_{INS} = V_{IN1} = V_{IN2} = V_{IN3} = 5V, I_{OUT} = 1A$                      |   |      | 0.07 | 0.12 | Ω     |
|                     |                             | $V_{INS} = V_{IN1} = V_{IN2} = V_{IN3} = 3.3V$ , $I_{OUT} = 1A$                 |   |      | 0.08 | 0.12 | Ω     |
|                     |                             | $V_{INS} = V_{IN1} = 5V$ , $V_{IN2} = V_{IN3} = NC$ , $I_{OUT} = 0.5A$          |   |      | 0.12 | 0.20 | Ω     |
|                     |                             | $V_{INS} = V_{IN1} = 3.3V$ , $V_{IN2} = V_{IN3} = NC$ , $I_{OUT} = 0.5A$        |   |      | 0.13 | 0.20 | Ω     |
| I <sub>LKG</sub>    | Output Leakage Current OFF  | Switch OFF, Enable = 0V                                                         | • |      |      | ±20  | μΑ    |
| I <sub>SC</sub>     | Short-Circuit Current Limit | $V_{INS} = V_{IN1} = V_{IN2} = V_{IN3} = 5V, V_{OLIT} = 0V, (Note 4)$           |   | 1.60 | 2.00 | 2.40 | A     |
|                     |                             | $V_{INS} = V_{IN1} = 5V$ , $V_{IN2} = V_{IN3} = NC$ , $V_{OUT} = 0V$ , (Note 4) |   | 0.68 | 0.85 | 1.02 | Α     |
| $V_{ENH}$           | Enable Input High Voltage   | $3.0V \le V_{INS} \le 5.5V$                                                     | • | 2.0  |      |      | V     |
| $V_{ENL}$           | Enable Input Low Voltage    | $3.0V \le V_{INS} \le 5.5V$                                                     | • |      |      | 8.0  | V     |
| I <sub>EN</sub>     | Enable Input Current        | $0V \le V_{EN} \le 5.5V$                                                        | • |      |      | ±1   | μΑ    |
| t <sub>D+R</sub>    | Delay and Rise Time         | $R_{OUT}$ = 100 $\Omega$ , $C_{OUT}$ = 1 $\mu$ F, to 90% of Final Value         |   | 0.50 | 1.00 | 2.00 | ms    |

The ● denotes specifications which apply over the full operating temperature range.

**Note 1:** The V<sub>OUT</sub> pins must be connected together.

**Note 2:** The  $V_{INS}$  and  $V_{IN1}$  pins must be connected together. The  $V_{IN2}$  and  $V_{IN3}$  pins are typically connected to  $V_{INS}$  and  $V_{IN1}$  pins but can be selectively disconnected to reduce the short-circuit current limit and

increase the ON resistance of the switch. The LTC1478 GND pins must be connected together. (See Pin Functions and Block Diagram for more detail.)

Note 3: Other channel turned OFF, i.e. AEN and BEN = 0V.

**Note 4:** The output is protected with fold-back current limit which reduces the short-circuit (0V) currents below peak permissible current levels at higher output voltages. (See Typical Performance Characteristics for further detail on output current versus output voltage).



# TYPICAL PERFORMANCE CHARACTERISTICS



















### PIN FUNCTIONS

#### LTC1477

**EN (Pin 4):** The enable input is a high impedance CMOS gate with an ESD protection diode to ground and should not be forced below ground. This input has about 100mV of built-in hysteresis to ensure clean switching.

 $V_{INS}$ ,  $V_{IN1}$  (Pins 3,2): The  $V_{INS}$  supply pin must always be connected to the  $V_{IN1}$  supply pin (see Block Diagram). The  $V_{INS}$  supply pin provides power for the input control logic, the current limit and thermal shutdown circuitry; plus provides a sense connection to the input power supply. The gate of the NMOS switch is powered by a charge pump from the  $V_{INS}$  supply pin (see Block Diagram). The  $V_{IN1}$  supply pin provides connection to the drain of 1/2 of the output power device.

 $V_{IN2}$ ,  $V_{IN3}$  (Pins 7,6): The  $V_{IN2}$  and  $V_{IN3}$  supply pins are typically tied to the  $V_{INS}$  and  $V_{IN1}$  supply pins for lowest ON resistance; i.e., when all four  $V_{IN}$  pins are connected together the entire power device is connected (see Block Diagram). Each auxiliary supply pin,  $V_{IN2}$  and  $V_{IN3}$ , is connected to the drain of 1/4 of the power device. The  $V_{IN2}$  and  $V_{IN3}$  pins can be selectively disconnected to reduce the short-circuit current limit at the expense of higher  $R_{DS(ON)}$ . (See Applications Information section for more details.)

**V<sub>OUT</sub>** (**Pins 1,8**): The output pins of the LTC1477 must always be tied together. The output is protected against accidental short circuits to ground by a current limit circuit which protects the system power supply and load against damage. A second level of protection is provided by thermal shutdown circuitry which limits the die temperature to 130°C.

#### LTC1478

**AEN, BEN (Pins 4,12):** The enable inputs are high impedance CMOS gates with ESD protection diodes to ground and should not be forced below ground. These inputs have about 100mV of built-in hysteresis to ensure clean switching.

AV<sub>INS</sub>, AV<sub>IN1</sub>, BV<sub>INS</sub>, BV<sub>IN1</sub> (Pins 3,2; 11,10): The AV<sub>INS</sub> or BV<sub>INS</sub> supply pin must always be connected to the AV<sub>IN1</sub> or BV<sub>IN1</sub> supply pin (see Block Diagram). The AV<sub>INS</sub> and BV<sub>INS</sub> supply pins provide power for the input control logic, the current limit and thermal shutdown circuitry; plus, provides a sense connection to the input power supply. The gate of the NMOS switch is powered by a charge pump from the AV<sub>INS</sub> and BV<sub>INS</sub> supply pins (see Block Diagram). The AV<sub>IN1</sub> and BV<sub>IN1</sub> supply pins provide connection to the drain of 1/2 of the output power device.

 $AV_{IN2}$ ,  $AV_{IN3}$ ,  $BV_{IN2}$ ,  $BV_{IN3}$ , (Pins 15, 14; 7, 6): The  $AV_{IN2}$ ,  $AV_{IN3}$ ,  $BV_{IN2}$  and  $BV_{IN3}$  supply pins are typically tied to the  $AV_{INS}$ ,  $AV_{IN1}$ ,  $BV_{INS}$  and  $BV_{IN1}$  supply pins for lowest ON resistance; i.e., when all four  $AV_{IN}$ ,  $BV_{IN}$  pins are connected together the entire power device is connected (see Block Diagram). Each auxiliary supply pin,  $AV_{IN2}$ ,  $AV_{IN3}$ ,  $BV_{IN2}$  and  $BV_{IN3}$ , is connected to the drain of approximately 1/4 of the corresponding power device. The  $AV_{IN2}$ ,  $AV_{IN3}$ ,  $BV_{IN2}$  and  $BV_{IN3}$  pins can be selectively disconnected to reduce the short-circuit current limit at the expense of higher  $R_{DS(ON)}$ . (See Applications Information section for more details.)

AV<sub>OUT</sub>, BV<sub>OUT</sub> (Pins 1,16; 8,9): The outputs of the LTC1478 are protected against accidental short circuits to ground by a current limit circuit which protects the system power supplies and loads against damage. A second level of protection is provided by thermal shutdown circuitry which limits the die temperature to approximately 130°C.

LINEAR TECHNOLOGY

# **OPERATION** (LTC1477 or single channel of LTC1478)

#### Input TTL-CMOS Converter

The LTC1477 enable input is designed to accommodate a wide range of 3V and 5V logic families. The input threshold voltage is approximately 1.4V with 100mV of hysteresis. The input enables the bias generator, the gate charge pump and the protection circuitry. Therefore, when the enable input is turned off, the entire circuit is powered down and the supply current drops below 1µA.

#### **Ramped Switch Control**

The LTC1477 gate charge pump includes circuitry which ramps the NMOS switch on slowly (1ms typical rise time) but turns it off much more quickly (typically 20µs).

#### Bias, Oscillator and Gate Charge Pump

When the switch is enabled, a bias current generator and high frequency oscillator are turned on. The on-chip capacitive charge pump generates approximately 12V of gate drive for the internal low  $R_{DS(ON)}$  NMOS switch from the power supply. No external 12V supply is required to switch the output.

#### **Switch Protection**

Two levels of protection are designed into the power switch in the LTC1477. The switch is protected against accidental short circuits with a current limit circuit which limits the output current to typically 2A when the output is shorted to ground. The LTC1477 also has thermal shutdown set at approximately 130°C which limits the power dissipation to safe levels.

#### LTC1478 Operation

The LTC1478 dual protected switch can be thought of as two independent LTC1477 single protected switches. The input supply voltages may be from separate power sources. The ground connection, however, is common to both channels and must be connected to the same potential.

# **BLOCK DIAGRAM** (LTC1477 or single channel of LTC1478)



# APPLICATIONS INFORMATION

# Tailoring $I_{LIMIT}$ and $R_{DS(ON)}$ for Load Requirements

The LTC1477 is designed to current limit at approximately 2A during a short circuit with all the  $V_{IN}$  pins connected to the input power supply. It is possible however, to reduce this current by selectively disconnecting two of the four power supply pins ( $V_{IN2}$  and  $V_{IN3}$ ). Table 1 lists the effects of disconnecting these pins on  $R_{DS(ON)}$  and short-circuit current limit

Table 1. Effects of Disconnecting  $V_{IN2}$  and  $V_{IN3}$ 

| ALL V <sub>IN</sub> PINS<br>CONNECTED |       | V <sub>IN3</sub><br>DISCONNECTED | V <sub>IN2</sub> AND V <sub>IN3</sub><br>DISCONNECTED |  |  |
|---------------------------------------|-------|----------------------------------|-------------------------------------------------------|--|--|
| R <sub>DS(ON)</sub>                   | 0.07Ω | $0.09\Omega$                     | 0.12Ω                                                 |  |  |
| I <sub>LIMIT</sub>                    | 2A    | 1.5A                             | 0.85A                                                 |  |  |

Note: 5V Operation

Note that there is an inverse relationship between output current limit and switch resistance. This allows the tailor-



## APPLICATIONS INFORMATION

ing of the switch parameters to the expected load current and system current limit requirements.

A couple of examples are helpful:

- 1. If a nominal load of 1A was controlled by the switch configured to current limit at 2A (all  $V_{IN}$  pins connected together), the  $R_{DS(ON)}$  would be  $0.07\Omega$  and the voltage drop across the switch would be 70mV. The power dissipated by the switch would only be 70mW.
- 2. If a nominal load of 0.5A was controlled by the switch configured to current limit at 0.85A ( $V_{IN2}$  and  $V_{IN3}$  disconnected), the  $R_{DS(0N)}$  would increase to 0.14 $\Omega$ . But the voltage drop would remain at 70mV and the switch power dissipation would drop to 35mW.

#### **Supply Bypassing**

For best results, bypass the supply input pins with a single  $1.0\mu F$  capacitor as close as possible to the LTC1477. Sometimes, much larger capacitors are already available at the output of the power supply. In this case, it is still good practice to use a  $0.1\mu F$  capacitor as close as possible

to the LTC1477, especially if the power supply output capacitor is more than 2 inches away on the printed circuit board.

#### **Output Capacitor**

The output pin is designed to ramp on slowly, typically 1ms rise time. Therefore, very large output capacitors can be driven without producing voltage spikes on the supply pins (see graphs in Typical Performance Characteristics). The output pin should have a  $1\mu F$  capacitor for noise reduction and smoothing.

#### **Supply and Input Sequencing**

The LTC1477 is designed to operate with continuous power (quiescent current drops to <  $1\mu$ A when disabled). If the power must be turned off, for example to enter a system "sleep" mode, the enable input must be turned off  $100\mu$ s before the input supply is turned off to ensure that the gate of the NMOS switch is completely discharged before power is removed. However, the input control and power can be applied simultaneously during power up.

#### TYPICAL APPLICATIONS

# 2.7V TO 5.5V $0.1\mu F = V_{OUT} V_{OUT} V_{OUT} V_{IN2} V_{IN3} U_{IN3} U_{IN3$

#### 0.85A Protected Switch



#### 1.5A Protected Switch



#### 2A Protected Switch Driving a Large Capacitive Load



## TYPICAL APPLICATIONS

Adding Short-Circuit Protection to an LT1301 Step-Up Switching Regulator (0.01µA Standby Current)



5V to 3.3V Selector Switch with Slope Control and 0.01 µA Standby Current



<sup>\*</sup>ALLOW AT LEAST 100ms BETWEEN 5V AND 3.3V SWITCHING FOR DISCHARGE OF 100µF OUTPUT CAPACITOR

#### Single Li-Ion Cell to 5V Converter/Switch with Load Disconnect Below 2.7V



<sup>\*</sup>PRIMARY Li-Ion BATTERY PROTECTION MUST BE PROVIDED BY AN INDEPENDENT CIRCUIT

