### LTC1644



# CompactPCI Bus Hot Swap Controller

- **Allows Safe Board Insertion and Removal from a Live, CompactPCITM Bus**
- **Controls –12V, 3.3V, 5V and 12V Supplies**
- **Adjustable Foldback Current Limit with Circuit Breaker**
- **Dual-Level Circuit Breakers Protect 5V and 3.3V Supplies from Overcurrent and Short-Circuit Faults**
- **LOCAL\_PCI\_RST# Logic On-Chip**
- **PRECHARGE Output Biases I/O Pins During Card Insertion and Extraction**
- Adjustable Supply Voltage Power-Up Rate

# **APPLICATIONS**

### **DESCRIPTIO <sup>U</sup> FEATURES**

The LTC®1644 is a Hot Swap™ controller that allows a board to be safely inserted and removed from a CompactPCI bus slot. External N-channel transistors control the 3.3V/5V supplies, while on-chip switches control the –12V and 12V supplies. The 3.3V and 5V supplies can be ramped up at a programmable rate. Electronic circuit breakers protect all four supplies against overcurrent faults. The PWRGD output indicates when all of the supply voltages are within tolerance. The OFF/ON pin is used to cycle the board power or reset the circuit breaker. The PRECHARGE output can be used to bias the bus I/O pins during card insertion and extraction. PCI RST# is combined on-chip with HEALTHY# in order to generate LOCAL\_PCI\_RST#.

■ Hot Board Insertion into CompactPCI Bus  $\mathcal{I}$ , LTC and LT are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation. CompactPCI is a trademark of the PCI Industrial Computer Manufacturers Group.



#### **Figure 1**

1

#### **(Note 1)**



### **ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25**°**C.**  $V_{12}$ <sub>VIN</sub> = 12V,  $V_{E E1N}$  = -12V,  $V_{3}$ <sub>VIN</sub> = 3.3V,  $V_{5}$ <sub>VIN</sub> = 5V unless otherwise noted.





# **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25**°**C. V12VIN = 12V, VEEIN = –12V, V3VIN = 3.3V, V5VIN = 5V unless otherwise noted.**



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.







4



TEMPERATURE (°C)

1644 G17

1644f 1644 G18

TEMPERATURE (°C)



TEMPERATURE (°C)

1644 G16



**IEAD** 





7



# **PIN FUNCTIONS**

**12V<sub>IN</sub>** (Pin 1): 12V Supply Input. A 0.5 $\Omega$  switch is connected between  $12V_{IN}$  and  $12V_{OUT}$  with a foldback current limit. An undervoltage lockout circuit prevents the switches from turning on while the  $12V_{\text{IN}}$  pin voltage is less than 8.3V. 12V<sub>IN</sub> also provides power to the LTC1644's internal circuitry.

**V<sub>EEIN</sub>** (Pin 2): –12V Supply Input. A 1Ω switch is connected between  $V_{E E IN}$  and  $V_{E E OUT}$  with a foldback current limit. If no  $V_{EE}$  supply input is available, tie the  $V_{EE}$  pin to the GND pin in order to disable the  $V_{FFOU}$  power good function.

**5V<sub>OUT</sub>** (Pin 3): 5V Output Sense. The PWRGD pin will not pull low until the  $5V<sub>OUT</sub>$  pin voltage exceeds 4.62V. If no 5V input supply is available, tie the  $5V<sub>OUT</sub>$  pin to the  $3V<sub>OUT</sub>$  pin in order to disable the  $5V<sub>OUT</sub>$  power good function.

**TIMER (Pin 4):** Current Fault Inhibit Timing Input. Connect a capacitor from TIMER to GND. With the chip turned off (OFF/ON = HIGH), the TIMER pin is internally held at GND. When the chip is turned on, a 21µA pull-up current source is connected to TIMER. Current limit faults will be ignored until the voltage at the TIMER pin rises to within 1V of  $12V_{IN}$ .



# **PIN FUNCTIONS**

**OFF/ON (Pin 5):** Digital Input. Connect the CPCI BD\_SEL# signal to the OFF/ON pin. When the OFF/ON pin is pulled low, the GATE pin is pulled high by a 65µA current source and the internal 12V and –12V switches are turned on. When the OFF/ON pin is pulled high, the GATE pin will be pulled to ground by a 225µA current source and the 12V and –12V switches turn off.

The OFF/ON pin is also used to reset the electronic circuit breaker. If the OFF/ON pin is cycled high and low following the trip of the circuit breaker, the circuit breaker is reset and a normal power-up sequence will occur.

**FAULT (Pin 6):** Open-Drain Digital I/O. FAULT is pulled low when a current limit fault is detected. Current limit faults are ignored until the voltage at the TIMER pin is within 1V of  $12V_{IN}$ . Once the TIMER cycle is complete, FAULT will pull low and the chip latches off in the event of an overcurrent fault. The chip will remain latched in the off state until the OFF/ON pin is cycled high then low.

Forcing the FAULT pin low with an external pull-down will cause the chip to be latched into the off state after a 45µs deglitching time.

**PWRGD (Pin 7):** Open-Drain Digital Power Good Output. Connect the CPCI HEALTHY# signal to the PWRGD pin. PWRGD remains low while  $V_{12}V_{01}T \ge 11.1V$ ,  $V_{3}V_{01}T \ge 11.1V$ 2.9V,  $V_{5VOUT} \ge 4.62V$  and  $V_{EEOUT} \le -10.5V$ . When any of the supplies falls below its power good threshold voltage, PWRGD will go high after a 10µs deglitching time.

**GND (Pin 8):** Chip Ground.

**RESETIN (Pin 9):** Digital Input. Connect the CPCI PCI\_RST# signal to the RESETIN pin. Pulling RESETIN low will cause RESETOUT to pull low.

**RESETOUT (Pin 10):** Open-Drain Digital Output. Connect the CPCI LOCAL PCI RST# signal to the RESETOUT pin. RESETOUT is the logical combination of RESETIN and PWRGD.

**DRIVE (Pin 11):** Precharge Base Drive Output. Provides base drive for an external NPN emitter-follower which in turn biases the PRECHARGE node.

**PRECHARGE (Pin 12):** Precharge Monitor Input. An onchip error amplifier servos the DRIVE pin voltage to keep the precharge node at 1V.

**5V<sub>IN</sub>** (Pin 13): 5V Supply Sense Input. An undervoltage lockout circuit prevents the switches from turning on when the voltage at the  $5V_{IN}$  pin is less than 2.48V. If no 5V input supply is available, tie the  $5V_{IN}$  to the  $3V_{IN}$  pin.

**5V**SFNSF (Pin 14): 5V Current Limit Sense. With a sense resistor placed in the supply path between  $5V_{IN}$  and  $5V<sub>SENSE</sub>$ , the GATE pin voltage will be adjusted to maintain a constant 51mV across the sense resistor and a constant current through the switch while the TIMER pin is low. A foldback feature reduces the current limit as the voltage at the  $5V_{OUT}$  pin approaches GND.

When the TIMER pin is high, the circuit breaker function is enabled. If the voltage across the sense resistor exceeds 55mV but is less than 150mV, the circuit breaker is tripped after a 45µs time delay. In the event the sense resistor voltage exceeds 150mV, the circuit breaker trips immediately and the chip latches off. To disable the current limit,  $5V_{\text{SENSE}}$  and  $5V_{\text{IN}}$  can be shorted together.

**GATE (Pin 15):** High Side Gate Drive for the External 3.3V and 5V N-Channels pass transistors. Requires an external series RC network to compensate the current limit loop and set the minimum ramp-up rate. During power up, the slope of the voltage rise at the GATE is set by the 65 $\mu$ A current source connected to  $12V_{IN}$  and the external capacitor connected to GND (C1, see Figure 1) or by the 3.3V or 5V current limit and the bulk capacitance on the  $3V<sub>OUT</sub>$ or  $5V_{\text{OUT}}$  supply lines ( $C_{\text{LOAD(5VOUT)}}$  or  $C_{\text{LOAD(3VOUT)}}$ , see Figure 1). During power down, the slew rate of the GATE voltage is set by the 225µA current source connected to GND and the external GATE capacitor (C1, see Figure 1).

The voltage at the GATE pin will be modulated to maintain a constant current when either the 3V or 5V supplies go into current limit while the TIMER pin is low. In the event of a fault or an undervoltage condition, the GATE pin is immediately pulled to GND.

**3V**SENSE (Pin 16): 3.3V Current Limit Set. With a sense resistor placed in the supply path between  $3V_{IN}$  and  $3V_{\text{SENSE}}$ , the GATE pin voltage will be adjusted to maintain a constant 51mV across the sense resistor and a constant current through the switch while the TIMER pin is low. A foldback feature reduces the current limit as the voltage at the  $3V_{\text{OUT}}$  pin approaches GND.



# **PIN FUNCTIONS**

When the TIMER pin is high, the circuit breaker function is enabled. If the voltage across the sense resistor exceeds 55mV but is less than 150mV, the circuit breaker is tripped after a 45µs time delay. In the event the sense resistor voltage exceeds 150mV, the circuit breaker trips immediately and the chip latches off. To disable the current limit,  $3V_{\text{SENSF}}$  and  $3V_{\text{IN}}$  can be shorted together.

**3V<sub>IN</sub>** (Pin 17): 3.3V Supply Sense Input. An undervoltage lockout circuit prevents the switches from turning on when the voltage at the  $3V_{IN}$  pin is less than 2.48V. If no 3.3V input supply is available, connect two series diodes between  $5V_{IN}$  and  $3V_{IN}$  (tie anode of first diode to  $5V_{IN}$  and cathode of second diode to  $3V_{IN}$ , see Figure 11).

**3V<sub>OUT</sub>** (Pin 18): Analog Input used to monitor the 3.3V output supply voltage. The PWRGD pin cannot pull low until the  $3V_{\text{OUT}}$  pin voltage exceeds 2.9V. If no 3.3V input supply is available, tie the  $3V_{\text{OUT}}$  pin to the  $5V_{\text{OUT}}$  pin.

**V<sub>FFOUT</sub>** (Pin 19): –12V Supply Output. A 1Ω switch is connected between V<sub>EE<u>IN and V<sub>EEOUT</sub>. V<sub>EEOUT</sub> must ex-</u></sub> ceed –10.5V before the PWRGD pin pulls low unless the  $V_{FF}$  PWRGD function is disabled by grounding the  $V_{FFIN}$ pin.

12V<sub>OUT</sub> (Pin 20): 12V Supply Output. A 0.5Ω switch is connected between  $12V_{IN}$  and  $12V_{OUT}$ .  $12V_{OUT}$  must exceed 11.1V before the PWRGD pin can pull low.



# **BLOCK DIAGRAM**



### **TIMING DIAGRAMS**





# **APPLICATIONS INFORMATION**

#### **Hot Circuit Insertion**

When a circuit board is inserted into a live CompactPCI (CPCI) slot, the supply bypass capacitors on the board can draw huge supply transient currents from the CPCI power bus as they charge up. The transient currents can cause glitches on the power bus, causing other boards in the system to reset.

The LTC1644 is designed to turn a board's supply voltages on and off in a controlled manner, allowing the board to be safely inserted or removed from a live CPCI slot without glitching the system power supplies. The chip also protects the supplies from shorts, precharges the bus I/O pins during insertion and extraction and monitors the supply voltages.

The LTC1644 is specifically designed for CPCI applications where the chip resides on the plug-in board.

#### **LTC1644 Feature Summary**

- Allows safe board insertion and removal from a CPCI backplane.
- Controls all four CPCI supplies: –12V, 12V, 3.3V and 5V.
- Adjustable foldback current limit: an adjustable analog current limit with a value that depends on the output voltage. If the output is shorted to ground, the current limit drops to keep power dissipation and supply glitches to a minimum.
- 12V and –12V circuit breakers: if either supply remains in current limit too long, the circuit breaker will trip, the supplies are turned off and the FAULT pin is pulled low.
- Dual-level, adjustable 5V and 3.3V circuit breakers: if either supply exceeds current limit for too long, the circuit breaker will trip, the supplies will be turned off and the FAULT pin will be asserted. In the event that



either supply exceeds 3 times the nominal current level, all supplies will be turned off and the FAULT pin will be asserted immediately.

- Current limit during power up: the supplies are allowed to power up in current limit. This allows the chip to power up boards with widely varying capacitive loads without tripping the circuit breaker. The maximum allowable power-up time is adjustable using the TIMER pin.
- 12V and  $-12V$  power switches on chip.
- PWRGD output: monitors the voltage status of the four supply voltages.
- PCI\_RST# combined on-chip with HEALTHY# to create LOCAL PCI RST# output. If HEALTHY# deasserts, LOCAL PCI RST# is asserted independent of PCI\_RST#.
- Precharge output: on-chip reference and amplifier provide 1V for biasing bus I/O connector pins during CPCI card insertion and extraction.
- Space saving 20-pin SSOP package.

#### **CPCI Power Requirements**

CPCI systems usually require four power rails: 5V, 3.3V, 12V and –12V. The tolerance of the supplies as measured at the components on the plug-in card is summarized in Table 1.

#### **Table 1. Compact PCI Power Specifications**





#### **Power-Up Sequence**

The LTC1644 is specifically designed for live insertion and removal of CPCI boards. The typical application is shown in Figure 1. The 3.3V, 5V, 12V and –12V inputs to the LTC1644 come from the medium length power pins. The long 5V and 3.3V connector pins are connected through decoupling resistors to the medium length 5V and 3.3V connector pins on the CPCI plug-in card and provide early power for the LTC1644's precharge circuit, pull-up resistors and the PCI bridge chip. The BD\_SEL# signal is connected to the OFF/ON pin while the PWRGD pin is connected to the HEALTHY# signal. The HEALTHY# signal is combined with the PCI\_RST# signal on-chip to generate the LOCAL PCI RST# signal which is available at the RESETOUT pin.

The power supplies are controlled by placing external N-channel pass transistors in the 3.3V and 5V power paths and internal pass transistors for the 12V and –12V power paths (Figure 1).

Resistors R1 and R2 provide current fault detection and R5 and C1 provide current control loop compensation. Resistors R3 and R4 prevent high frequency oscillations in Q1 and Q2. Shunt RC snubbers R15-C4 and R16-C5 and zener diodes Z1 and Z2 prevent the  $12V_{IN}$  and  $V_{FFIN}$  pins, respectively, from ringing beyond the absolute maximum rated supply voltages during hot insertion.

When the CPCI card is inserted, the long 5V and 3.3V connector pins and GND pins make contact first. The LTC1644's precharge circuit biases the bus I/O pins to 1V during this stage of the insertion (Figure 2). The 12V, –12V and 5V and 3.3V medium length pins make contact during the next stage of insertion. At this point the LTC1644 powers on but slot power is disabled as long as the OFF/ON pin is pulled high by the 1.2k pull-up resistor to  $5V_{\text{IN}}$ . During the final stage of board insertion, the BD SEL# short connector pin makes contact and the OFF/ON pin can

be pulled low. This enables the pass transistors to turn on and a  $21\mu$ A current source is connected to TIMER (Pin 4).

The current in each pass transistor increases until it reaches the current limit for each supply. The 5V and 3.3V supplies are then allowed to power up based on one of the following rates:

Power-up rate: (1)

$$
\frac{dV}{dt} = \frac{65 \mu A}{C1}, or = \frac{I_{LIMIT(5V)}}{C_{LOAD(5VOUT)}}, or = \frac{I_{LIMIT(3V)}}{C_{LOAD(3VOUT)}}
$$

whichever is slower.

Current limit faults are ignored while the TIMER pin voltage is ramping up and is less than 1V below 12 $V_{IN}$  (Pin 1). Once all four supply voltages are within tolerance, HEALTHY# (Pin 7) will pull low and LOCAL\_PCI\_RST# is free to follow PCI\_RST#.

#### **Power-Down Sequence**

When the BD\_SEL# is pulled high, a power-down sequence begins (Figure 3).

Internal switches are connected to each of the output supply voltage pins to discharge the bypass capacitors to ground. The TIMER pin is immediately pulled low. The GATE pin (Pin 15) is pulled down by a 225µA current source to prevent the load currents on the 3.3V and 5V supplies from going to zero instantaneously and glitching the power supply voltages. When any of the output voltages dips below its threshold, the HEALTHY# signal pulls high and LOCAL PCI RST# will be asserted low.

Once the power-down sequence is complete, the CPCI card may be removed from the slot. During extraction, the precharge circuit will continue to bias the bus I/O pins at 1V until the 5V and 3.3V long connector pin connections are broken.







**Figure 2. Normal Power-Up Sequence Figure 3. Normal Power-Down Sequence**

#### **TIMER**

During a power-up sequence, a 21µA current source is connected to the TIMER pin (Pin 4) and current limit faults are ignored until the voltage ramps to within  $1V$  of  $12V_{IN}$ (Pin 1). This feature allows the chip to power up CPCI boards with widely varying capacitive loads on the supplies. The power-up time for any one of the four outputs is given by Equation 2:

$$
t_{ON}(XV_{OUT}) = 2 \bullet \left( \frac{C_{LOAD(XVOUT)} \bullet XV_{OUT}}{I_{LIMIT(XVOUT)} - I_{LOAD(XVOUT)}} \right) \quad (2)
$$

where  $XV_{OUT} = 5V_{OUT}$ ,  $3V_{OUT}$ ,  $12V_{OUT}$  or  $V_{EEOUT}$  (-12V). For example, for  $\widetilde{C_{LOAD(5VOUT)}} = 2000 \mu F$ ,  $I_{LIMIT(5VOUT)} =$ 7A and  $I_{LDAD(5VOIII)} = 5A$ , the  $5V_{OIII}$  turn-on time will be ~10ms. By substituting the variables in Equation 2 with the appropriate values, the turn-on time for the other three outputs can be calculated.

The timer period should be set longer than the maximum supply turn-on time but short enough to not exceed the maximum safe operating area of the pass transistor during a short circuit. The timer period for the LTC1644 is given by:

$$
t_{TIMER} = \frac{C_{TIMER} \cdot 11V}{21\mu A}
$$
 (3)

As a design aid, the timer period as a function of the timing capacitor using standard values from  $0.01 \mu$ F to  $1 \mu$ F is shown in Table 2.



**Table 2. t<sub>TIMER</sub> vs C<sub>TIMER</sub>** 



The TIMER pin is immediately pulled low when the BD SEL# signal goes high.

#### **Thermal Shutdown**

The internal switches for the 12V and –12V supplies are protected by an internal current limit and a thermal shutdown circuit. When the temperature of the chip reaches 130°C, all switches will be latched off and the FAULT pin (Pin 6) will be pulled low.

### **Short-Circuit Protection**

During a normal power-up sequence, if the TIMER (Pin 4) is done ramping and any supply is still in current limit, all of the pass transistors will be immediately turned off and FAULT (Pin 6) will be pulled low as shown in Figure 4.

In order to prevent excessive power dissipation in the pass transistors and to prevent voltage spikes on the supplies during short-circuit conditions, the current limit on each supply is designed to be a function of the output voltage. As the output voltage drops, the current limit decreases. Unlike a traditional circuit breaker function where large currents can flow before the breaker trips, the current foldback feature assures that the supply current will be kept at a safe level. In addition, current foldback prevents voltage glitches when powering up into a short.

If either the 12V or –12V supply exceeds current limit after power up, the shorted supply's current will drop immediately to its  $I_{\text{LIMIT}}$  value. If that supply remains in current limit for more that 45µs, all of the supplies will be latched off. The 45µs delay prevents quick current spikes—for example, from a fan turning on—from causing false trips of the circuit breaker.

After power-up, the 5V and 3.3V supplies are protected from overcurrent and short-circuit conditions by duallevel circuit breakers. In the event that either supply current exceeds the nominal limit but is less than 3 times the current limit, an internal timer is started. If the supply is still overcurrent after 45µs, the circuit breaker trips and all the supplies are turned off (Figure 5). If a short-circuit occurs and the supply current exceeds 3 times the set limit, the circuit breakers trip without any delay and the chip latches off (Figure 6). The chip will stay in the latched off state until OFF/ON (Pin 5) is cycled high then low or the  $12V_{IN}$  (Pin 1) power supply is cycled off then on.

The current limit and the foldback current level for the 5V and 3.3V outputs are both a function of the external sense resistor (R1 for  $3V_{\text{OUT}}$  and R2 for  $5V_{\text{OUT}}$ , see Figure 1). As shown in Figure 1, a sense resistor is connected between  $5V_{IN}$  (Pin 13) and  $5V_{SENSE}$  (Pin 12) for the 5V supply. For the 3V supply, a sense resistor is connected between  $3V_{IN}$ (Pin 9) and  $3V_{SENSE}$  (Pin 10). The current limit and the foldback current level are given by Equations 4 and 5:

$$
I_{LIMIT(XVOUT)} = \frac{51mV}{R_{SENSE(XVOUT)}}
$$
 (4)

$$
I_{\text{FOLDBACK(XVOUT)}} = \frac{12 \text{mV}}{R_{\text{SENSE(XVOUT)}}}
$$
(5)

where  $XV_{\text{OUT}} = 5V_{\text{OUT}}$  or  $3V_{\text{OUT}}$ .

As a design aid, the current limit and foldback level for commonly used values for  $R_{\text{SENSF}}$  is shown in Table 3.

**Table 3. ILIMIT(XVOUT) and IFOLDBACK(XVOUT) vs RSENSE**

| $\mathsf{R}_{\mathsf{SENSE}}(\Omega)$ | ILIMIT(XVOUT) | <b>IFOLDBACK(XVOUT)</b> |
|---------------------------------------|---------------|-------------------------|
| 0.005                                 | 10.2A         | 2.4A                    |
| 0.006                                 | 8.5A          | 2.0A                    |
| 0.007                                 | 7.3A          | 1.7A                    |
| 0.008                                 | 6.4A          | 1.5A                    |
| 0.009                                 | 5.7A          | 1.3A                    |
| 0.01                                  | 5.1A          | 1.2A                    |

where  $XV_{\text{OUT}} = 3V_{\text{OUT}}$  or  $5V_{\text{OUT}}$ .

The current limit for the internal 12V switch is set at 840mA folding back to 360mA and the –12V switch at 320mA folding back to 100mA.









**STARTED LINEAR** 

### **Calculating RSENSE**

An equivalent circuit for one of the LTC1644's circuit breakers useful in calculating the value of the sense resistor is shown in Figure  $7.$  To determine the most appropriate value for the sense resistor first requires the maximum current required by the load under worst-case conditions.





Two other parameters affect the value of the sense resistor. First is the tolerance of the LTC1644's circuit breaker threshold. The LTC1644's nominal circuit breaker threshold is  $V_{CR/NOM} = 55mV$ ; however, it exhibits  $\pm 15mV$ tolerance over process and temperature. Second is the tolerance (RTOL) in the sense resistor. Sense resistors are available in RTOLs of  $\pm 1\%$ ,  $\pm 2\%$  and  $\pm 5\%$  and exhibit temperature coefficients of resistance (TCRs) between  $\pm 75$ ppm/ $\degree$ C and  $\pm 100$ ppm/ $\degree$ C. How the sense resistor changes as a function of temperature depends on the  $1^{2}R$ power being dissipated by it. The power rating of the sense resistor should accommodate steady-state fault current levels so that the component is not damaged before the circuit breaker trips.

The first step in calculating the value of R<sub>SENSE</sub> is based on ILOAD(MAX) and the lower limit for the circuit breaker threshold,  $V_{CB(MIN)}$ . The maximum value for  $R_{SENSE}$  in this case is expressed by Equation 6:

$$
R_{\text{SENSE}} = \frac{V_{\text{CB}(MIN)}}{I_{\text{LOAD}(MAX)}}
$$
(6)

The second step is to determine the nominal value of the sense resistor which is dependent on its tolerance (RTOL =  $\pm$ 1%,  $\pm$ 2%, or  $\pm$ 5%) and standard sense resistor values. Equation 7 can be used to calculate the nominal value from the maximum value found by Equation 6:

$$
R_{SENSE(NOM)} = \frac{R_{SENSE(MAX)}}{1 + \left(\frac{RTOL}{100}\right)}\tag{7}
$$

Often, the result of Equation 7 may not yield a standard sense resistor value. In this case, two sense resistors with the same RTOL can be connected in parallel to yield RSENSE(NOM).

The last step requires calculating a new value for  $I_{TRIP(MAX)}$  $(I_{TRIP(MAX,NEW)})$  based on a minimum value for  $R_{SENSE}$  $(R_{\text{SENSE(MIN)}})$  and the upper limit for the circuit breaker threshold, V<sub>CB(MAX)</sub>. The new value for I<sub>TRIP(MAX,NEW)</sub> is given by Equation 8:

$$
I_{TRIP(MAX,NEW)} = \frac{V_{CB(MAX)}}{R_{SENSE(MIN)}}
$$
(8)

where 
$$
R_{\text{SENSE(MIN)}} = R_{\text{SENSE(NOM)}} \bullet \left[ 1 - \left( \frac{\text{RTOL}}{100} \right) \right]
$$

Table 4 lists  $I_{TRIP(MIN)}$  and  $I_{TRIP(MAX)}$  versus some suggested values of  $R_{\text{SENSE}}$ . Table 8 lists manufacturers and part numbers for these resistor values.

**Table 4. ITRIP VS RSENSE Table** 

| R <sub>SENSE</sub> (1% RTOL) | ITRIP(MIN) | ITRIP(MAX) |  |
|------------------------------|------------|------------|--|
| $0.005\Omega$                | 7.92A      | 14.14A     |  |
| $0.007\Omega$                | 5.66A      | 10.10A     |  |
| $0.011\Omega$                | 3.60A      | 6.43A      |  |
| $0.028\Omega$                | 1.41A      | 2.53A      |  |
| $0.055\Omega$                | 0.72A      | 1.29A      |  |



#### **Output Voltage Monitor**

The status of all four output voltages is monitored by the power good function. In addition, the PCI\_RST# signal is logically combined on-chip with the HEALTHY# signal to create LOCAL\_PCI\_RST# (see Table 5). As a result, LOCAL PCI RST# will be pulled low whenever HEALTHY# is pulled high independent of the state of the PCI\_RST# signal.





If any of the output voltages drop below the power good threshold for more than 10µs, the PWRGD pin will be pulled high and the LOCAL PCI RST $#$  signal will be asserted low.

#### **Precharge**

The PRECHARGE input and DRIVE output pins are intended for use in generating the 1V precharge voltage that is used to bias the bus I/O connector pins during board insertion. The LTC1644 is also capable of generating precharge voltages other than 1V. Figure 8 shows a circuit that can be used in applications requiring a precharge voltage less than 1V. The circuit in Figure 9 can be used for applications that need precharge voltages greater than 1V. Table 6 lists suggested resistor values for R10A and R10B vs precharge voltage for the application circuits shown in Figures 8 and 9.





Due to leakage current constraints, precharge resistor values of less than 50k are often required. In these



#### **Other CompactPCI Applications**

The LTC1644 can be easily configured for applications where no  $V_{FF}$  supply is present by simply connecting the  $V_{\text{FFIN}}$  pin to GND and floating the  $V_{\text{FFOUT}}$  pin (Figure 11).

For CPCI applications where no 5V supply input is required, short both the  $5V_{IN}$  and  $5V_{SENSE}$  pins to the  $3V_{IN}$ pin and short the 5V<sub>OUT</sub> pin to the 3V<sub>OUT</sub> pin (Figure 12).

If no 3.3V supply input is required, Figure 13 illustrates how the LTC1644 should be configured. First,  $3V_{\text{SENSE}}$ (Pin 16) is connected to  $3V_{IN}$  (Pin 17),  $3V_{OUT}$  (Pin 18) is connected to  $5V_{OIII}$  (Pin 3) and the LTC1644's  $3V_{IN}$  pin is connected through a pair of signal diodes (BAV99) to  $5V_{IN}$ .

For applications where the BD SEL# connector pin is typically grounded on the backplane, the circuit in Figure 14 allows the LTC1644 to be reset simply by pressing a pushbutton switch on the CPCI plugin board. This arrangement eliminates the requirement to extract and reinsert the CPCI board in order to reset the LTC1644's circuit breakers.

#### **Power MOSFET Selection Criteria**

1644f Three device parameters are key in selecting the optimal power MOSFET for Hot Swap applications. The three parameters are: (1) device power dissipation  $(P_D)$ ; (2) device drain-source channel ON resistance,  $R_{DS(ON)}$ ; and













(3) the gate-source ( $V_{GS}$ ) voltage drive for the specified R<sub>DS(ON)</sub>. Power MOSFET power dissipation is dependent on four parameters: current delivered to the load,  $I_{\text{LOAD}}$ ; device  $R_{DS(ON)}$ ; device thermal resistance, junction-toambient,  $\theta_{JA}$ ; and the maximum ambient temperature to which the circuit will be exposed,  $T_{A(MAX)}$ . All four of these parameters determine the junction temperature of the MOSFET. For reliable circuit operation, the maximum junction temperature  $(T_{J(MAX)})$  for a power MOSFET should not exceed the manufacturer's recommended value. For a given set of conditions, the junction temperature of a power MOSFET is given by Equation 9:

$$
\begin{aligned} \text{MOSFET Junction Temperature,} \\ \text{T}_{\text{J}(\text{MAX})} &\leq \text{T}_{\text{A}(\text{MAX})} + \theta_{\text{JA}} \cdot \mathsf{P}_{\text{D}} \end{aligned} \tag{9}
$$

where  $P_D = I_{LOAD} \cdot R_{DS(ON)}$ 

PCB layout techniques for optimal thermal management of power MOSFET power dissipation help to keep device θJA as low as possible. See PCB Layout Considerations section for more information.

1644f The  $R_{DS(ON)}$  of the external pass transistor should be low to make its drain-source voltage  $(V_{DS})$  a small percentage of  $3V_{IN}$  or  $5V_{IN}$ . For example, at  $3V_{IN} = 3.3V$ ,  $V_{DS} + V_{CB} =$ 0.1V yields a 3% error at maximum load current. This





Figure 11. No V<sub>EE</sub> (-12V) Supply Application Circuit









**Figure 13. No 3.3V Supply Application Circuit**



**Figure 14. BD\_SEL# Pushbutton Toggle Switch**

restricts the choice of power MOSFETs to those devices with very low  $R_{DS(ON)}$ . Table 9 lists some power MOSFETs that can be used with the LTC1644.

Power MOSFETs are classified into two categories: standard MOSFETs ( $R_{DS(ON)}$  specified at  $V_{GS}$  = 10V) and logiclevel MOSFETs ( $R_{DS(ON)}$  specified at  $V_{GS} = 5V$ ). Since external pass transistors are required for the 3.3V and 5V supply rails, logic-level power MOSFETs should be used with the LTC1644.

### **Overvoltage Transient Protection**

Good engineering practice calls for bypassing the supply rail of any analog circuit. Bypass capacitors are often placed at the supply connection of every active device, in addition to one or more large-value bulk bypass capacitors per supply rail. If power is connected abruptly, the large bypass capacitors slow the rate of rise of the supply voltage and heavily damp any parasitic resonance of lead or PC track inductance working against the supply bypass capacitors.

The opposite is true for LTC1644 Hot Swap circuits mounted on plug-in cards. In most cases, there is no supply bypass capacitor present on the powered 12V  $(12V_{IN})$ ,  $-12V$  (V<sub>EEIN</sub>) of the PCB edge connector or on the 3.3V (3V<sub>IN</sub>) or the 5V (5V<sub>IN</sub>) side of the MOSFET switch. An abrupt connection, produced by inserting the board into a backplane connector, results in a fast rising edge applied on these input supply lines of the LTC1644.

1644f Since there is no bulk capacitance to damp the parasitic track inductance, supply voltage transients excite parasitic resonant circuits formed by the power MOSFET capacitance and the combined parasitic inductance from the wiring harness, the backplane and the circuit board traces. These ringing transients appear as a fast edge on the input supply lines, exhibiting a peak overshoot up to 2.5 times the steady-state value followed by a damped



sinusoidal response whose duration and period is dependent on the resonant circuit parameters. Since the absolute maximum supply voltage of the LTC1644 is 13.2V, transient protection against  $12V_{IN}$  and  $V_{E E IN}$  supply voltage spikes and ringing is highly recommended.

In these applications, there are two methods for eliminating these supply voltage transients: using Zener diodes to clip the transient to a safe level and snubber networks. Snubber networks are series RC networks whose time constants are experimentally determined based on the board's parasitic resonant circuits. As a starting point, the capacitors in these networks are chosen to be 10 $\times$  to 100 $\times$ the power MOSFET's  $C<sub>OSS</sub>$  under bias. The series resistor is a value determined experimentally and ranges from 1 $\Omega$ to 50Ω, depending on the parasitic resonant circuit. Note

that in all LTC1644 circuit schematics, zener diodes and snubber networks have been added to the  $12V_{IN}$  and  $V_{FFIN}$ (–12V) supply rail and should be used always. Since the absolute maximum supply voltage of the LTC1644 is 13.2V, snubber networks are not necessary on the  $3V_{IN}$  or the  $5V_{IN}$  supply lines. Zener diodes, however, are recommended as these devices provide large-scale transient protection for the LTC1644 against PCI backplane fault occurrences. All protection networks should be mounted very close to the LTC1644's supply voltage using short lead lengths to minimize lead inductance. This is shown schematically in Figures 15 and 16 and a recommended layout of the transient protection devices around the LTC1644 is shown in Figure 17.



Figure 15. Place Transient Protection Devices Close to LTC1644's 5V<sub>IN</sub> and 3V<sub>IN</sub> Pins



**Figure 16. Place Transient Protection Devices**



1644f Close to LTC1644's 12V<sub>IN</sub> and V<sub>EEIN</sub> Pins **Figure 17. Recommended Layout for Transient Protection Components** 



#### **PCB Layout Considerations**

For proper operation of the LTC1644's circuit breaker operation, 4-wire Kelvin-sense connections between the sense resistor and the LTC1644's  $5V_{IN}$  and  $5V_{SENSE}$  pins and  $3V_{IN}$  and  $3V_{SENSE}$  pins are strongly recommended. The PCB layout should be balanced and symmetrical to minimize wiring errors. In addition, the PCB layout for the sense resistors and the power MOSFETs should include good thermal management techniques for optimal device power dissipation.

A recommended PCB layout for the sense resistor, the power MOSFET and the GATE drive components around the LTC1644 is illustrated in Figure 18. In Hot Swap applications where load currents can be 10A, narrow PCB tracks exhibit more resistance than wider tracks and operate at more elevated temperatures. Since the sheet resistance of 1 ounce copper foil is approximately  $0.45$ m $\Omega$ / $\Box$ , track resistances add up quickly in high current applications. Thus, to keep PCB track resistance and temperature rise to a minimum, the suggested trace width in these applications for 1 ounce copper foil is 0.03" for each ampere of DC current.

In the majority of applications, it will be necessary to use plated-through vias to make circuit connections from component layers to power and ground layers internal to the PC board. For 1 ounce copper foil plating, a general rule is 1 ampere of DC current per via, making sure the via is properly dimensioned so that solder completely fills any void. For other plating thicknesses, check with your PCB fabrication facility.

#### **Power MOSFET and Sense Resistor Selection**

Table 8 lists some current sense resistors that can be used the LTC1644's circuit breakers and Table 9 list some power MOSFET transistors that are available. Table 7 lists supplier web site addresses for discrete component mentioned throughout the LTC1644 data sheet.

#### **Table 7. Manufacturers' Web Site**



#### **Obtaining Information on Specific Parts**

For more information regarding or to request a copy of the CompactPCI specification, contact the PCI Industrial Computer Manufacturers Group at:

PCI Industrial Computer Manufacturers Group Wakefield, MA 01880 USA Phone: 01 (617) 224-1100 Web Site: http://www.picmg.com

TransZorb SMAJ12CA and diodes BAV99 are supplied by:

Diodes, Incorporated Westlake Village, CA 91362 USA Phone: 01 (805) 446-4800 Web Site: http://www.vishay-liteon.com or http://www.diodes.com

Transistors MMBT2222A and TVS 1PMT5.0AT3 are supplied by:

Semiconductor Components Industries, LLC Phoenix, AZ 85008 USA Phone: 01 (602) 244-6600 Web Site: http://www.onsemi.com





#### **Table 9. N-Channel Power MOSFET Selection Guide**



### **PACKAGE DESCRIPTION**



**GN Package 20-Lead Plastic SSOP (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1641)



Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.