

LTC1646

## **FEATURES**

- **Allows Safe Board Insertion and Removal from a Live, CompactPCITM Bus**
- **Controls 3.3V and/or 5V Supplies**
- **Programmable Foldback Current Limit During Power-Up**
- **Dual Level Circuit Breakers Protect Supplies from Overcurrent and Short-Circuit Faults**
- **LOCAL\_PCI\_RST# Logic On-Chip**
- **PRECHARGE Output Biases I/O Pins During Card Insertion and Extraction**
- User Programmable Supply Voltage Power-Up Rate
- 15V High Side Drive for External N-Channel **MOSFETS**
- PWRGD, RESETOUT and FAULT Outputs

## **APPLICATIONS**

■ CompactPCI Bus Removable Boards

**TYPICAL APPLICATIO U**

 $\sqrt{J}$ , LTC and LT are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## CompactPCI Dual Hot Swap Controller

## **DESCRIPTION**

The LTC®1646 is a Hot Swap™ controller that allows a board to be safely inserted and removed from a live CompactPCI bus slot. Two external N-Channel transistors control the 3.3V and 5V supplies. The supplies can be ramped-up in current limit or a programmable rate. Electronic circuit breakers protect both supplies against overcurrent fault conditions. The PWRGD output indicates when all of the supply voltages are within tolerance. The OFF/ON pin is used to cycle the board power or reset the circuit breaker. The PRECHARGE output can be used to bias the bus I/O pins during card insertion and extraction. PCI\_RST# is logically combined on-chip with HEALTHY# in order to generate LOCAL\_PCI\_RST# which can be used to reset the CPCI card logic if either of the supply voltages is not within tolerance.

The LTC1646 is available in the 16-pin narrow SSOP package.



#### **Figure 1**



1



## **ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION**



#### Consult LTC Marketing for parts specified with wider operating temperature ranges.

#### **ELECTRICAL CHARACTERISTICS The** ● **denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25**°**C. V5VIN = 5V and V3VIN = 3.3V unless otherwise noted.**





## **ELECTRICAL CHARACTERISTICS The** ● **denotes the specifications which apply over the full operating**

**temperature range, otherwise specifications are at TA = 25**°**C. V5VIN = 5V and V3VIN = 3.3V unless otherwise noted.**



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.

1646 G02

## **TYPICAL PERFORMANCE CHARACTERISTICS**



#### **5V<sub>IN</sub> Supply Current vs Temperature**





## **TYPICAL PERFORMANCE CHARACTERISTICS**





1646 G15

## **TYPICAL PERFORMANCE CHARACTERISTICS**







**Power Good Threshold Voltage vs** Temperature (5V<sub>OUT</sub>)



**Temperature** 1.30 1.28 1.26

TIMER THRESHOLD VOLTAGE (V)

1.24

1.22

 $1.20 - 50$ 

**Timer Threshold Voltage vs**

**5V**SENSE Input Current vs **Temperature**









–50 –25 0 25 50 75 100 TEMPERATURE (°C)

1646 G17



#### **3V<sub>IN</sub>** Input Current vs Temperature **Timer Current vs Temperature**





## **TYPICAL PERFORMANCE CHARACTERISTICS**



## **PIN FUNCTIONS**

**RESETOUT (Pin 1):** Open Drain Digital Output. Connect the CPCI LOCAL\_PCI\_RST# signal to the RESETOUT pin. RESETOUT is the logical combination of RESETIN and PWRGD (see Table 4).

**TIMER (Pin 2):** Current Fault Inhibit Timing Input. Connect a capacitor from TIMER to GND. With the chip turned off, the TIMER pin is internally held at GND. When the chip is turned on, a 5µA pull-up current source is connected to TIMER. Current limit and voltage compliance faults will be ignored until the voltage at the TIMER pin is greater than 1.25V.

**FAULT (Pin 3):** Open Drain Digital I/O. FAULT is pulled low when a current limit fault is detected. Faults are ignored while the voltage at the TIMER pin is less than 1.25V. Once the TIMER cycle is complete, FAULT will pull low and the chip will latch off in the event of an overcurrent fault. The chip will remain latched in the off state until the OFF/ON pin is cycled high then low or the power is cycled.

Forcing the FAULT pin low with an external pull-down will cause the chip to be latched into the off state after a 21µs deglitching time.

**PWRGD (Pin 4)** :Open Drain Power Good Digital Output. Connect the CPCI HEALTHY# signal to the PWRGD pin. PWRGD remains low while  $V_{3V01}$   $\geq$  2.9V and  $V_{5V01}$   $\geq$ 4.65V. When either of the supplies falls below its power good threshold voltage, **PWRGD** will go high after a 50us deglitching time.

**5V<sub>OUT</sub>** (Pin 5): 5V Output Sense. The PWRGD pin will not pull low until the 5V<sub>OUT</sub> pin voltage exceeds 4.65V. If no 5V input supply is available, tie the  $5V_{OUT}$  pin to the  $3V_{OUT}$  pin in order to disable the  $5V<sub>OUT</sub>$  power good function.

**GND (Pin 6):** Chip Ground

**3V<sub>OUT</sub> (Pin 7):** 3.3V Output Sense. The PWRGD pin will not pull low until the  $3V_{OIII}$  pin voltage exceeds 2.90V. If no 3.3V input supply is available, tie the  $3V_{\text{OUT}}$  pin to the  $5V_{OIII}$  pin.

**3V<sub>IN</sub>** (Pin 8): 3.3V Supply Sense Input. An undervoltage lockout circuit prevents the switches from turning on when the voltage at the  $3V_{IN}$  pin is less than 2.5V. If no 3.3V input supply is available, connect a diode between  $5V_{\text{IN}}$ and  $3V_{IN}$  (tie anode to  $5V_{IN}$  and cathode to  $3V_{IN}$  ). See Figure 11.



## **PIN FUNCTIONS**

**3VSENSE (Pin 9):** 3.3V Current Limit Set. With a sense resistor placed in the supply path between  $3V_{\text{IN}}$  and  $3V_{\text{SENSE}}$ , the GATE pin voltage will be adjusted to maintain a constant voltage across the sense resistor and a constant current through the switch while the TIMER pin voltage is less than 1.25V. A foldback feature makes the current limit decrease as the voltage at the  $3V_{OUT}$  pin approaches GND.

When the TIMER pin voltage exceeds 1.25V, the circuit breaker function is enabled. If the voltage across the sense resistor exceeds 56mV, the circuit breaker is tripped after a 21µs time delay. In the event the sense resistor voltage exceeds 150mV, the circuit breaker trips immediately and the chip latches off. To disable the 3.3V current limit,  $3V_{\text{SFNSF}}$  and  $3V_{\text{IN}}$  can be shorted together.

**GATE (Pin 10):** High Side Gate Drive for the External 3.3V and 5V N-Channel pass transistors. Requires an external series RC network for the current limit loop compensation and setting the minimum ramp-up rate. During power-up, the slope of the voltage rise at the GATE is set by the 13µA current source connected to the internal charge pump and the external capacitor connected to GND or by the 3.3V or 5V current limit and the bulk capacitance on the  $3V_{OUT}$  or  $5V<sub>OIII</sub>$  supply lines. During power-down, the slope of the ramp down voltage is set by the 200µA current source connected to GND and the external GATE capacitor.

The voltage at the GATE pin will be modulated to maintain a constant current when either the 3V or 5V supplies go into current limit while the TIMER pin voltage is less than 1.25V. If a current fault occurs after the TIMER pin voltage exceeds 1.25V, the GATE pin is immediately pulled to GND.

**5V**SENSE (Pin 11): 5V Current Limit Set. With a sense resistor placed in the supply path between  $5V_{IN}$  and  $5V_{\text{SENSE}}$ , the GATE pin voltage will be adjusted to maintain a constant voltage across the sense resistor and a constant current through the switch while the TIMER pin voltage is less than 1.25V. A foldback feature makes the current limit decrease as the voltage at the  $5V<sub>OUT</sub>$  pin approaches GND.

When the TIMER pin voltage is greater than 1.25V, the circuit breaker function is enabled. If the voltage across the sense resistor exceeds 56mV but is less than 150mV, the circuit breaker is tripped after a 21µs time delay. In the event the sense resistor voltage exceeds 150mV, the circuit breaker trips immediately and the chip latches off. To disable the 5V current limit, short  $5V_{\text{SENSE}}$  and  $5V_{\text{IN}}$ together.

**5V<sub>IN</sub>** (Pin 12): 5V Supply Sense Input. An undervoltage lockout circuit prevents the GATE pin voltage from ramping up when the voltage at the  $5V_{\text{IN}}$  pin is less than 2.5V. If no 5V input supply is available, tie the  $5V_{1N}$  pin to the  $3V_{IN}$  pin.

**PRECHARGE (Pin 13):** Precharge Monitor Input. An onchip error amplifier with a 1V reference servos the DRIVE pin voltage to keep the precharge node at 1V. If the precharge function is not being used, tie the PRECHARGE pin to GND.

**DRIVE (Pin 14):** Precharge Base Drive Output. Provides base drive for an external NPN emitter-follower which in turn biases the PRECHARGE node. If the precharge function is not being used, allow the DRIVE pin to float.

**OFF/ON (Pin 15):** Digital Input. Connect the CPCI BD\_SEL# signal to the OFF/ON pin. When the OFF/ON pin is pulled low, the GATE pin is pulled high by a 13µA current source. When the OFF/ON pin is pulled high the GATE pin will be pulled to ground by a 200µA current source.

The OFF/ON pin is also used to reset the electronic circuit breaker. If the OFF/ON pin is cycled high and low following the trip of the circuit breaker, the circuit breaker is reset, and a normal power-up sequence will occur.

**RESETIN (Pin 16):** Digital Input. Connect the CPCI PCI\_RST# signal to the RESETIN pin. Pulling RESETIN low will cause the RESETOUT pin to pull low.



7

## **TEST DIAGRAM**

#### **V3VONLY No 5V Input Mode Window Voltage**





## **TIMING DIAGRAMS**





#### t<sub>SC</sub> Short-Circuit Fault Detect





## **BLOCK DIAGRAM**



## **APPLICATIONS INFORMATION**

#### **Hot Circuit Insertion**

When a circuit board is inserted into a live CompactPCI (CPCI) slot, the supply bypass capacitors on the board can draw huge supply transient currents from the CPCI power bus as they charge up. The transient currents can cause glitches on the power bus, causing other boards in the system to reset.

The LTC1646 is designed to turn a board's supply voltages on and off in a controlled manner, allowing the board to be safely inserted or removed from a live CPCI slot without glitching the system power supplies. The chip also protects the supplies from shorts, precharges the bus I/O pins during insertion and extraction and monitors the supply voltages.

The LTC1646 is specifically designed for CPCI applications where the chip resides on the plug-in board.

### **LTC1646 Feature Summary**

- 1. Allows safe board insertion and removal from a CPCI backplane.
- 2. Controls 5V and 3.3V CPCI supplies.
- 3. Current limit during power-up: the supplies are allowed to power up in current limit. This allows the chip to power up boards with widely varying capacitive loads without tripping the circuit breaker. The maximum allowable power-up time is programmable using the TIMER pin and an external capacitor.



- 4. Programmable foldback current limit: a programmable analog current limit with a value that depends on the output voltage. If the output is shorted to ground, the current limit drops to keep power dissipation and supply glitches to a minimum.
- 5. Dual-level, programmable 5V and 3.3V circuit breakers: this feature is enabled when the TIMER pin voltage exceeds 1.25V. If either supply exceeds current limit for more than  $21\mu s$ , the circuit breaker will trip, the supplies will be turned off, and the FAULT pin is pulled low. In the event that either supply exceeds three times the set current limit, all supplies will be turned off and the FAULT pin is pin is pulled low without delay.
- 6. 15V high side drive for external 3.3V and 5V N-channel MOSFETs.
- 7. PWRGD output: monitors the voltage status of the supply voltages.
- 8. PCI\_RST# combined on-chip with HEALTHY# to create LOCAL PCI RST# output. If HEALTHY# deasserts, LOCAL PCI RST# is asserted independent of PCI\_RST#.
- 9. Precharge output: on-chip reference and amplifier provide 1V for biasing bus I/O connector pins during CPCI card insertion and extraction.
- 10. Space saving 16-pin SSOP package.

### **PCI Power Requirements**

CPCI systems may require up to four power rails: 5V, 3.3V, 12V and –12V. The LTC1646 is designed for CPCI applications which only use the 5V and/or 3.3V supplies. The tolerance of the supplies as measured at the components on the plug-in card is summarized in Table 1.





### **Power-Up Sequence**

The LTC1646 is specifically designed for hot swapping CPCI boards. The typical application is shown in Figure 1. The main 3.3V and 5V inputs to the LTC1646 come from the medium length power pins. The long 3.3V, 5V connector pins are shorted to the medium length 5V and 3.3V connector pins on the CPCI plug-in card and provide early power for the LTC1646's precharge circuitry, the V(I/O) pull-up resistors and the PCI bridge chip. The BD\_SEL# signal is connected to the OFF/ON pin while the PWRGD pin is connected to the HEALTHY# signal. The HEALTHY# signal is combined with the PCI\_RST# signal on-chip to generate the LOCAL\_PCI\_RST# signal which is available at the RESETOUT pin.

The power supplies are controlled by placing external N-channel pass transistors in the 3.3V and 5V power paths.

Resistors R1 and R2 provide current fault detection and R5 and C1 provide current control loop compensation. Resistors R3 and R4 prevent high frequency oscillations in Q1 and Q2.

When the CPCI card is inserted, the long 5V and 3.3V connector pins and GND pins make contact first. The LTC1646's precharge circuit biases the bus I/O pins to 1V during this stage of the insertion (Figure 2). The 5V and 3.3V medium length pins make contact during the next stage of insertion, but the slot power is disabled as long as the OFF/ $\overline{ON}$  pin is pulled high by the 1.2k pull-up resistor to V(I/O). During the final stage of board insertion, the BD\_SEL# short connector pin makes contact and the  $OFF/\overline{ON}$  pin can be pulled low. This enables the pass transistors to turn on and a 5µA current source is connected to the TIMER pin.

The current in each pass transistor increases until it reaches the current limit for each supply. The 5V and 3.3V supplies are then allowed to power up based on one of the following power-up rates:

$$
\frac{dV}{dt} = \frac{13\mu A}{C1}, or = \frac{I_{LIMIT(5V)}}{C_{LOAD(5VOUT)}}, or = \frac{I_{LIMIT(3V)}}{C_{LOAD(3VOUT)}}(1)
$$

whichever is slower.

Current limit faults are ignored while the TIMER pin voltage is ramping up and is less than 1.25V. Once both supply voltages are within tolerance, HEALTHY# will pull low and LOCAL\_PCI\_RST# is free to follow PCI\_RST#.









#### **Power-Down Sequence**

When BD  $SEL#$  is pulled high, a power-down sequence begins (Figure 3).

Internal switches are connected to each of the output supply voltage pins to discharge the bypass capacitors to ground. The TIMER pin (Pin 2) is immediately pulled low. The GATE pin (Pin 10) is pulled down by a 200µA current source to prevent the load currents on the 3.3V and 5V supplies from going to zero instantaneously in order to prevent glitching the power supply voltages. When either of the output voltages dips below its threshold, HEALTHY# pulls high and LOCAL PCI RST# will be asserted low.

Once the power-down sequence is complete, the CPCI card may be removed from the slot. During extraction, the precharge circuit will continue to bias the bus I/O pins at 1V until the 5V and 3.3V long connector pin connections are separated.

#### **Timer**

During a power-up sequence, a 5µA current source is connected to the TIMER pin and current limit faults are ignored until the voltage exceeds 1.25V. This feature



**Figure 2. Normal Power-Up Sequence Figure 3. Normal Power-Down Sequence**

allows the chip to power up CPCI boards with widely varying capacitive loads on the supplies. The power-up time for either of the two outputs is given by:

$$
t_{ON}(XV_{OUT}) = 2 \cdot \frac{C_{LOAD(XVOUT)} \cdot XV_{OUT}}{I_{LIMIT(XVOUT)} - I_{LOAD(XVOUT)}} \tag{2}
$$

Where  $XV_{\text{OUT}} = 5V_{\text{OUT}}$  or  $3V_{\text{OUT}}$ . For example, for  $C_{\text{LOAD}}(5V_{\text{OUT}}) = 2000 \mu F$ ,  $I_{\text{LIMIT}} = 7A$ , and  $I_{\text{LOAD}} = 5A$ , the  $5V_{\text{OUT}}$  turn-on time will be ~10ms. By substituting the variables in Equation 2 with the appropriate values, the turn-on time for the  $3V_{OUT}$  output can also be calculated. The timer period should be set longer than the maximum supply turn-on time but short enough to not exceed the maximum safe operating area of the pass transistor during a short-circuit. The timer period for the LTC1646 is given by:

$$
t_{TIMER} = \frac{C_{TIMER} \cdot 1.25V}{5\mu A}
$$
 (3)

As a design aid, the timer period as a function of the timing capacitor using standard values from  $0.01 \mu$ F to  $1 \mu$ F is shown in Table 2.



**Table 2. t<sub>TIMER</sub> vs C<sub>TIMER</sub>** 



The TIMER pin is immediately pulled low when BD SEL# goes high.

### **Short-Circuit Protection**

During a normal power-up sequence, if the TIMER pin is done ramping and a supply is still in current limit, all of the pass transistors will be immediately turned off and FAULT (Pin 3) will be pulled low as shown in Figure 4.

In order to prevent excessive power dissipation in the pass transistors and to prevent voltage spikes on the supplies during short-circuit conditions, the current limit on each supply is designed to be a function of the output voltage. As the output voltage drops, the current limit decreases.



**Figure 4. Power-Up into a Short on 3.3V Output**

Unlike a traditional circuit breaker function where huge currents can flow before the breaker trips, the current foldback feature assures that the supply current will be kept at a safe level and prevents voltage glitches at the input supply when powering up into a short circuit.

After power-up (TIMER pin voltage >1.25V), the 5V and 3.3V supplies are protected from overcurrent and shortcircuit conditions by dual-level circuit breakers. If the sense resistor voltage of either supply current exceeds 56mV but is less than 150mV, an internal timer is started. If the supply is still overcurrent after  $21\mu s$ , the circuit breaker trips and both supplies are turned off (Figure 5).



**Figure 5. Overcurrent Fault on 5V**

If a short-circuit occurs and the sense resistor voltage of either supply current exceeds 150mV, the circuit breakers trip without delay and the chip latches off (Figure 6). The chip will stay in the latched-off state until OFF/ $\overline{ON}$  (Pin 15) is cycled high then low, or the  $5V_{IN}$  (Pin 12) power supply is cycled.

1646fa The current limit and the foldback current level for the 5V and 3.3V outputs are both a function of the external sense resistor (R1 for  $3V_{OUI}$  and R2 for  $5V_{OUI}$ , see Figure 1). As shown in Figure 1, a sense resistor is connected between





**Figure 6. Short-Circuit Fault on 5V**

 $5V_{IN}$  (Pin 12) and  $5V_{SENSE}$  (Pin 11) for the 5V supply. For the 3.3V supply, a sense resistor is connected between  $3V_{IN}$  (Pin 8) and  $3V_{SENSE}$  (Pin 9). The current limit and the current foldback current level are given by Equations 4 and 5:

$$
I_{LIMIT(XVOUT)} = \frac{55mV}{R_{SENSE(XVOUT)}}
$$
(4)

$$
I_{\text{FOLDBACK(XVOUT)}} = \frac{20 \text{mV}}{R_{\text{SENSE(XVOUT)}}}
$$
(5)

where  $XV_{OUT} = 5V_{OUT}$  or  $3V_{OUT}$ .

As a design aid, the current limit and foldback level for commonly used values for  $R_{\text{SFNSF}}$  is shown in Table 3.

| ----- -- LINIII\AVVVII<br>$\cdots$ I ULUUNUNAVUU I J<br>-- - - ULIVUL |               |                         |
|-----------------------------------------------------------------------|---------------|-------------------------|
| $\mathsf{R}_{\mathsf{SENSE}}(\Omega)$                                 | ILIMIT(XVOUT) | <b>IFOLDBACK(XVOUT)</b> |
| 0.005                                                                 | 11A           | 4A                      |
| 0.006                                                                 | 9.2A          | 3.3A                    |
| 0.007                                                                 | 7.9A          | 2.9A                    |
| 0.008                                                                 | 6.9A          | 2.5A                    |
| 0.009                                                                 | 6.1A          | 2.2A                    |
| 0.01                                                                  | 5.5A          | 2A                      |
|                                                                       |               |                         |

**Table 3. ILIMIT(XVOUT) and IFOLDBACK(XVOUT) vs RSENSE**

### where  $XV_{OIII} = 3V_{OIII}$  or  $5V_{OIII}$ .

### **Calculating RSENSE**

An equivalent circuit for one of the LTC1646's circuit breakers useful in calculating the value of the sense resistor is shown in Figure 7. To determine the most appropriate value for the sense resistor first requires the maximum current required by the load under worst-case conditions.



**Figure 7. Circuit Breaker Equivalent Circuit for Calculating RSENSE** 

Two other parameters affect the value of the sense resistor. First is the tolerance of the LTC1646's circuit breaker threshold. The LTC1646's nominal circuit breaker threshold is  $V_{CB(NOM)} = 56$ mV; however, it exhibits a –6mV/+9mV tolerance due to process variations. Second is the tolerance (RTOL) in the sense resistor. Sense resistors are available in RTOLs of  $\pm 1\%$ ,  $\pm 2\%$  and  $\pm 5\%$ and exhibit temperature coefficients of resistance (TCRs) between ±75ppm/°C and ±100ppm/°C. How the sense resistor changes as a function of temperature depends on the  $1<sup>2</sup>R$  power being dissipated by it.

The first step in calculating the value of  $R_{\text{SENSF}}$  is based on ITRIP(MAX) and the lower limit for the circuit breaker threshold,  $V_{CB(MIN)}$ . The maximum value for  $R_{SENSE}$  in this case is expressed by Equation 6:

$$
R_{\text{SENSE}(\text{MAX})} = \frac{V_{\text{CB}(M1N)}}{I_{\text{TRIP}(MAX)}}\tag{6}
$$

1646fa The second step is to determine the nominal value of the sense resistor which is dependent on its tolerance



 $(RTOL = ±1\%, ±2\% or ±5\%)$  and standard sense resistor values. Equation 7 can be used to calculate the nominal value from the maximum value found by Equation 6:

$$
R_{\text{SENSE}(\text{NOM})} = \frac{R_{\text{SENSE}(\text{MAX})}}{1 + \left(\frac{\text{RTOL}}{100}\right)}\tag{7}
$$

Often, the result of Equation 7 may not yield a standard sense resistor value. In this case, two sense resistors with the same RTOL can be connected in parallel to yield RSENSE(NOM).

The last step requires calculating a new value for ITRIP(MAX)(ITRIP(MAX, NEW)) based on a minimum value for  $\mathsf{R}_{\mathsf{SENSE}}$   $(\mathsf{R}_{\mathsf{SENSE}(\mathsf{MIN})})$  and the upper limit for the circuit breaker threshold, V<sub>CB(MAX)</sub>. Should the calculated value for  $I_{TRIP(MAX, NEW)}$  be much greater than the design value for I<sub>TRIP(MAX)</sub>, a larger sense resistor value should be selected and the process repeated. The new value for ITRIP(MAX, NEW) is given by Equation 8:

$$
I_{TRIP(MAX,NEW)} = \frac{V_{CB(MAX)}}{R_{SENSE(MIN)}} \tag{8}
$$
  
where  $R_{SENSE(MIN)} = R_{SENSE(NOM)} \cdot \left[1 - \left(\frac{RTOL}{100}\right)\right]$ 

Example: A 5V supply exhibits a nominal 5A load with a maximum load current of 6.8A ( $I_{LDAD(MAX)} = 6.8$ A), and sense resistors with ±5% RTOL will be used. According to Equation 6,  $V_{CB(MIN)} = 50$ mV and  $R_{SENSE(MAX)}$  is given by:

$$
R_{SENSE(MAX)} = \frac{V_{CB(MIN)}}{I_{TRIP(MAX)}} = \frac{50mV}{6.8A} = 0.0074\Omega
$$

The nominal sense resistor value is (Equation 7):

$$
R_{SENSE(NOM)} = \frac{R_{SENSE(MAX)}}{1 + \left(\frac{RTOL}{100}\right)} = \frac{0.0074\Omega}{1 + \left(\frac{5}{100}\right)} = 0.007\Omega
$$

And the new current-limit trip point is Equation 8:



Since ITRIP(MAX, NEW) > ILOAD(MAX), a larger value for  $\mathsf{R}_{\mathsf{SENSE}}$  should be selected and the process repeated again to lower ITRIP(MAX, NEW) without substantially affecting ILOAD(MAX).

### **Output Voltage Monitor**

The status of both 5V and 3.3V output voltages is monitored by the power good function. In addition, the PCI\_RST# signal is logically combined on-chip with the HEALTHY# signal to create LOCAL PCI RST# (see Table 4).

**Table 4. LOCAL\_PCI\_RST# Truth Table**

| PCI_RST# | <b>HEALTHY#</b> | LOCAL_PCI_RST# |
|----------|-----------------|----------------|
| $\Omega$ |                 | $\sqrt{2}$     |
| $\Omega$ | HI              | ıη             |
| HI       | l N             |                |
| H        |                 |                |

If either of the output voltages drop below the power good threshold for more than 50µs, the HEALTHY# signal will be pulled high and the LOCAL\_PCI\_RST# signal will be pulled low.

### **Precharge**

The PRECHARGE input and DRIVE output pins are intended for use in generating the 1V precharge voltage that is used to bias the bus I/O connector pins during board insertion. The LTC1646 is also capable of generating precharge voltages other than 1V. Figure 8 shows a circuit that can be used in applications requiring a precharge voltage less than 1V. The circuit in Figure 9 can be used for applications that need precharge voltages greater than 1V. Table 5 lists suggested resistor values for R1 and R2 vs precharge voltage for the application circuits shown in Figures 8 and 9.





#### **Table 5. R1 and R2 Resistor Values vs Precharge Voltage**



#### **Figure 8. Precharge Voltage <1V Application Circuit**

#### **Other CompactPCI Applications**

The LTC1646 can be easily configured for applications where no 5V supply is present by simply tying the 5V<sub>IN</sub> and 5V $_{\rm SENSE}$  pins to the 3V<sub>IN</sub> pin and tying the 5V<sub>OUT</sub> pin to the  $3V<sub>OUT</sub>$  pin (Figure 10).



#### **Figure 9. Precharge Voltage >1V Application Circuit**







**Figure 11. 5V Supply Only Typical Application**

If no 3.3V supply is present, Figure 11 illustrates how the LTC1646 should be configured. First,  $3V_{\text{SFNSF}}$  (Pin 9) is connected to  $3V_{IN}$  (Pin 8),  $3V_{OUT}$  (Pin 7) is connected to  $5V<sub>OUT</sub>$  (Pin 5) and the LTC1646's  $3V<sub>IN</sub>$  pin is connected through a diode (BAV16W) to  $5V_{IN}$ .

For applications where the BD SEL# connector pin is typically grounded on the backplane, the circuit in Figure 12 allows the LTC1646 to be reset simply by pressing a pushbutton switch on the CPCI plug-in board. This arrangement eliminates the requirement to extract and reinsert the CPCI board in order to reset the LTC1646's circuit breakers.



**Figure 12. BD\_SEL# Pushbutton Toggle Switch**

### **Overvoltage Transient Protection**

Good engineering practice calls for bypassing the supply rail of any analog circuit. Bypass capacitors are often placed at the supply connection of every active device, in addition to one or more large-value bulk bypass capacitors per supply rail. If power is connected abruptly, the large bypass capacitors slow the rate of rise of the supply voltage and heavily damp any parasitic resonance of lead or PC trace inductance working against the supply bypass capacitors.

The opposite is true for LTC1646 Hot Swap circuits mounted on plug-in cards. In most cases, there is no supply bypass capacitor present on the powered 3.3V or 5V side of the MOSFET switch. An abrupt connection, produced by inserting the board into a backplane connector, results in a fast rising edge applied on the 3.3V and the 5V line of the LTC1646.



Since there is no bulk capacitance to damp the parasitic trace inductance, supply voltage transients excite parasitic resonant circuits formed by the power MOSFET capacitance and the combined parasitic inductance from the wiring harness, the backplane and the circuit board traces. These ringing transients appear as a fast edge on the 3.3V or 5V supply, exhibiting a peak overshoot to 2.5 times the steady-state value followed by a damped sinusoidal response whose duration and period is dependent on the resonant circuit parameters. Since the absolute maximum supply voltage of the LTC1646 is 10V, transient protection against 3.3V and 5V supply voltage spikes and ringing is highly recommended.

In these applications, there are two methods for eliminating these supply voltage transients: using Zener diodes to clip the transient to a safe level and snubber networks. Snubbers are RC networks whose time constants are large enough to safely damp the inductance of the board's parasitic resonant circuits. As a starting point, the shunt capacitors in these networks are chosen to be 10 $\times$  to 100 $\times$ the power MOSFET's  $C_{OSS}$  under bias. The value of the series resistor (R6 and R7 in Figure 13) is then chosen to be large enough to damp the resulting series R-L-C circuit and typically ranges from 1 $\Omega$  to 10 $\Omega$ . Note that in all

LTC1646 circuit schematics, Zener diodes and snubber networks have been added to each 3.3V and 5V supply rail and should be used always. These protection networks should be mounted very close to the LTC1646's supply voltage using short lead lengths to minimize lead inductance. This is shown schematically in Figure 13 and a recommended layout of the transient protection devices around the LTC1646 is shown in Figure 14.











#### **PCB Layout Considerations**

For proper operation of the LTC1646's circuit breaker function, a 4-wire Kelvin connection to the sense resistors is highly recommended. A recommended PCB layout for the sense resistor, the power MOSFET, and the GATE drive components around the LTC1646 is illustrated in Figure 15. In Hot Swap applications where load currents can reach 10A, narrow PCB tracks exhibit more resistance than wider tracks and operate at more elevated temperatures. Since the sheet resistance of 1 ounce copper foil is approximately 0.5m $\Omega/\Box$ , track resistances add up quickly in high current applications. Thus, to keep PCB track resistance and temperature rise to a minimum, the suggested trace width in these applications for 1 ounce copper foil is 0.03" for each ampere of DC current.

In the majority of applications, it will be necessary to use plated-through vias to make circuit connections from component layers to power and ground layers internal to the PC board. For 1 ounce copper foil plating, a general rule is 1A of DC current per via, making sure the via is properly dimensioned so that solder completely fills any void. For other plating thicknesses, check with your PCB fabrication facility.

### **Power MOSFET and Sense Resistor Selection**

Table 6 lists some current MOSFET transistors that are available and Table 7 lists some current sense resistors that can be used with the LTC1646's circuit breakers. Table 8 lists supplier web site addresses for discrete component mentioned throughout the LTC1646 data sheet.















## **PACKAGE DESCRIPTION**



**GN Package 16-Lead Plastic SSOP (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1641)

\*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE



19

GN16 (SSOP) 0204

 $.150 - .157**$  $(3.810 - 3.988)$ 

.009  $(0.229)$ REF