

# Low Glitch 16-Bit Voltage Output DAC

#### **FEATURES**

- 16-Bit Monotonic Over Temperature
- Low Glitch Impulse: 2nV-s
  Low Noise: 30nV/√Hz
- Buffered Rail-to-Rail Voltage Output
- Low Power: 50mW from ±5V Supplies
- Unipolar or Bipolar Output (0V to V<sub>REF</sub> or ±V<sub>REF</sub>)
- 4-Quadrant Multiplying Capability
- Asynchronous Clear to User-Defined Voltage
- Power-On Reset
- Three-Wire SPI and MICROWIRE<sup>TM</sup> Compatible Serial Interface
- Schmitt Trigger On CLK Input Allows Direct Optocoupler Interface
- 16-Pin Narrow SO Package

#### **APPLICATIONS**

- Industrial Process Control
- Precision Industrial Equipment
- Waveform Generation
- Automatic Test Equipment
- High Resolution Offset and Gain Adjustment

#### DESCRIPTION

The LTC®1650 is a deglitched rail-to-rail voltage output 16-bit digital-to-analog converter (DAC) available in a 16-pin narrow SO package. It has 16-bit monotonicity over temperature and includes a rail-to-rail output buffer amplifier and an easy to use three-wire cascadable serial interface. The LTC1650 operates with dual ±5V supplies.

With REFLO = 0V and REFHI =  $V_{REF}$ , the output will swing from 0V to  $V_{REF}$  in unipolar mode or  $\pm V_{REF}$  in bipolar mode.

The LTC1650 has excellent accuracy over its full operating temperature range along with very low power dissipation of 50mW with dual  $\pm 5$ V supplies. This, along with the small outline package, makes it the most flexible high resolution digital-to-analog converter available today.

The LTC1650 has a fast settling time of  $4\mu s$  to 16 bits and a low midscale glitch of under 2nV-s. This makes the LTC1650 ideal for waveform generation or other applications where output dynamic performance is important.

7, LTC and LT are registered trademarks of Linear Technology Corporation. MICROWIRE is a trademark of National Semiconductor Corporation.

#### TYPICAL APPLICATION





#### **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| AV <sub>DD</sub> , DV <sub>DD</sub> to DGND0.5V to 7.5V |
|---------------------------------------------------------|
| TTL Input Voltage0.5V to 7.5V                           |
| $V_{OUT}$ , $V_{RST}$ $-0.5V$ to $(AV_{DD} + 0.5V)$     |
| AV <sub>SS</sub>                                        |
| Operating Temperature Range                             |
| LTC1650C 0°C to 70°C                                    |
| LTC1650I40°C to 85°C                                    |
| Maximum Junction Temperature 125°C                      |
| Storage Temperature Range65°C to 150°C                  |
| Lead Temperature (Soldering, 10 sec) 300°C              |

### PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

**ELECTRICAL CHARACTERISTICS** The • denotes specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ . AV<sub>DD</sub> = 4.75V to 5.25V, AV<sub>SS</sub> = -4.75V to -5.25V, DV<sub>DD</sub> = 4.75V to 5.25V, REFLO = 0V, REFHI = 4.096V, V<sub>OUT</sub> unloaded, unless otherwise noted.

|                    |                                             |                                                                                  |   | LTC1650CS/CN<br>LTC1650IS/IN |       | LTC1650ACS/ACN<br>LTC1650AIS/AIN |     |       |            |            |
|--------------------|---------------------------------------------|----------------------------------------------------------------------------------|---|------------------------------|-------|----------------------------------|-----|-------|------------|------------|
| SYMBOL             | PARAMETER                                   | CONDITIONS                                                                       |   | MIN                          | TYP   | MAX                              | MIN | TYP   | MAX        | UNITS      |
| DAC Chara          | cteristics, Unipolar/Bipolar                | Output Unless Otherwise Noted                                                    |   |                              |       |                                  |     |       |            |            |
|                    | Resolution                                  |                                                                                  | • | 16                           |       |                                  | 16  |       |            | Bits       |
|                    | Monotonicity                                |                                                                                  | • | 16                           |       |                                  | 16  |       |            | Bits       |
| DNL                | Differential Nonlinearity                   | Guaranteed Monotonic (Note 2)                                                    | • |                              | ±0.15 | ±0.9                             |     | ±0.15 | ±0.5       | LSB        |
| INL                | Integral Nonlinearity                       | Integral Nonlinearity (Note 2)                                                   | • |                              | ±4    | ±16                              |     | ±4    | ±8         | LSB        |
|                    | Bipolar Zero Error<br>Bipolar Zero Error    | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub>   | • |                              | ±5    | ±12<br>±18                       |     | ±5    | ±12<br>±18 | LSB<br>LSB |
| V <sub>OS</sub>    | Unipolar Offset Error                       | $T_A = T_{MIN}$ to $T_{MAX}$                                                     | • |                              | ±0.5  | ±12                              |     | ±0.5  | ±12        | LSB        |
| V <sub>OS</sub> TC | Offset Error Temperature<br>Coefficient     |                                                                                  |   |                              | ±0.5  |                                  |     | ±0.5  |            | μV/°C      |
|                    | Gain Error                                  | $T_A = T_{MIN}$ to $T_{MAX}$                                                     | • |                              | ±4    | ±18                              |     | ±4    | ±12        | LSB        |
|                    | Gain Error Temperature<br>Coefficient       |                                                                                  |   |                              | ±0.5  |                                  |     | ±0.5  |            | ppm/°C     |
|                    | Bipolar Negative<br>Full-Scale Error        | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub><br>See Definitions Section | • |                              | ±1    | ±16                              |     | ±1    | ±12        | LSB        |
|                    | Bipolar Negative<br>Full-Scale Error Tempco | See Definitions Section                                                          |   |                              | ±0.75 |                                  |     | ±0.75 |            | ppm/°C     |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ . AV $_{DD} = 4.75V$  to 5.25V, AV $_{SS} = -4.75V$  to -5.25V, DV $_{DD} = 4.75V$  to 5.25V, REFLO = 0V, REFHI = 4.096V, V $_{OUT}$  unloaded, unless otherwise noted.

| SYMBOL            | PARAMETER                                            | CONDITIONS                                       |   | MIN   | TYP                    | MAX   | UNITS  |
|-------------------|------------------------------------------------------|--------------------------------------------------|---|-------|------------------------|-------|--------|
| Power Sup         | ply Characteristics                                  |                                                  |   |       |                        |       |        |
| $AV_{DD}$         | Positive Supply Voltage                              |                                                  | • | 4.75  | 5.0                    | 5.25  | V      |
| $DV_DD$           | Positive Supply Voltage                              |                                                  | • | 4.75  | 5.0                    | 5.25  | V      |
| AV <sub>SS</sub>  | Negative Supply Voltage                              |                                                  | • | -4.75 | -5.0                   | -5.25 | V      |
| I <sub>AVDD</sub> | AV <sub>DD</sub> Supply Current                      | $4.75V \le AV_{DD} \le 5.25V \text{ (Note 5)}$   | • |       | 5                      | 7.5   | mA     |
| I <sub>AVSS</sub> | AV <sub>SS</sub> Supply Current                      | $-5.25V \le AV_{SS} \le -4.75V \text{ (Note 5)}$ | • | -7.5  | -5                     |       | mA     |
| I <sub>DVDD</sub> | DV <sub>DD</sub> Supply Current                      | $4.75V \le DV_{DD} \le 5.25V \text{ (Note 5)}$   | • |       | 0.1                    | 0.25  | mA     |
| PSRR              | AV <sub>DD</sub> , DV <sub>DD</sub> Supply Rejection | $4.75V \le AV_{DD}$ , $DV_{DD} \le 5.25V$        | • |       | 0.5                    | 1.5   | LSB/V  |
|                   | AV <sub>SS</sub> Supply Rejection                    | $-5.25V \le AV_{SS} \le -4.75V$                  | • |       | 0.5                    | 1.5   | LSB/V  |
| Reference         | Input                                                |                                                  |   |       |                        |       |        |
| R <sub>IN</sub>   | Reference Input Resistance                           |                                                  | • | 2.5   | 5                      | 7.5   | kΩ     |
|                   | REFHI Range                                          |                                                  | • | -4.0  | 4.0                    | 4.5   | V      |
|                   | REFLO Range                                          |                                                  | • | -1.0  | 0                      | 1.0   | V      |
| Op Amp DO         | C Performance                                        |                                                  |   |       |                        |       |        |
|                   | Short-Circuit Current Low                            | V <sub>OUT</sub> Shorted to GND                  | • |       | 25                     | 50    | mA     |
|                   | Short-Circuit Current High                           | V <sub>OUT</sub> Shorted to V <sub>CC</sub>      | • |       | 25                     | 50    | mA     |
|                   | Output Impedance                                     | Measured at Midscale                             |   |       | 0.15                   |       | Ω      |
|                   | DAC Output Range                                     | Unipolar Mode (Note 9)                           |   |       | 0V to V <sub>REF</sub> |       | V      |
|                   |                                                      | Bipolar Mode (Note 9)                            |   |       | ±V <sub>REF</sub>      |       | V      |
| AC Perform        |                                                      |                                                  |   |       |                        |       |        |
|                   | Voltage Output Slew Rate                             |                                                  | • | 0.8   | 2.0                    |       | V/µs   |
|                   | Voltage Output Settling Time                         | Unloaded (Note 4)                                |   |       | 4                      |       | μs     |
| -                 | Midscale Glitch Impulse                              |                                                  |   |       | 1.8                    |       | nV-s   |
|                   | Digital Feedthrough                                  |                                                  |   |       | 0.05                   |       | nV-s   |
|                   | Output Noise Voltage Density                         | 1kHz to 100kHz (Note 6)                          |   |       | 30                     |       | nV/√Hz |
| SINAD             | Signal-to-Noise + Distortion Ratio                   | REFHI = 1kHz 4V <sub>P-P</sub>                   |   |       | 96                     |       | dB     |
|                   |                                                      |                                                  |   |       |                        |       |        |



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . AV<sub>DD</sub> = 4.75V to 5.25V, AV<sub>SS</sub> = -4.75V to -5.25V, DV<sub>DD</sub> = 4.75V to 5.25V, REFLO = 0V, REFHI = 4.096V, V<sub>OUT</sub> unloaded, unless otherwise noted.

| SYMBOL           | PARAMETER                                               | AMETER CONDITIONS                                                              |   | MIN                   | TYP        | MAX        | UNITS |
|------------------|---------------------------------------------------------|--------------------------------------------------------------------------------|---|-----------------------|------------|------------|-------|
| Digital I/O      | Characteristics                                         |                                                                                |   |                       |            |            |       |
| V <sub>IH</sub>  | Digital Input High Voltage                              |                                                                                | • | 2.4                   |            |            | V     |
| $V_{IL}$         | Digital Input Low Voltage                               |                                                                                | • |                       |            | 0.8        | V     |
| $V_{OH}$         | Digital Output High Voltage                             | I <sub>OUT</sub> = -1mA, D <sub>OUT</sub> Only                                 | • | V <sub>CC</sub> - 1.0 |            |            | V     |
| $V_{OL}$         | Digital Output Low Voltage                              | I <sub>OUT</sub> = 1mA, D <sub>OUT</sub> Only                                  | • |                       |            | 0.4        | V     |
| I <sub>LK</sub>  | Digital Input Leakage                                   | V <sub>IN</sub> = GND to V <sub>CC</sub>                                       | • |                       |            | ±10        | μА    |
| C <sub>IN</sub>  | Digital Input Capacitance                               | (Note 3)                                                                       |   |                       |            | 10         | pF    |
| Reset Char       | acteristics                                             |                                                                                |   |                       |            |            |       |
| R <sub>ON</sub>  | V <sub>OUT</sub> and V <sub>RST</sub> Switch Resistance | V <sub>RST</sub> = 0.5V (Note 7)                                               | • |                       | 200        | 500        | Ω     |
|                  | Threshold Voltage for Reset                             | AV <sub>DD</sub> or DV <sub>DD</sub> (Note 8)<br>  AV <sub>SS</sub>   (Note 8) | • | 1.5<br>1.5            | 2.5<br>2.5 | 3.2<br>3.2 | V     |
| Switching (      | Characteristics                                         |                                                                                | - | 1                     |            |            |       |
| t <sub>1</sub>   | D <sub>IN</sub> Valid to CLK Setup                      |                                                                                | • | 40                    |            |            | ns    |
| $\overline{t_2}$ | D <sub>IN</sub> Valid to CLK Hold                       |                                                                                | • | 0                     |            |            | ns    |
| t <sub>3</sub>   | CLK High Time                                           | (Note 3)                                                                       | • | 40                    |            |            | ns    |
| t <sub>4</sub>   | CLK Low Time                                            | (Note 3)                                                                       | • | 40                    |            |            | ns    |
| t <sub>5</sub>   | CS/LD Pulse Width                                       | (Note 3)                                                                       | • | 50                    |            |            | ns    |
| t <sub>6</sub>   | LSB CLK to CS/LD                                        | (Note 3)                                                                       | • | 40                    |            |            | ns    |
| t <sub>7</sub>   | CS/LD Low to CLK                                        | (Note 3)                                                                       | • | 20                    |            |            | ns    |
| t <sub>8</sub>   | D <sub>OUT</sub> Output Delay                           | C <sub>LOAD</sub> = 100pF                                                      | • | 5                     | 45         | 150        | ns    |
| t <sub>9</sub>   | CLK Low to CS/LD Low                                    | (Note 3)                                                                       | • | 20                    |            |            | ns    |
| t <sub>10</sub>  | CLR Pulse Width                                         |                                                                                | • | 50                    |            |            | ns    |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** Nonlinearity is defined from code 0 to code 65535 (full scale) (end point INL, see Definitions section).

Note 3: Guaranteed by design. Not subject to test.

Note 4: To ±1LSB. Unipolar mode. DAC switched between all 1s and all 0s.

**Note 5:** Digital Inputs at 0V or DV<sub>DD</sub>.

**Note 6:** Measured at  $V_{OUT}$ . REFHI = REFLO = 0V, unipolar mode.

Note 7: When part powers up or when it is reset, the output is connected to  $V_{RST}$  through this switch.

Note 8: Reset is active when any supply goes below this threshold.

Note 9: REFLO = 0V, REFHI =  $V_{REF}$ . For REFLO  $\neq$  0V see Operation section.



## TYPICAL PERFORMANCE CHARACTERISTICS

#### Integral Nonlinearity (INL) vs **Input Code**



#### Differential Nonlinearity (DNL) vs **Input Code**



**Large Signal Settling Time** 



**Large Signal Settling Time** 



Mid-Scale Glitch



**Broadband Noise** 



**Minimum Supply Headroom for Full Output Swing vs Load Current** 





**AVDD Supply Current vs Temperature** 





#### TYPICAL PERFORMANCE CHARACTERISTICS















### PIN FUNCTIONS

**V<sub>OUT</sub> (Pin 1):** The DAC Output. The output will swing from REFLO to REFHI in unipolar mode and from (2 • REFLO – REFHI) to REFHI in bipolar mode.

**V**<sub>RST</sub> (**Pin 2**): The <u>user</u>-defined voltage to which the output gets reset when  $\overline{CLR}$  is active, when any of the supplies drop below 2.5V or when the part powers-up. The output will stay at this voltage until a new code is loaded into the DAC register.

**DV**<sub>DD</sub> (Pin 3): The Digital Positive Supply Input.  $4.75V \le DV_{DD} \le 5.25V$ .

**DGND (Pin 4):** Digital Ground.

 $D_{IN}$  (Pin 5): The TTL Level Input for the Serial Interface Data. Data on the  $D_{IN}$  pin is latched into the shift register on the rising edge of the serial clock. Data is loaded as one 16-bit word, MSB first.

**D**<sub>OUT</sub> (**Pin 6**): The output of the shift register that becomes valid on the rising edge of the serial clock.

**CLK (Pin 7):** The TTL Level Input for the Serial Interface Clock.



#### PIN FUNCTIONS

**CS/LD** (**Pin 8**): The TTL Level Input for the Serial Interface Enable and Load Control. When  $\overline{CS}/LD$  is low, the CLK signal is enabled so the data can be clocked in. When  $\overline{CS}/LD$  is pulled high, data is loaded from the shift register into the DAC register, updating the DAC output.

 $\overline{\text{CLR}}$  (Pin 9): The DAC is cleared to  $V_{RST}$  when this pin is pulled low. It should be logic high for normal operation.

**RSTOUT (Pin 10):** The logic output pin that goes active when any of the supplies drop below 2.5V. This pin is active low.

**REFHI (Pin 11):** The Reference Input Pin. The DAC is capable of 4-quadrant multiplying; this pin can swing from 4.5V to -4V.

**REFLO F/REFLO S (Pins 12, 13):** The Force and Sense Pin for the Lower Reference Input. This should nominally be tied to ground. This pin can swing from -1V to 1V.

**AV<sub>SS</sub> (Pin 14):** The Analog Negative Supply Input. -5.25V  $\leq$  AV<sub>SS</sub>  $\leq$  -4.75V. Requires a bypass capacitor to ground.

**AV<sub>DD</sub>** (Pin 15): The Analog Positive Supply Input. 4.75V  $\leq$  AV<sub>DD</sub>  $\leq$  5.25V. Requires a bypass capacitor to ground.

**UNI/BIP (Pin 16):** The Unipolar/Bipolar Selection Pin. For unipolar operation, tie this pin to V<sub>OUT</sub> and for bipolar operation, tie this pin the REFHI.

#### TIMING DIAGRAM





#### **DEFINITIONS**

#### Resolution (n)

Resolution is defined as the number of digital input bits, n. It defines the number of DAC output states  $(2^n)$  that divide the full-scale range. The resolution does not imply linearity.

#### Full-Scale Voltage (V<sub>FS</sub>)

This is the output of the DAC when all bits are set to 1. The output will swing from REFLO to REFHI in unipolar mode and from (2 • REFLO – REFHI) to REFHI when in bipolar mode.

#### Voltage Offset Error (V<sub>OS</sub>)

This is the voltage at the output when the DAC is loaded with all zeros.

#### Least Significant Bit (LSB)

One LSB is the ideal voltage difference between two successive codes.

LSB = 
$$(V_{FS} - V_{OS})/(2^n - 1) = (V_{FS} - V_{OS})/65535$$

#### **Integral Nonlinearity (INL)**

Endpoint INL is the maximum deviation from a straight line passing through the endpoints of the DAC transfer curve. It is measured after adjusting out gain and offset error for the DAC.

#### **Differential Nonlinearity (DNL)**

DNL is the difference between the measured change and the ideal 1LSB change between any two adjacent codes. The DNL error between any two codes is calculated as follows:

$$DNL = (\Delta V_{OUT} - LSB)/LSB$$

 $\Delta V_{OUT}$  = The measured voltage difference between two adjacent codes.

#### Gain Error (GE)

Gain error is the difference between the full-scale output of a DAC from its ideal full-scale value after offset error has been adjusted for.

#### **Bipolar Zero Error**

When configured for bipolar output and with REFLO tied to 0V, the LTC1650 output should be 0V with (100...00) loaded in. Any deviation from 0V at this code is called bipolar zero error.

#### **Bipolar Negative Full-Scale Error**

This is the offset error of the LTC1650 in bipolar mode.



#### **OPERATION**

#### **Serial Interface**

The data on the  $D_{IN}$  input is loaded into the shift register on the rising edge of the clock. Data is loaded as one 16-bit word, MSB first. The DAC register loads the data from the shift register when  $\overline{\text{CS}/\text{LD}}$  is pulled high. The clock is disabled internally when  $\overline{\text{CS}/\text{LD}}$  is high. Note: CLK must be low before  $\overline{\text{CS}/\text{LD}}$  is pulled low to avoid an extra internal clock pulse.

The buffered output of the 16-bit shift register is available on the  $D_{OUT}$  pin which swings from DGND to  $DV_{DD}$ .

Multiple LTC1650s may be daisy-chained together by connecting the  $D_{OUT}$  pin to the  $D_{IN}$  pin of the next chip while the clock and  $\overline{CS}/LD$  signals remain common to all chips in the daisy chain. The serial data is clocked to all of the chips, then the  $\overline{CS}/LD$  signal is pulled high to update all of them simultaneously.

When CLR is pulled low or when the part powers up, the output connects through an internal pass gate to  $V_{RST}$  and will go to whatever voltage is on  $V_{RST}$ . When any of three supplies (DV\_DD, AV\_DD, |AV\_SS|) goes below 2.5V, the RSTOUT pin goes low and stays low as long as the supply is below 2.5V. The power-on reset is also activated when one of the supplies drops below 2.5V and the output is then connected to  $V_{RST}$ . The output connects to  $V_{RST}$  when any of three conditions occur:  $\overline{CLR}$  goes low, the part powers up or one of the supplies drops below 2.5V. This

condition exists as long as  $\overline{\text{CS}}/\text{LD}$  is low. As soon as  $\overline{\text{CS}}/\text{LD}$  goes high, the DAC register is loaded with the data in the shift register and the output will settle to its new value.

#### **Voltage Output**

The LTC1650 rail-to-rail buffered output can source or sink 5mA over the entire operating temperature range. The output is specified to swing up to  $\pm 4.5$ V on  $\pm 4.75$ V supplies with V<sub>OUT</sub> unloaded. (For typical output swing at various load currents, refer to the typical curve "Minimum Supply Headroom for Full Output Swing vs Load Current.") The buffer amplifier can drive 1000pF without going into oscillation. The LTC1650 has a deglitched voltage output. The midscale glitch is less than 2nV-s. The digital feedthrough is about 0.05nV-s.

#### **Output Ranges**

The LTC1650 is capable of unipolar or bipolar output swing. When the UNI/BIP pin is connected to  $V_{OUT}$  the part is configured for unipolar operation and the output will swing from REFLO to REFHI. When UNI/BIP is connected to REFHI the part is configured in bipolar mode and the output will swing from (2 • REFLO – REFHI) to REFHI and will be at REFLO at midscale. With REFLO = 0V the output swing is  $\pm$ REFHI in bipolar mode and 0V to REFHI in unipolar mode.



# TYPICAL APPLICATION

#### **16-Bit Industrial Process Controller**



#### PACKAGE DESCRIPTION

#### N Package 16-Lead PDIP (Narrow .300 Inch)

(Reference LTC DWG # 05-08-1510)





\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm)

N16 1098

#### S Package 16-Lead Plastic Small Outline (Narrow .150 Inch)

(Reference LTC DWG # 05-08-1610)



<sup>\*</sup>DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE

<sup>\*\*</sup>DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE

