

# LTC2365/LTC2366

# 1Msps/3Msps, 12-Bit Serial Sampling ADCs in TSOT

## Features

- <sup>n</sup> **12-Bit Resolution**
- 1Msps/3Msps Sampling Rates
- <sup>n</sup> **Low Noise: 73dB SNR**
- Low Power Dissipation: 6mW
- Single Supply 2.35V to 3.6V Operation
- No Data Latency
- Sleep Mode with 0.1µA Typical Supply Current
- Dedicated External Reference (TSOT23-8)
- 1V to 3.6V Digital Output Supply (TSOT23-8)
- SPI/MICROWIRE Compatible Serial I/O
- Guaranteed Operation from –40°C to 125°C
- 6- and 8-Lead TSOT-23 Packages

# **APPLICATIONS**

- Communication Systems
- Data Acquisition Systems
- $\blacksquare$  Handheld Terminal Interface
- $\blacksquare$  Medical Imaging
- Uninterrupted Power Supplies
- Battery-Operated Systems
- **Automotive**

## **DESCRIPTION**

The [LTC®2365](http://www.linear.com/LTC2365)/[LTC2366](http://www.linear.com/LTC2366) are 1Msps/3Msps, 12-bit, sampling A/D converters that draw only 2mA and 2.6mA, respectively, from a single 3V supply. These high performance devices include a high dynamic range sample-andhold and a high speed serial interface. The full-scale input is 0V to  $V_{DD}$  or  $V_{REF}$ . Outstanding AC performance includes 72dB SINAD and –80dB THD at sample rates of 3Msps. The serial interface provides flexible power management and allows maximum power efficiency at low throughput rates. These devices are available in tiny 6- and 8-lead TSOT-23 packages.

The serial interface, tiny TSOT-23 package and extremely high sample rate-to-power ratio make the LTC2365/ LTC2366 ideal for compact, low power, high speed systems.

The high impedance single-ended analog input and the ability to operate with reduced spans (down to 1.4V full scale) allow direct connection to sensors and transducers in many applications, eliminating the need for gain stages.

 $LT$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and SoftSpan is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# Typical Application

#### **12-Bit TSOT23-6/-8 ADC Family**



#### **Single 3V Supply, 3Msps, 12-Bit Sampling ADC**



#### **1MHz Sine Wave 8192 FFT Plot**  $\Omega$  $V_{DD} = 3V$  $f_{SMPL} = 3Msps$



1

# Absolute Maximum Ratings

#### **(Notes 1, 2)**





### Pin Configuration



# ORDER INFORMATION

#### **Lead Free Finish**



TRM = 500 pieces. \*Temperature grades are identified by a label on the shipping container.

Consult LTC Marketing for information on lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

### Converter Characteristics

**The** l **denotes the specifications which apply over the full operating**  temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 4)



#### **The** l **denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 4)** Analog Inputs



#### **DYNAMIC ACCURACY** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, **otherwise specifications are at TA = 25°C. (Note 4)**





#### **The** l **denotes the specifications which apply over the full**  Digital Inputs and Digital Outputs

**operating temperature range, otherwise specifications are at TA = 25°C. (Note 4)**



#### POWER REQUIREMENT The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 4)





### TIMING CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating temperature



range, otherwise specifications are at  $T_A = 25^{\circ}$ C. (Note 4)

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All voltage values are with respect to GND.

**Note 3:** When this pin, A<sub>IN</sub>, is taken below GND or above V<sub>DD</sub>, it will be clamped by internal diodes. These products can handle input currents greater than 100mA below GND or above  $V_{DD}$  without latchup.

**Note 4:**  $V_{DD} = OV_{DD} = V_{REF} = 2.35V$  to 3.6V,  $f_{SMPL} = f_{SMPL(MAX)}$  and  ${\sf f}_{\sf SCK}$  =  ${\sf f}_{\sf SCK(MAX)}$  unless otherwise specified.

**Note 5:** Integral linearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

**Note 6:** Linearity, offset and gain specifications apply for a single-ended  $A_{IN}$  input with respect to GND.

**Note 7:** Typical RMS noise at code transitions.

**Note 8:** Guaranteed by characterization. All input signals are specified with  $t_r = t_f = 2$ ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of 1.6V. **Note 9:** All timing specifications given are with a 10pF capacitance load. With a capacitance load greater than this value, a digital buffer or latch must be used.

**Note 10:** Minimum f<sub>SCK</sub> at which specifications are guaranteed.

**Note 11:** The time required for the output to cross the  $V_{\text{H}}$  or  $V_{\text{H}}$  voltage.

**Note 12:** Guaranteed by design, not subject to test.

**Note 13:** High temperatures degrade operating lifetimes. Operating lifetime is derated at temperatures greater than 105°C.



### **TYPICAL PERFORMANCE CHARACTERISTICS** TA = 25°C, V<sub>DD</sub> = 0V<sub>DD</sub> = VREF (LTC2365, Note 4)



23656fb

23656 G09



23656 G07

23656 G08

### **TYPICAL PERFORMANCE CHARACTERISTICS** TA=25°C, V<sub>DD</sub> = 0V<sub>DD</sub> = V<sub>REF</sub> (LTC2366, Note 4)





23656fb

7



### TYPICAL PERFORMANCE CHARACTERISTICS TA=25°C, V<sub>DD</sub>=0V<sub>DD</sub>=V<sub>REF</sub> (LTC2365/LTC2366, Note4)





### Pin Functions

### **LTC2365/LTC2366 (S6 Package)**

**V<sub>DD</sub>** (Pin 1): Positive Supply. The V<sub>DD</sub> range is 2.35V to 3.6V.  $V_{DD}$  also defines the input span of the ADC, OV to  $V<sub>DD</sub>$ . Bypass to GND and to a solid ground plane with a 10µF ceramic capacitor (or 10µF tantalum in parallel with 0.1µF ceramic).

**GND (Pin 2):** Ground. The GND pin must be tied directly to a solid ground plane.

**A<sub>IN</sub>** (Pin 3): Analog Input. A<sub>IN</sub> is a single-ended input with respect to GND with a range from 0V to  $V_{DD}$ .

**SCK (Pin 4):** Shift Clock Input. The SCK serial clock advances the conversion process. SDO data transitions on the falling edge of SCK.

**SDO (Pin 5):** Three-State Serial Data Output. The A/D conversion result is shifted out on SDO as a serial data stream with MSB first. The data stream consists of two leading zeros followed by 12 bits of conversion data and two trailing zeros.

**CS (Pin 6):** Chip Select Input. This active low signal starts a conversion on the falling edge and frames the serial data transfer.

### **LTC2365/LTC2366 (TS8 Package)**

**V<sub>DD</sub>** (Pin 1): Positive Supply. The V<sub>DD</sub> range is 2.35V to 3.6V. Bypass to GND and to a solid ground plane with a 10µF ceramic capacitor (or 10µF tantalum in parallel with 0.1µF ceramic).

**V<sub>REF</sub>** (Pin 2): Reference Input. V<sub>REF</sub> defines the input span of the ADC, OV to  $V_{RFF}$  and the  $V_{RFF}$  range is 1.4V to  $V_{DD}$ . Bypass to GND and to a solid ground plane with a 4.7µF ceramic capacitor (or 4.7µF tantalum in parallel with 0.1µF ceramic).

**GND (Pin 3):** Ground. The GND pin must be tied directly to a solid ground plane.

**A<sub>IN</sub>** (Pin 4): Analog Input. A<sub>IN</sub> is a single-ended input with respect to GND with a range from 0V to  $V_{REF}$ .

**OV<sub>DD</sub>** (Pin 5): Output Driver Supply for SDO. The OV<sub>DD</sub> range is 1V to  $V_{DD}$ . Bypass to GND and to a solid ground plane with a 4.7µF ceramic capacitor (or 4.7µF tantalum in parallel with 0.1µF ceramic).

**SDO (Pin 6):** Three-State Serial Data Output. The A/D conversion result is shifted out on SDO as a serial data stream with MSB first. The data stream consists of two leading zeros followed by 12 bits of conversion data and two trailing zeros.

**SCK (Pin 7):** Shift Clock Input. The SCK serial clock advances the conversion process. SDO data transitions on the falling edge of SCK.

**CS (Pin 8):** Chip Select Input. This active low signal starts a conversion on the falling edge and frames the serial data transfer.





# **BLOCK DIAGRAM**



## Timing Diagrams











**Figure 3. SDO Data Valid Access Time After SCK Falling Edge**



### **Dc Performance**

The noise of an ADC can be evaluated in two ways: signalto-noise ratio (SNR) in the frequency domain and histogram in the time domain. The LTC2365/LTC2366 excel in both. Figures 5 and 6 demonstrate that the LTC2365/LTC2366 have an SNR of over 72dB. The noise in the time domain histogram is the transition noise associated with a 12-bit resolution ADC which can be measured with a fixed DC signal applied to the input of the ADC. The resulting output codes are collected over a large number of conversions. The shape of the distribution of codes will give an indication of the magnitude of the transition noise. In Figure 4, the distribution of output codes is shown for a DC input that has been digitized 16384 times. The distribution is Gaussian and the RMS code transition is about 0.34LSB. This corresponds to a noise level of 72.7dB relative to a full scale of 3V.



**Figure 4. Histogram for 16384 Conversions**

### **Dynamic Performance**

The LTC2365/LTC2366 have excellent high speed sampling capability. Fast fourier transform (FFT) test techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. Figures 5 and 6 show typical LTC2365 and LTC2366 FFT plots, respectively.



**Figure 5. LTC2365 FFT Plot**



**Figure 6. LTC2366 FFT Plot**



### **Signal-to-Noise Plus Distortion Ratio**

The signal-to-noise plus distortion ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency to the RMS amplitude of all other frequency components at the A/D output. The output is band limited to frequencies from above DC and below half the sampling frequency. Figure 6 shows a typical FFT with a 3MHz sampling rate and a 1MHz input. The dynamic performance is excellent for input frequencies up to and beyond the Nyquist frequency of 1.5MHz.

### **Effective Number of Bits**

The effective number of bits (ENOB) is a measurement of the resolution of an ADC and is directly related to SINAD by the equation:

 $ENOB = (SINAD - 1.76)/6.02$ 

where ENOB is the effective number of bits of resolution and SINAD is expressed in dB. At the maximum



**Figure 7. LTC2366 ENOB and SINAD vs Input Frequency**

sampling rate of 3MHz, the LTC2366 maintains ENOB above 11 bits up to the Nyquist input frequency of 1.5MHz (refer to Figure 7).

### **Total Harmonic Distortion**

The total harmonic distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as:

$$
THD = 20\log \frac{\sqrt{{V_2}^2 + {V_3}^2 + {V_4}^2 + ... {V_n}^2}}{V_1}
$$

where  $V_1$  is the RMS amplitude of the fundamental frequency and  $V_2$  through  $V_n$  are the amplitudes of the second through nth harmonics. THD versus Input Frequency is shown in Figure 8. The LTC2366 has excellent distortion performance up to the Nyquist frequency and beyond.



**Figure 8. LTC2366 Distortion vs Input Frequency**



#### **Intermodulation Distortion**

If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by the presence of another sinusoidal input at a different frequency.

If two pure sine waves of frequencies  $f_a$  and  $f_b$  are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at the sum and difference frequencies of  $mf<sub>a</sub> ± nf<sub>b</sub>$ , where m and n = 0, 1, 2, 3, etc. For example, the 2nd order IMD terms include  $(f_a \pm f_b)$ . If the two input sine waves are equal in magnitude, the value (in decibels) of the 2nd order IMD products can be expressed by the following formula:

IMD( $f_a \pm f_b$ ) = 20log  $\frac{\text{Amplitude at } (f_a \pm f_b)}{\text{Amplitude at } f_b}$ Amplitude at f<sub>a</sub>

The LTC2365/LTC2366 have good IMD as shown in Figure 9a and Figure 9b, respectively.



**Figure 9a. LTC2365 Intermodulation Distortion Plot**

#### **Peak Harmonic or Spurious Noise**

The peak harmonic or spurious noise is the largest spectral component excluding the input signal and DC. This value is expressed in decibels relative to the RMS value of a full-scale input signal.

#### **Full-Power and Full-Linear Bandwidth**

The full-power bandwidth is that input frequency at which the amplitude of reconstructed fundamental is reduced by 3dB for full-scale input signal.

The full-linear bandwidth is the input frequency at which the SINAD has dropped to 68dB (11 effective bits). The LTC2365/LTC2366 have been designed to optimize input bandwidth, allowing the ADC to undersample input signals with frequencies above the converter's Nyquist Frequency. The noise floor stays very low at high frequencies; SINAD becomes dominated by distortion at frequencies far beyond Nyquist.



**Figure 9b. LTC2366 Intermodulation Distortion Plot**



### **OVERVIEW**

The LTC2365/LTC2366 use a successive approximation algorithm and internal sample-and-hold circuit to convert an analog signal to a 12-bit serial output. Both devices operate from a single 2.35V to 3.6V supply. The LTC2366 samples at a rate of 3Msps with a 48MHz clock while the LTC2365 samples at a rate of 1Msps with a 16MHz clock.

TheLTC2365/LTC2366contain a 12-bit, switched-capacitor ADC, a sample-and-hold, and a serial interface (see Block Diagram) and are available in tiny 6- and 8-lead TSOT-23 packages. The devices provide sleep mode control through the serial interface to save power during inactive periods (see the SLEEP MODE section).

The S6 package of the LTC2365/LTC2366 uses  $V_{DD}$  as the reference and has an analog input range of OV to  $V_{DD}$ . The ADC samples the analog input with respect to GND and outputs the result through the serial interface.

The TS8 package provides two additional pins: a reference input pin,  $V_{BFF}$ , and an output supply pin,  $OV_{DD}$ . The ADC can operate with reduced spans down to 1.4V and achieve  $342\mu$ V resolution. OV<sub>DD</sub> controls the output swing of the digital output pin, SDO, and allows the device to communicate with 1.8V, 2.5V or 3V digital systems.

### **SERIAL INTERFACE**

The LTC2365/LTC2366 communicate with microcontrollers, DSPs and other external circuitry via a 3-wire interface. Figure 10 shows the serial interface timing diagram, while Figures 11 and 12 detail the timing diagrams of conversion cycles in 14 and 16 SCK cycles, respectively.

### **Data Transfer**

A falling CS edge starts a conversion and frames the serial data transfer. SCK provides the conversion clock and controls the data transfer during the conversion.

 $\overline{CS}$  going LOW clocks out the first leading zero and subsequent SCK falling edges clock out the remaining data, beginning with the second leading zero. (Therefore, the first SCK falling edge captures the first leading zero and clocks out the second leading zero). The timing diagram in Figure 12 shows that the final bit in the data transfer is valid on the 16th falling edge, since it is clocked out on the previous 15th falling edge.

In applications with a slower SCK, it is possible to capture data on each SCK rising edge. In such cases, the first falling edge of SCK clocks out the second leading zero and can be captured on the first rising edge. However, the first leading zero clocked out when  $\overline{CS}$  goes LOW is missed, as shown in Figures 11 and 12. In Figure 12, the 15th falling edge of SCK clocks out the last bit and can be captured on the 15th rising SCK edge.

If  $\overline{\text{CS}}$  goes LOW while SCK is LOW, then  $\overline{\text{CS}}$  clocks out the first leading zero and can be captured on the SCK rising edge. The next SCK falling edge clocks out the second leading zero and can be captured on the following rising edge, as shown in Figure 10.









**Figure 11. LTC2365/LTC2366 Serial Interface Timing Diagram for 14 SCK Cycles**



**Figure 12. LTC2365/LTC2366 Serial Interface Timing Diagram for 16 SCK Cycles**

#### **Achieving 3Msps Sample Rate with LTC2366**

CS going LOW places the sample-and-hold into hold mode and starts a conversion. The LTC2365/LTC2366 require at least 14 SCK cycles to finish the conversion. The conversion terminates after the 13th falling SCK edge, which clocks out B0. The 14th falling SCK edge places the sample-and-hold back into sample mode.

Ignoring the last two trailing zeros, the user can bring  $\overline{\text{CS}}$ HIGH after the 14th falling SCK edge. The user can also keep the last two trailing zeros by bringing  $\overline{CS}$  HIGH right after the 16th falling SCK. In both cases, a sample rate of 3Msps can be achieved by using a 48MHz SCK clock on the LTC2366, where  $t_{\text{THROIIGHPIIT}}$  is 333ns.

### **Serial Data Output (SDO)**

The SDO output remains in the high impedance state while  $\overline{CS}$  is HIGH. The falling edge of  $\overline{CS}$  starts the conversion and enables SDO. The A/D conversion result is shifted out on the SDO pin as a serial data stream with the MSB first. The data stream consists of two leading zeros followed by 12 bits of conversion data and two trailing zeros. The SDO output returns to the high impedance state at the 16th falling edge of SCK or sooner by bringing  $\overline{CS}$  HIGH before the 16th falling edge of SCK.

The output swing on the SDO pin is controlled by the  $V_{DD}$ pin voltage in the S6 package and by the  $\textsf{OV}_{\textsf{DD}}$  pin voltage in the TS8 package.



### **Sleep Mode**

The LTC2365/LTC2366 provide a sleep mode to conserve power during inactive periods. Upon power-up, holding CS HIGH initializes the ADC to sleep mode. In sleep mode, all bias circuitry is shut down and only leakage currents remain (0.1µA typ).

### **Entering Sleep Mode**

The ADC achieves the fastest sampling rate in operational mode (full power-up). The device can also be put into sleep mode for power savings during inactive periods. To force the LTC2365/LTC2366 into sleep mode, the user can interrupt the conversion process by bringing  $\overline{\text{CS}}$  HIGH between the 2nd and 10th falling edges of SCK (see Figures 13 and 14). If  $\overline{CS}$  is brought HIGH after the 10th falling edge and before the 16th falling edge, the device remains powered up, but the conversion is terminated and SDO returns to the high impedance state.



**Figure 13. LTC2365/LTC2366 Operational Mode**



**Figure 14. LTC2365/LTC2366 Entering Sleep Mode**



### **Exiting Sleep Mode and Power-Up Time**

To exit sleep mode, pull  $\overline{\text{CS}}$  LOW and perform a dummy conversion. The LTC2365/LTC2366 device power up completely after the 16th falling edge of SCK. After powering up, the ADC can continuously acquire an input signal and perform conversions as described in the SERIAL INTERFACE section (see Figure 15). The wake-up time is 333ns for the LTC2366 with a 48MHz SCK and 1µs for the LTC2365 with a 16MHz SCK.

The sample-and-hold is in hold mode while the device is in sleep mode. The ADC returns to sample mode after the 1st falling edge of SCK during power-up (see Figure 15).

### **POWER versus SAMPLING RATE**

Figure 16 shows the power consumption of the LTC2365/ LTC2366 in operational mode. By taking the ADC into sleep mode when not performing a conversion, the average power consumption of the ADC decreases as the sampling rate decreases. Figure 17 shows the power consumption versus sampling rate with the device in sleep mode when not performing a conversion.



**Figure 15. LTC2365/LTC2366 Exiting Sleep Mode**



**Figure 16. Power Consumption vs Sample Rate while the Device Remains Powered Up Continuously**



**Figure 17. Power Consumption vs Sample Rate while the Device Enters Sleep Mode when not Performing Conversions**



### **Single-ended Analog Input**

### **Driving the Analog Input**

The analog input of the LTC2365/LTC2366 is easy to drive. The input draws only one small current spike while charging the sample-and-hold capacitor at the end of conversion. During the conversion, the analog input draws only a small leakage current. If the source impedance of the driving circuit is low, then the input of the LTC2365/LT2366 can be driven directly. As source impedance increases, so will acquisition time. For minimum acquisition time with high source impedance, a buffer amplifier should be used. The main requirement is that the amplifier driving the analog input must settle after the small current spike before the next conversion starts (settling time must be less than 56ns for full throughput rate). While choosing an input amplifier, also keep in mind the amount of noise and harmonic distortion the amplifier contributes.

### **Choosing an Input Amplifier**

Choosing an input amplifier is easy if a few requirements are taken into consideration. First, to limit the magnitude of the voltage spike seen by amplifier from charging the sampling capacitor, choose an amplifier that has a low output impedance (<100Ω) at the closed-loop bandwidth frequency. For example, if an amplifier is used in a gain of 1 and has a unity-gain bandwidth of 50MHz, then the output impedance at 50MHz must be less than 100Ω. The second requirement is that the closed-loop bandwidth must be greater than 40MHz to ensure adequate small signal settling for full throughput rate. If slower op amps are used, more time for settling can be provided by increasing the time between conversions. The best choice for an op amp to drive the LTC2365/LTC2366 will depend on the application. Generally, applications fall into two categories: AC applications where dynamic specifications are most critical and time domain applications where DC accuracy and settling time are most critical. The following list is a summary of the op amps that are suitable for driving the LTC2365/LTC2366. (More detailed information is available on the Linear Technology website at www.linear.com.)

**LTC1566-1:** Low Noise 2.3MHz Continuous Time Lowpass Filter.

**LT**®**1630:** Dual 30MHz Rail-to-Rail Voltage Feedback Amplifier. 2.7V to  $\pm$ 15V supplies. Very high A<sub>VOL</sub>, 500µV offset and 520ns settling to 0.5LSB for a 4V swing. THD and noise are –93dB to 40kHz and below 1LSB to 320kHz  $(A_V = 1, 2V_{P-P}$  into 1k,  $V_S = 5V$ ), making the part excellent for AC applications (to 1/3 Nyquist) where rail-to-rail performance is desired. Quad version is available as LT1631.

**LT1632:**Dual 45MHzRail-to-RailVoltage FeedbackAmplifier. 2.7V to  $\pm$ 15V supplies. Very high A<sub>VOL</sub>, 1.5mV offset and 400ns settling to 0.5LSB for a 4V swing. It is suitable for applications with a single 5V supply. THD and noise are  $-93$ dB to 40kHz and below 1LSB to 800kHz ( $A_V = 1$ ,  $2V_{P-P}$  into 1k,  $V_S = 5V$ ), making the part excellent for AC applications where rail-to-rail performance is desired. Quad version is available as LT1633.

**LT1813:** Dual 100MHz 750V/µs 3mA Voltage Feedback Amplifier. 5V to ±5V supplies. Distortion is -86dB to 100kHz and  $-77$ dB to 1MHz with  $\pm 5V$  supplies (2V<sub>P-P</sub> into 500). Excellent part for fast AC applications with ±5V supplies.

**LT1801:** 180MHz GBWP, –75dBc at 500kHz, 2mA/Amplifier,  $8.5$ n $V/\sqrt{Hz}$ .

**LT1806/LT1807:** 325MHz GBWP, –80dBc Distortion at 5MHz, Unity-Gain Stable, R-R In and Out, 10mA/Amplifier,  $3.5$ n $V/\sqrt{Hz}$ .

**LT1810:** 180MHz GBWP, –90dBc Distortion at 5MHz, Unity-Gain Stable, R-R In and Out, 15mA/Amplifier, 16nV/√Hz.

**LT1818/LT1819:** 400MHz, 2500V/µs, 9mA, Single/Dual Voltage Mode Operational Amplifier.

**LT6200:** 165MHzGBWP, –85dBcDistortionat 1MHz, Unity-Gain Stable, R-R In and Out, 15mA/Amplifier, 0.95nV/√Hz.

**LT6203:** 100MHz GBWP, –80dBc Distortion at 1MHz, Unity-Gain Stable, R-R In and Out, 3mA/Amplifier,  $1.9nV\sqrt{Hz}$ .



#### **Input Filtering and Source Impedance**

The noise and the distortion of the input amplifier and other circuitry must be considered since they will add to the LTC2365/LTC2366 noise and distortion. The small-signal bandwidth of the sample-and-hold circuit is 50MHz. Any noise or distortion products that are present at the analog inputs will be summed over this entire bandwidth. Noisy input circuitry should be filtered prior to the analog inputs to minimize noise. A simple 1-pole RC filter is sufficient for many applications. For example, Figure 18 shows a 47pF capacitor from A<sub>IN</sub> to ground and a 51 $\Omega$  source resistor to limittheinputbandwidthto 47MHz. The 47pFcapacitoralso acts as a charge reservoir for the input sample-and-hold and isolates the ADC input from sampling-glitch sensitive circuitry. High quality capacitors and resistors should be used since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems. When high amplitude unwanted signals are close in frequency to the desired signal frequency, a multiple pole filter is required. High external source resistance, combined with the 20pF of input capacitance, will reduce the rated 50MHz bandwidth and increase acquisition time beyond 56ns.



**Figure 18. RC Input Filter**

#### **Reference Input**

On the TS8 package of the LTC2365/LTC2366, the voltage on the  $V_{\text{RFF}}$  pin defines the full-scale range of the ADC. The reference voltage can range from  $V_{DD}$  down to 1.4V.

### **Input Range**

The analog input of the LTC2365/LTC2366 is driven single-ended with respect to GND from a single supply. The input may swing up to  $V_{DD}$  for the S6 package and to  $V_{\text{RFF}}$  for the TS8 package. The OV to 2.5V range is also ideally suited for single-ended input use with  $V_{DD}$  or  $V_{REF}$ = 2.5V for single supply applications. If the difference between the  $A_{IN}$  input and GND exceeds  $V_{DD}$  for the S6 package or V<sub>RFF</sub> for the TS8 package, the output code will stay fixed at all ones, and if this difference goes below 0V, the output code will stay fixed at all zeros.

Figure 19 shows the ideal input/output characteristics for the LTC2365/LTC2366. The code transitions occur midway between successive integer LSB values (i.e. 0.5LSB, 1.5LSB, 2.5LSB, …, FS –1.5LSB). The output code is straight binary with  $1LSB = V_{DD}/4096$  for the S6 package and  $1LSB = V_{BFF}/4096$  for the TS8 package.



**Figure 19. LTC2365/LTC2366 Transfer Characteristics**



### **Board Layout And Bypassing**

Wire wrap boards are not recommended for high resolution and/or high speed A/D converters. To obtain the best performance from the LTC2365/LTC2366, a printed circuit board with ground plane is required. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC. The analog input should be screened by the ground plane.

High quality tantalum and ceramic bypass capacitors should be used at the  $V_{DD}$  and  $V_{RFF}$  pins as shown in the Typical Application circuit on the first page of this data sheet. For optimum performance, a 10µF surface mount AVX capacitor with a 0.1µF ceramic is recommended for the  $V_{DD}$  pin and a 4.7µF surface mount AVX capacitor with a 0.1 $\mu$ F ceramic is recommended for the V<sub>RFF</sub> and  $O(V_{DD}$  pins. Alternatively, 4.7µF and 10µF ceramic chip capacitors such as Murata GRM235Y5V106Z016 may be used. The capacitors must be located as close to the pins as possible. The traces connecting the pins and the bypass capacitors must be kept short and should be made as wide as possible.

Figure 20 shows the recommended system ground connections. All analog circuitry grounds should be terminated at the LTC2365/LTC2366. The ground return from the LTC2365/LTC2366 to the power supply should be low impedance for noise free operation. Digital circuitry grounds must be connected to the digital supply common.

In applications where the ADC data outputs and control signals are connected to a continuously active microprocessor bus, it is possible to get errors in the conversion results. These errors are due to feedthrough from the microprocessor to the successive approximation comparator. The problem can be eliminated by forcing the microprocessor into a Wait state during conversion or by using three-state buffers to isolate the ADC data bus.



**Figure 20. Power Supply Ground Practice**



### Package Description

5. MOLD FLASH SHALL NOT EXCEED 0.254mm 6. JEDEC PACKAGE REFERENCE IS MO-193

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**S6 Package 6-Lead Plastic TSOT-23**

**THINEAR** 

### Package Description

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**TS8 Package 8-Lead Plastic TSOT-23** (Reference LTC DWG # 05-08-1637 Rev A)

5. MOLD FLASH SHALL NOT EXCEED 0.254mm

6. JEDEC PACKAGE REFERENCE IS MO-193



### REVISION HISTORY (Revision history begins at Rev B)





