

LTC2754

### **FEATURES**

- <sup>n</sup> **Program or Pin-Strap Six Output Ranges 0V to 5V, 0V to 10V, –2.5V to 7.5V, ±2.5V, ±5V, ±10V**
- Maximum 16-Bit INL Error: ±1 LSB over **Temperature**
- <sup>n</sup> **Guaranteed Monotonic over Temperature**
- Low Glitch Impulse 0.26nV•s (3V), 1.25nV•s (5V)
- Serial Readback of All On-Chip Registers
- Low 1µA Maximum Supply Current
- 2.7V to 5.5V Single-Supply Operation
- 16-Bit Settling Time: 2us
- Voltage-Controlled Offset and Gain Trims
- Clear and Power-On-Reset to 0V Regardless of Output Range
- 52-Pin 7mm  $\times$  8mm QFN Package

### **APPLICATIONS**

- High Resolution Offset and Gain Adjustment
- Process Control and Industrial Automation
- Automatic Test Equipment
- Data Acquisition Systems

# **TYPICAL APPLICATION**

#### **Quad 16-Bit VOUT DAC with Software-Selectable Ranges**

#### VREFA VREFB  $\ddot{}$ + GEADJA GEADJB **LTC2754-16 Integral**  – **Nonlinearity (INL)** $\frac{1}{\sqrt{2}}$  B B B B  $\frac{1}{\sqrt{2}}$  Records GEADJC ROMC  $\leq 1$  and  $\leq 1$  and  $\leq 1$  and  $\leq 1$  rome **ROFSA** ROFSB REFA REFB  $V_{DD}$  $\geq$ RINB 1.0  $V<sub>DD</sub> = 5V$ w 0.8 ⊾∧∧  $V_{RFF} = 5V$ VOSADJB VOSADJA ±10V RANGE 0.6  $\ddot{}$ I<sub>OUT2A</sub> IOUT2B + **V<sub>OUTA</sub>** 0.4 DAC B VOUTB IOUT1A DAC A IOUT1B – R<sub>FBA</sub> RFBB 0.2  $(LSB)$ SPI with READBACK 0 LTC2754-16  $\stackrel{\textstyle \sqsubseteq}{\equiv}_{-0.2}$ **RFBD R<sub>FBC</sub>** – **I**OUT1D IOUT1C –0.4 – VOUTD IOUT2D IOUT2C V<sub>OUTC</sub> DAC D DAC C  $\overline{1}$  $\frac{1}{\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{$ –0.6  $\frac{1}{\sqrt{\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{1}{1-\frac{$ + –0.8 –1.0 R<sub>COMD</sub> GEAN.IC ROOMC R<sub>INC</sub> 0 16384 32768 49152 65535 GND M-SPAN RIND R<sub>OFSD</sub> **RoFSC** REFC REFD – CODE – GE<sub>ADJD</sub> ALL AMPLIFIERS 1/2 LT1469  $\overline{a}$ 2754 G01 + VREFD VREFC

2754 TA01



1

### Quad 12-/16-Bit SoftSpan  $I_{\text{OUT}}$  DACs

### **DESCRIPTION**

The LTC®2754 is a family of quad 12- and 16-bit multiplying serial-input, current-output digital-to-analog converters. They operate from a single 3V to 5V supply and are guaranteed monotonic over temperature. The LTC2754A-16 provides full 16-bit performance (±1LSB INL and DNL, max) over temperature without any adjustments. These SoftSpan<sup> $\text{TM}$ </sup> DACs offer six output ranges (up to  $\pm$ 10V) that can be programmed through the 3-wire SPI serial interface, or pinstrapped for operation in a single range.

The content of any on-chip register (including DAC output-range settings) can be verified in just one instruction cycle; and if you change any register, that register will be automatically read back during the next instruction cycle.

Voltage-controlled offset and gain adjustments are also provided; and the power-on reset circuit and CLR pin both reset the DAC outputs to 0V regardless of output range.

 $I$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. SoftSpan is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5481178.

### **ABSOLUTE MAXIMUM RATINGS**

#### **(Notes 1, 2)**



**PIN CONFIGURATION**



# **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



### **ELECTRICAL CHARACTERISTICS** V<sub>DD</sub> = 5V, V<sub>REF</sub> = 5V unless otherwise specified. The  $\bullet$  denotes the

 $s$ pecifications which apply over the full operating temperature range, otherwise specifications are at T $_{\sf A}$  = 25°C.



#### V<sub>DD</sub> = 5V, V<sub>REF</sub> = 5V unless otherwise specified. The ● denotes specifications that apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .





#### **ELECTRICAL CHARACTERISTICS** V<sub>DD</sub> = 5V, V<sub>REF</sub> = 5V unless otherwise specified. The  $\bullet$  denotes the  $s$ pecifications which apply over the full operating temperature range, otherwise specifications are at T $_{\sf A}$  = 25°C.



### **TIMING CHARACTERISTICS** The  $\bullet$  denotes specifications that apply over the full operating temperature range,

otherwise specifications are at  $T_A = 25^\circ C$ .





otherwise specifications are at  $T_A = 25^{\circ}C$ .

**TIMING CHARACTERISTICS** The  $\bullet$  denotes specifications that apply over the full operating temperature range,

| <b>SYMBOL</b>  | <b>PARAMETER</b>                | <b>CONDITIONS</b>                  | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> | <b>UNITS</b> |
|----------------|---------------------------------|------------------------------------|------------|------------|------------|--------------|
| t <sub>7</sub> | CS/LD Low to SCK Positive Edge  |                                    | 5          |            |            | ns           |
| $t_8$          | CS/LD High to SCK Positive Edge |                                    | 5          |            |            | ns           |
| tg             | <b>SRO Propagation Delay</b>    | $C_{\text{LOAD}} = 10pF$           |            |            | 26         | ns           |
| $t_{10}$       | <b>CLR</b> Pulse Width Low      |                                    | 60         |            |            | ns           |
| $t_{11}$       | <b>LDAC Pulse Width Low</b>     |                                    | 20         |            |            | ns           |
| $t_{12}$       | <b>CLR Low to RFLAG Low</b>     | $C_{\text{LOAD}} = 10pF$ (Note 11) |            |            | 70         | ns           |
| $t_{13}$       | CS/LD High to RFLAG high        | $C_{\text{LOAD}}$ = 10pF (Note 11) |            |            | 60         | ns           |
|                | <b>SCK Frequency</b>            | 50% Duty Cycle (Note 12)           |            |            | 25         | <b>MHz</b>   |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 3**: Because of the proprietary SoftSpan switching architecture, the measured resistance looking into each of the specified pins is constant for all output ranges if the  $I_{\text{OUT1X}}$  and  $I_{\text{OUT2X}}$  pins are held at ground.

**Note 4:** Input resistors measured from R<sub>INX</sub> to R<sub>COMX</sub>; feedback resistors measured from  $R_{COMX}$  to REFX.

**Note 5:** Using LT1469 with  $C_{\text{FEDBACK}} = 15pF$ . A  $\pm 0.0015\%$  settling time of 1.7μs can be achieved by optimizing the time constant on an individual basis. See Application Note 74, Component and Measurement Advances Ensure 16-Bit DAC Settling Time.

**Note 6:** Measured at the major carry transition, 0V to 5V range. Output amplifier: LT1469;  $C_{FB} = 27pF$ .

**Note 7.** Full-scale transition: REF = 0V.

**Note 8.** Analog Crosstalk is defined as the AC voltage ratio  $V_{\text{OUTB}}/V_{\text{REFA}}$ , expressed in dB. REFB is grounded, and DAC B is set to 0V-5V span and zero-, mid- or full- scale code.  $V_{REFA}$  is a  $3V_{RMS}$ , 1kHz sine wave. Crosstalk between other DAC channels is similar or better.

**Note 9.** REF =  $6V_{RMS}$  at 1kHz. 0V to 5V range. DAC code = FS. Output amplifier  $=$  LT1469.

**Note 10.** Calculation from  $V_n = \sqrt{4kTRB}$ , where k = 1.38E-23 J/°K (Boltzmann constant), R = resistance ( $\Omega$ ), T = temperature (°K), and B = bandwidth (Hz). 0V to 5V Range; zero-, mid-, or full- scale.

**Note 11.** Guaranteed by design, not subject to test.

**Note 12.** When using SRO, maximum SCK frequency f<sub>MAX</sub> is limited by SRO propagation delay to as follows:

 $f_{MAX} = \frac{1}{2(t_9+t_5)}$ ⎛ ⎝ ⎜ ⎜ ⎞ ⎠  $\int$ , where  $t_S$  is the setup time of the receiving device.

### **TYPICAL PERFORMANCE CHARACTERISTICS** TA = 25°C, unless otherwise noted.

**LTC2754-16**





### **TYPICAL PERFORMANCE CHARACTERISTICS** TA = 25°C, unless otherwise noted.

**LTC2754-16**





### **TYPICAL PERFORMANCE CHARACTERISTICS TA = 25°C, unless otherwise noted.**

#### **LTC2754-12**





7

**GE<sub>ADJA</sub> (Pin1):** Gain Adjust Pin for DAC A. This control pin can be used to null gain error or to compensate for reference errors. Nominal adjustment range is ±512 LSB (LTC2754-16) for a voltage input range of  $\pm V_{\text{RINA}}$  (i.e.,  $\pm 5V$ for a 5V reference input). Tie to ground if not used.

**RINA (Pin 2):** Input Resistor for Reference Inverting Amplifier. The 20k input resistor is connected internally from  $R_{\text{INA}}$  to  $R_{\text{COMA}}$ . For normal operation tie  $R_{\text{INA}}$  to the external reference voltage  $V_{RFFA}$  (see Typical Applications). Any or all of these precision-matched resistor sets (Each set comprising  $R_{INX}$ ,  $R_{COMX}$  and REFX) may be used to invert one or more positive reference voltages to the negative voltages needed by the DACs. Typically 5V; accepts up to  $\pm$ 15V.

**IOUT2A (Pin 3):** DAC A Current Output Complement. Tie  $I_{\text{OUT2A}}$  to ground.

**GND (Pin 4):** Ground; provides shielding for I<sub>OUT2A</sub>. Tie to ground.

**CS/LD (Pin 5):** Synchronous Chip Select and Load Pin.

**SDI (Pin 6):** Serial Data Input. Data is clocked in on the rising edge of the serial clock (SCK) when CS/LD is low.

**SCK (Pin 7):** Serial Clock.

**SRO (Pin 8):** Serial Readback Output. Data is clocked out on the falling edge of SCK. Readback data begins clocking out after the last address bit A0 is clocked in. SRO is an active output only when the chip is selected (i.e., when CS/LD is low). Otherwise SRO presents a high-impedance output in order to allow other parts to control the bus.

**SROGND (Pin 9):** Ground pin for SRO. Tie to ground.

**V<sub>DD</sub> (Pin 10):** Positive Supply Input;  $2.7V \le V_{DD} \le 5.5V$ . Bypass with a 0.1μF low-ESR ceramic capacitor to ground.

**GND (Pin 11):** Ground. Tie to ground.

**I<sub>OUT2D</sub> (Pin 12):** DAC D Current Output Complement. Tie  $I<sub>OlIT2D</sub>$  to ground.

**R<sub>IND</sub>** (Pin 13): Input Resistor for Reference Inverting Amplifier. The 20k input resistor is connected internally from  $R_{IND}$  to  $R_{COMP}$ . For normal operation tie  $R_{IND}$ to the external reference voltage  $V_{\text{REFD}}$  (see Typical Applications). Any or all of these precision-matched resistor sets (Each set comprising  $R_{INX}$ ,  $R_{COMX}$  and REFX) may be used to invert one or more positive reference voltages to the negative voltages needed by the DACs. Typically 5V; accepts up to ±15V.

**GE<sub>ADJD</sub>** (Pin 14): Gain Adjust Pin for DAC D. This control pin can be used to null gain error or to compensate for reference errors. Nominal adjustment range is  $\pm$ 512 LSB (LTC2754-16) for a voltage input range of  $\pm V_{\text{RIND}}$  (i.e.,  $\pm 5V$ for a 5V reference input). Tie to ground if not used.

**R<sub>COMD</sub>** (Pin 15): Center Tap Point for Reference Amplifier Inverting Resistors. The 20k reference inverting resistors are connected internally from  $R_{IND}$  to  $R_{COMP}$  and from  $R_{\text{COMD}}$  to REFD, respectively (see Block Diagram). For normal operation tie  $R_{\text{COMD}}$  to the negative input of external reference inverting amplifier (see Typical Applications).

**REFD (Pin 16):** Inverted Reference Voltage for DAC D, with internal connection to the reference inverting resistor. The 20k resistor is connected internally from REFD to  $R_{\text{COMD}}$ . For normal operation tie this pin to the output of reference inverting amplifier (see Typical Applications). Typically –5V; accepts up to  $\pm$ 15V. The impedance looking into this pin is 10k to ground ( $R_{IND}$  and  $R_{COMP}$  floating).

**Rofsp (Pin 17):** Bipolar Offset Network for DAC D. This pin provides the translation of the output voltage range for bipolar spans. Accepts up to  $\pm$ 15V; for normal operation tie to the positive reference voltage at  $R_{IND}$  (Pin 13). The impedance looking into this pin is 20k to ground.

**R<sub>FBD</sub>** (Pin 18): DAC D Feedback Resistor. For normal operation tie to the output of the I/V converter amplifier for DAC D (see Typical Applications). The DAC output current from  $I<sub>OUT1D</sub>$  flows through the feedback resistor to the  $R_{FBD}$  pin. The impedance looking into this pin is 10k to ground.

**IOUT1D (Pin 19):** DAC D Current Output. This pin is a virtual ground when the DAC is operating and should reside at 0V. For normal operation tie to the negative input of the I/V converter amplifier for DAC D (see Typical Applications).



**V<sub>OSADJD</sub>** (Pin 20): DAC D Offset Adjust Pin. This control pin can be used to null unipolar offset or bipolar zero error. The offset voltage delta is inverted and attenuated such that a 5V control voltage applied to V<sub>OSADJD</sub> produces  $\Delta V_{OS}$  = -512 LSB (LTC2754-16) in any output range (assumes a 5V reference voltage at  $R_{IND}$ ). Tie to ground if not used.

V<sub>OSADJC</sub> (Pin 21): DAC C Offset Adjust Pin. This control pin can be used to null unipolar offset or bipolar zero error. The offset voltage delta is inverted and attenuated such that a 5V control voltage applied to  $V_{OSAD,IC}$  produces  $\Delta V_{OS}$  = -512 LSB (LTC2754-16) in any output range (assumes a 5V reference voltage at  $R_{\text{INC}}$ ). Tie to ground if not used.

**I<sub>OUT1C</sub> (Pin 22):** DAC C Current Output. This pin is a virtual ground when the DAC is operating and should reside at 0V. For normal operation tie to the negative input of the I/V converter amplifier for DAC C (see Typical Applications).

**RFBC (Pin 23):** DAC C Feedback Resistor. For normal operation tie to the output of the I/V converter amplifier for DAC C (see Typical Applications). The DAC output current from  $I<sub>OlIT1D</sub>$  flows through the feedback resistor to the  $R_{FBC}$  pin. The impedance looking into this pin is 10k to ground.

**R<sub>OFSC</sub> (Pin 24):** Bipolar Offset Network for DAC C. This pin provides the translation of the output voltage range for bipolar spans. Accepts up to ±15V; for normal operation tie to the positive reference voltage at  $R_{\text{INC}}$  (Pin 28). The impedance looking into this pin is 20k to ground.

**REFC (Pin 25):** Inverted Reference Voltage for DAC C, with internal connection to the reference inverting resistor. The 20k resistor is connected internally from REFC to  $R_{\rm COMC}$ . For normal operation tie this pin to the output of reference inverting amplifier (see Typical Applications). Typically –5V; accepts up to  $\pm$ 15V. The impedance looking into this pin is 10k to ground ( $R_{\text{INC}}$  and  $R_{\text{COMC}}$  floating).

**RCOMC (Pin 26):** Center Tap Point for Reference Amplifier Inverting Resistors. The 20k reference inverting resistors are connected internally from  $R_{\text{INC}}$  to  $R_{\text{COMC}}$  and from R<sub>COMC</sub> to REFC, respectively (see Block Diagram). For normal operation tie  $R_{\text{COMC}}$  to the negative input of external reference inverting amplifier (see Typical Applications).

**GE<sub>ADJC</sub> (Pin 27):** Gain Adjust Pin for DAC C. This control pin can be used to null gain error or to compensate for reference errors. Nominal adjustment range is ±512 LSB (LTC2754-16) for a voltage input range of  $\pm V_{\text{RINC}}$  (i.e.,  $\pm 5V$ for a 5V reference input). Tie to ground if not used.

**RINC (Pin 28):** Input Resistor for Reference Inverting Amplifier. The 20k input resistor is connected internally from  $R_{\text{INC}}$  to  $R_{\text{COMC}}$ . For normal operation tie  $R_{\text{INC}}$  to the external reference voltage  $V_{RFFC}$  (see Typical Applications). Any or all of these precision-matched resistor sets (Each set comprising  $R_{\text{INX}}$ ,  $R_{\text{COMX}}$  and  $R_{\text{EFX}}$ ) may be used to invert one or more positive reference voltages to the negative voltages needed by the DACs. Typically 5V; accepts up to ±15V.

**IOUT2C (Pin 29): DAC C Current Output Complement. Tie**  $I_{\text{OUT2C}}$  to ground.

**CLR (Pin 30):** Asynchronous Clear Pin. When this pin is low, all DAC registers (both code and span) are cleared to zero. All DAC outputs are cleared to zero volts.

**RFLAG (Pin 31):** Reset Flag Pin. An active low output is asserted when there is a power-on reset or a clear event. Returns high when an Update command is executed.

**M-SPAN (Pin 32):** Manual Span Control Pin. M-SPAN is used in conjunction with pins S2, S1 and S0 (Pins 33, 34 and 35) to configure all DACs for operation in a single, fixed output range.

To configure the part for manual-span use, tie M-SPAN directly to  $V_{DD}$ . The active output range is then set via hardware pin strapping of pins S2, S1 and S0 (rather than through the SPI port); and Write and Update commands have no effect on the active output span.

To configure the part for SoftSpan use, tie M-SPAN directly to GND. The output ranges are then individually and dynamically controllable through the SPI port; and pins S2, S1 and S0 have no effect.

See 'Manual Span Configuration' in the Operation section. M-SPAN must be connected either directly to GND (SoftSpan configuration) or to  $V_{DD}$  (manual-span configuration).



**S0 (Pin 33):** Span Bit 0. In Manual Span mode (M-SPAN tied to  $V_{DD}$ ), Pins S0, S1 and S2 are pin-strapped to select a single fixed output range for all DACs. These pins should be tied to either GND or  $V_{DD}$  even if they are unused.

**S1 (Pin 34):** Span Bit 1. In Manual Span mode (M-SPAN tied to  $V_{DD}$ ), Pins S0, S1 and S2 are pin-strapped to select a single fixed output range for all DACs. These pins should be tied to either GND or  $V_{DD}$  even if they are unused.

**S2 (Pin 35):** Span Bit 2. In Manual Span mode (M-SPAN tied to  $V_{DD}$ ), Pins S0, S1 and S2 are pin-strapped to select a single fixed output range for all DACs. These pins should be tied to either GND or  $V_{DD}$  even if they are unused.

**LDAC (Pin 36):** Asynchronous DAC Load Input. When LDAC is a logic low, all DACs are updated (CS/LD must be high).

**GND (Pin 37):** Ground; provides shielding for I<sub>OUT2B</sub>. Tie to ground.

**I<sub>OUT2B</sub> (Pin 38):** DAC B Current Output Complement. Tie  $I_{\text{OUT2B}}$  to ground.

**R<sub>INB</sub>** (Pin 39): Input Resistor for Reference Inverting Amplifier. The 20k input resistor is connected internally from  $R_{\text{INB}}$  to  $R_{\text{COMB}}$ . For normal operation tie  $R_{\text{INB}}$  to the external reference voltage V<sub>REFB</sub> (see Typical Applications). Any or all of these precision-matched resistor sets (Each set comprising  $R_{INX}$ ,  $R_{COMX}$  and REFX) may be used to invert one or more positive reference voltages to the negative voltages needed by the DACs. Typically 5V; accepts up to  $\pm$ 15V.

**GEADJB (Pin 40):** Gain Adjust Pin for DAC B. This control pin can be used to null gain error or to compensate for reference errors. Nominal adjustment range is ±512 LSB (LTC2754-16) for a voltage input range of  $\pm V_{\rm RINB}$  (i.e.,  $\pm 5V$ for a 5V reference input). Tie to ground if not used.

**R<sub>COMB</sub> (Pin 41):** Center Tap Point for Reference Amplifier Inverting Resistors. The 20k reference inverting resistors are connected internally from  $R_{1NB}$  to  $R_{COMB}$  and from  $R_{\text{COMB}}$  to REFB, respectively (see Block Diagram). For normal operation tie  $R_{\text{COMB}}$  to the negative input of external reference inverting amplifier (see Typical Applications).

**REFB (Pin 42):** Inverted Reference Voltage for DAC B, with internal connection to the reference inverting resistor. The 20k resistor is connected internally from REFB to  $R_{\rm COMB}$ . For normal operation tie this pin to the output of reference inverting amplifier (see Typical Applications). Typically –5V; accepts up to  $\pm$ 15V. The impedance looking into this pin is 10k to ground ( $R_{INB}$  and  $R_{COMB}$  floating).

**ROFSB (Pin 43):** Bipolar Offset Network for DAC B. This pin provides the translation of the output voltage range for bipolar spans. Accepts up to  $\pm$ 15V; for normal operation tie to the positive reference voltage at  $R_{INB}$  (Pin 39). The impedance looking into this pin is 20k to ground.

**R<sub>FBB</sub>** (Pin 44): DAC B Feedback Resistor. For normal operation tie to the output of the  $IV$  converter amplifier for DAC B (see Typical Applications). The DAC output current from  $I<sub>OUT1B</sub>$  flows through the feedback resistor to the  $R_{FBR}$  pin. The impedance looking into this pin is 10k to ground.

**IOUT1B (Pin 45):** DAC B Current Output. This pin is a virtual ground when the DAC is operating and should reside at 0V. For normal operation tie to the negative input of the I/V converter amplifier for DAC B (see Typical Applications).

V<sub>OSADJB</sub> (Pin 46): DAC B Offset Adjust Pin. This control pin can be used to null unipolar offset or bipolar zero error. The offset-voltage delta is inverted and attenuated such that a 5V control voltage applied to  $V_{OSAD, IB}$  produces  $\Delta V_{OS}$  = –512 LSB (LTC2754-16) in any output range (assumes a 5V reference voltage at  $R_{INB}$ ). Tie to ground if not used.

V<sub>OSADJA</sub> (Pin 47): DAC A Offset Adjust Pin. This control pin can be used to null unipolar offset or bipolar zero error. The offset-voltage delta is inverted and attenuated such that a 5V control voltage applied to  $V_{OSAD,IA}$  produces  $\Delta V_{OS}$  = –512 LSB (LTC2754-16) in any output range (assumes a 5V reference voltage at  $R_{\text{INA}}$ ). Tie to ground if not used.

**IOUT1A (Pin 48):** DAC A Current Output. This pin is a virtual ground when the DAC is operating and should reside at 0V. For normal operation tie to the negative input of the I/V converter amplifier for DAC A (see Typical Applications).

**RFBA (Pin 49):** DAC A Feedback Resistor. For normal operation tie to the output of the I/V converter amplifier for DAC A (see Typical Applications). The DAC output current from  $I_{\text{OUT1A}}$  flows through the feedback resistor to the  $R_{FBA}$  pin. The impedance looking into this pin is 10k to ground.



**R<sub>OFSA</sub>** (Pin 50): Bipolar Offset Network for DAC A. This pin provides the translation of the output voltage range for bipolar spans. Accepts up to  $\pm$ 15V; for normal operation tie to the positive reference voltage at  $R_{\text{INA}}$  (Pin 2). The impedance looking into this pin is 20k to ground.

**REFA (Pin 51):** Inverted Reference Voltage for DAC A, with internal connection to the reference inverting resistor. The 20k resistor is connected internally from REFA to  $R_{\text{CDMA}}$ . For normal operation tie this pin to the output of reference inverting amplifier (see Typical Applications). Typically – 5V; accepts up to  $\pm$ 15V. The impedance looking into this pin is 10k to ground ( $R_{INA}$  and  $R_{COMA}$  floating).

**RCOMA (Pin 52):** Center Tap Point for Reference Amplifier Inverting Resistors. The 20k reference inverting resistors are connected internally from  $R_{INA}$  to  $R_{COMA}$  and from R<sub>COMA</sub> to REFA, respectively (see Block Diagram). For normal operation tie  $R_{COMA}$  to the negative input of external reference inverting amplifier (see Typical Applications).

**Exposed Pad (Pin 53):** Ground. The Exposed Pad must be soldered to the PCB.

### **BLOCK DIAGRAM**



**TT LIITUAR** 

### **TIMING DIAGRAMS**



# **OPERATION**

### **Output Ranges**

The LTC2754 is a quad, current-output, serial-input precision multiplying DAC with selectable output ranges. Ranges can either be programmed in software for maximum flexibility—each of the four DACs can be programmed to any one of six output ranges—or hardwired through pin-strapping. Two unipolar ranges are available (0V to 5V and OV to 10V), and four bipolar ranges  $(\pm 2.5V, \pm 5V, \pm 10V)$ and –2.5V to 7.5V). These ranges are obtained when an external precision 5V reference is used. When a reference voltage of 2V is used, the ranges become: 0V to 2V, 0V to 4V,  $\pm$ 1V,  $\pm$ 2V,  $\pm$ 4V and  $-1$ V to 3V. The output ranges are linearly scaled for other reference voltages.

### **Manual Span Configuration**

Multiple output ranges are not needed in some applications. To configure the LTC2754 to operate in a single span without additional operational overhead, tie the M-SPAN pin directly to  $V_{DD}$ . The active output range for all four DACs is then set via hardware pin strapping of pins S2, S1 and S0 (rather than through the SPI port); and Write and Update commands have no effect on the active output span. See Figure 1 and Table 3.

Tie the M-SPAN pin to ground for normal SoftSpan operation.







### **Input and DAC Registers**

The LTC2754 has 5 internal registers for each DAC, a total of 20 registers (see Block Diagram). Each DAC channel has two sets of double-buffered registers—one set for the code data, and one for the output range of the DAC—plus one readback register. Double buffering provides the capability to simultaneously update the span (output range) and code, which allows smooth voltage transitions when changing output ranges. It also permits the simultaneous updating of multiple DACs.

Each set of double-buffered registers comprises an Input register and a DAC register.

Input register: The Write operation shifts data from the SDI pin into a chosen Input register. The Input registers are holding buffers; Write operations do not affect the DAC outputs.

DAC register: The Update operation copies the contents of an Input register to its associated DAC register. The contents of a DAC register directly updates the associated DAC output voltage or output range.

Note that updates always include both Data and Span registers; but the values held in the DAC registers will only change if the associated Input register values have previously been changed via a Write operation.

#### **Serial Interface**

When the  $\overline{CS}/LD$  pin is taken low, the data on the SDI pin is loaded into the shift register on the rising edge of the clock (SCK pin). The minimum (24-bit wide) loading sequence required for the LTC2754 is a 4-bit command word (C3 C2 C1 C0), followed by a 4-bit address word (A3 A2 A1 A0) and 16 data (span or code) bits, MSB first. Figure 2 shows the SDI input word syntax to use when writing code or span. If a 32-bit input sequence is used, the first eight bits must be zeros, followed by the same sequence as for a 24-bit wide input. Figure 3 shows the input and readback sequences for both 24-bit and 32-bit operations.

When CS/LD is low, the SRO pin (Serial Readback Output) is an active output.The readback data begins after the command (C3-C0) and address (A3-A0) words have been shifted into SDI. SRO outputs a logic low until the readback data begins. For a 24-bit input sequence, the 16 readback bits are shifted out on the falling edges of clocks 8-23, suitable for shifting into a microprocessor on the rising edges of clocks 9-24. For a 32-bit sequence, the bits are shifted out on clocks 16-31; see Figure 3b.

When  $\overline{\text{CS}}$ /LD is high, the SRO pin presents a high impedance (three-state) output.

LDAC is an asynchronous update pin. When LDAC is taken low, all DACs are updated with code and span data (data in the Input buffers is copied into the DAC buffers). CS/LD must be high during this operation; otherwise LDAC is locked out and will have no effect. The use of LDAC is functionally identical to the "Update All DACs" serial input command.

The codes for the command word (C3-C0) are defined in Table 1: Table 2 defines the codes for the address word (A3-A0).

#### **Readback**

In addition to the Input and DAC registers, each DAC has one Readback register associated with it. When a Read command is issued to a DAC, the contents of one of its four buffers (Input and DAC registers for each of Span and Code) is copied into its Readback register and serially shifted out through the SRO pin. Figure 3 shows the loading and readback sequences.

In the data field (D15-D0) of any non-read instruction cycle, SRO shifts out the contents of the buffer that was specified in the preceding command. This "rolling readback" default mode of operation can dramatically reduce the number of instruction cycles needed, since any command can be verified during succeeding commands with no additional overhead. See Figure 4. Table 1 shows the storage location ('readback pointer') of the data which will be output from SRO during the next instruction.

For Read commands, the data is shifted out during the Read instruction itself (on the 16 falling SCK edges immediately after the last address bit is shifted in on SDI). When checking the span of a DAC using SRO, the span bits are the last four bits shifted out, corresponding to their sequence and positions when writing a span. See Figure 3.



**Table 1. Command Codes**



Codes not shown are reserved–do not use

#### **Table 2. Address Codes**



Codes not shown are reserved–do not use.  $\times$  = Don't Care. **Note 1.** If readback is taken using the All DACs address, the LTC2754 defaults to DAC A.

#### **Table 3. Span Codes**



Codes not shown are reserved–do not use.  $\times$  = Don't Care.



#### **Readback in M-Span Configuration**

If the part is in M-Span configuration and a DAC Span register is specified for readback, then the data shifted out of SRO will reflect the actual active span. The hardwareconfigured output range is therefore software detectable and available for use in programming.

#### **Examples**

1. Using a 24-bit instruction, load DAC A with the unipolar range of 0V to 10V, output at zero volts and all other DACs with the bipolar range of  $\pm$ 10V, outputs at zero volts. Note all DAC outputs should change at the same time.

- a) CS/LD↓ Clock SDI = 0010 1111 0000 0000 0000 0011
- b) CS/LD↑

 Input register- Range of all DACs set to bipolar  $±10V.$ 

- c)  $\overline{\text{CS}}/\text{LD}\downarrow$ Clock SDI = 0010 0000 0000 0000 0000 0001
- d) CS/LD↑ Input register- Range of DAC A set to unipolar 0V to 10V.
- e) CS/LD↓ Clock SDI = 0011 1111 1000 0000 0000 0000
- f) CS/LD↑ Input register- Code of all DACs set to midscale.
- g) CS/LD↓ Clock SDI = 0011 0000 0000 0000 0000 0000
- h) CS/LD↑ Input register- Code of DAC A set to zero code.
- i) CS/LD↓ Clock SDI = 0100 1111 XXXX XXXX XXXX XXXX
- j) CS/LD↑ Update all DACs for both Code and Range.
- k) Alternatively steps i and j could be replaced with  $LDAC$   $\Box$ .

2. Using a 32-bit load sequence, load DAC C with bipolar ±2.5V and its output at zero volts. Use readback to check Input register contents before updating the DAC output (i.e., before copying Input register contents into DAC register).

- a)  $\overline{CS}/LD\downarrow$  (Note that after power-on, the code in Input register is zero) Clock SDI = 0000 0000 0011 0100 1000 0000 0000 0000
- b) CS/LD<sup>↑</sup> Input register- Code of DAC C set to midscale setting.
- c) CS/LD↓ Clock SDI = 0000 0000 0010 0100 0000 0000 0000 0100 Data out on  $SRO = 1000 0000 0000 0000$  Verifies that Input register- Code DAC C is at midscale setting.
- d) CS/LD↑ Input register- Range of DAC C set to Bipolar ±2.5V range.
- e) CS/LD↓

 Clock SDI = 0000 0000 1010 0100 xxxx xxxx xxxx xxxx Data Out on SRO = 0000 0000 0000 0100 Verifies that Input register- range of DAC C set to Bipolar ±2.5V Range. CS/LD↑

- f) CS/LD↓ Clock SDI = 0000 0000 0100 0100 xxxx xxxx xxxx xxxx
- g) CS/LD↑ Update DAC C for both Code and Range
- h) Alternatively steps f and g could be replaced with  $LDAC$   $\cup$ .



### **System Offset and Reference Adjustments**

The LTC2754 has individual offset- and gain- adjust pins  $(V_{OSADJX}$  and GE<sub>ADJX</sub>, respectively) for each of its four DACs.

Many systems require compensation for overall system offset. This may be an order of magnitude or more greater than the offset of the LTC2754, which is so low as to be dominated by external output amplifier errors even when using the most precise op amps.

The offset adjust pins  $V_{OSADJX}$  can be used to null unipolar offset or bipolar zero error. The offset-voltage delta is inverted and attenuated such that a 5V control voltage applied to  $V_{OSAD,IX}$  produces  $\Delta V_{OS} = -512$  LSB (LTC2754-16) in any output range (assumes a 5V reference voltage at R<sub>INX</sub>).

In voltage terms, the offset delta is attenuated by a factor of 32, 64 or 128, depending on the output range. (These functions hold regardless of reference voltage.)

 $\Delta V_{\rm OS} = -(1/128)V_{\rm OSAD,IX}$  [OV to 5V, ±2.5V spans]  $\Delta V_{OS}$  = -(1/64) $V_{OSADJX}$  [OV to 10V, ±5V, -2.5V to 7.5V

 $\Delta V_{OS} = -(1/32)V_{OSAD,IX}$  [±10V span]

The gain error adjust pins  $GE_{AD,IX}$  can be used to null gain error or to compensate for reference errors. Nominal adjustment range is  $\pm 512$  LSB (LTC2754-16) for a voltage input range of  $\pm V_{\text{RINX}}$  (i.e.,  $\pm 5V$  for a 5V reference input). The gain-error delta is non-inverting for positive reference voltages.

Note that these pins compensate the gain by altering the inverted reference voltage  $V_{RFFX}$ . In voltage terms, the  $V_{RFFX}$ delta is inverted and attenuated by a factor of 128.

### $\Delta V_{\text{RFFX}} = -(1/128) \text{GE}_{\text{AD,IX}}$

The nominal input range of these pins is  $\pm$ 5V; other voltages of up to  $\pm 15V$  may be used if needed. However, do not use voltages divided down from power supplies; reference-quality, low-noise inputs are required to maintain the performance of which the part is capable.

The V<sub>OSADJX</sub> pins have an input impedance of 1.28M $\Omega$ . These pins should be driven with a Thevenin-equivalent impedance of 10k or less to preserve the settling performance of the LTC2754. They should be shorted to GND if not used.

The GE<sub>ADJX</sub> pins have an input impedance of 2.56M $\Omega$ , and are intended for use with fixed reference voltages only. They should be shorted to GND if not used. If the reference inverting resistors are not used for that channel, then  $GE_{ADJX}$ ,  $R_{COMX}$  and  $R_{INX}$  should all be shorted to REFX.

### **Power-On Reset and Clear**

When power is first applied to the LTC2754, all DACs power-up in unipolar 5V mode (S3 S2 S1 S0 = 0000). All internal DAC registers are reset to 0 and the DAC outputs initialize to zero volts.

If the part is configured for manual span operation, all four DACs will be set into the pin-strapped range at the first Update command. This allows the user to simultaneously update span and code for a smooth voltage transition into the chosen output range.

When the  $\overline{CLR}$  pin is taken low, a system clear results. The DAC buffers are reset to 0 and the DAC outputs are all reset to zero volts. The Input buffers are left intact, so that any subsequent Update command (including the use of LDAC) restores the addressed DACs to their respective previous states.

If CLR is asserted during an instruction, i.e., when CS/LD is low, the instruction is aborted. Integrity of the relevant Input buffers is not guaranteed under these conditions, therefore the contents should be checked using readback or replaced.

The RFLAG pin is used as a flag to notify the system of a loss of data integrity. The RFLAG output is asserted low at power-up, system clear, or if the supply  $V_{DD}$  dips below approximately 2V; and stays asserted until any valid Update command is executed.



2754f

spans]





![](_page_17_Picture_2.jpeg)

![](_page_18_Figure_2.jpeg)

**Figure 4. Rolling Readback**

![](_page_18_Picture_4.jpeg)

### **Op Amp Selection**

Because of the extremely high accuracy of the 16-bit LTC2754-16, careful thought should be given to op amp selection in order to achieve the exceptional performance of which the part is capable. Fortunately, the sensitivity of INL and DNL to op amp offset has been greatly reduced compared to previous generations of multiplying DACs.

Tables 4 and 5 contain equations for evaluating the effects of op amp parameters on the LTC2754's accuracy when programmed in a unipolar or bipolar output range. These are the changes the op amp can cause to the INL, DNL, unipolar offset, unipolar gain error, bipolar zero and bipolar gain error. Tables 4 and 5 can also be used to determine the effects of op amp parameters on the LTC2754-12. However, the results obtained from Tables 4 and 5 are in 16-bit LSBs. Divide these results by 16 to obtain the correct LSB sizing.

Table 6 contains a partial list of LTC precision op amps recommended for use with the LTC2754. The easy-to-use design equations simplify the selection of op amps to meet

**Table 4. Coefficients for the Equations in Table 5** 

| <b>OUTPUT RANGE</b> | А1  | A2 | A3   | A4  | A <sub>5</sub> |
|---------------------|-----|----|------|-----|----------------|
| 5V                  | 1.1 | റ  |      |     |                |
| 10V                 | 2.2 | ാ  | 0.5  |     | 1.5            |
| ±5V                 | 2   | っ  |      |     | 1.5            |
| ±10V                |     |    | 0.83 |     | 2.5            |
| ±2.5V               |     |    | 1.4  |     |                |
| $-2.5V$ to $7.5V$   | 1.9 | 3  | 0.7  | 0.5 | 1.5            |

![](_page_19_Picture_578.jpeg)

![](_page_19_Picture_579.jpeg)

![](_page_19_Picture_580.jpeg)

![](_page_19_Picture_581.jpeg)

![](_page_19_Picture_14.jpeg)

the system's specified error budget. Select the amplifier from Table 6 and insert the specified op amp parameters in Table 5. Add up all the errors for each category to determine the effect the op amp has on the accuracy of the part. Arithmetic summation gives an (unlikely) worst-case effect. A root-sum-square (RMS) summation produces a more realistic estimate.

Op amp offset will contribute mostly to output offset and gain error, and has minimal effect on INL and DNL. For example, for the LTC2754-16 with a 5V reference in 5V unipolar mode, a 250μV op amp offset will cause a 3.3LSB zero-scale error and a 3.3LSB gain error; but only 0.8LSB of INL degradation and 0.2LSB of DNL degradation.

While not directly addressed by the simple equations in Tables 4 and 5, temperature effects can be handled just as easily for unipolar and bipolar applications. First, consult an op amp's data sheet to find the worst-case  $V_{OS}$ and  $I<sub>B</sub>$  over temperature. Then, plug these numbers into the  $V_{OS}$  and  $I_B$  equations from Table 5 and calculate the temperature-induced effects.

For applications where fast settling time is important, Application Note 74, "Component and Measurement Advances Ensure 16-Bit DAC Settling Time," offers a thorough discussion of 16-bit DAC settling time and op amp selection.

#### **Precision Voltage Reference Considerations**

Much in the same way selecting an operational amplifier for use with the LTC2754 is critical to the performance of the system, selecting a precision voltage reference also requires due diligence. The output voltage of the LTC2754 is directly affected by the voltage reference; thus, any voltage reference error will appear as a DAC output voltage error.

There are three primary error sources to consider when selecting a precision voltage reference for 16-bit applications: output voltage initial tolerance, output voltage temperature coefficient and output voltage noise.

Initial reference output voltage tolerance, if uncorrected, generates a full-scale error term. Choosing a reference with low output voltage initial tolerance, like the LT1236  $(\pm 0.05\%)$ , minimizes the gain error caused by the reference; however, a calibration sequence that corrects for system zero- and full-scale error is always recommended.

A reference's output voltage temperature coefficient affects not only the full-scale error, but can also affect the circuit's apparent INL and DNL performance. If a reference is chosen with a loose output voltage temperature coefficient, then the DAC output voltage along its transfer characteristic will be very dependent on ambient conditions. Minimizing the error due to reference temperature coefficient can be achieved by choosing a precision reference with a low output voltage temperature coefficient and/or tightly controlling the ambient temperature of the circuit to minimize temperature gradients.

![](_page_20_Picture_275.jpeg)

![](_page_20_Picture_276.jpeg)

![](_page_20_Picture_14.jpeg)

As precision DAC applications move to 16-bit and higher performance, reference output voltage noise may contribute a dominant share of the system's noise floor. This in turn can degrade system dynamic range and signal-tonoise ratio. Care should be exercised in selecting a voltage reference with as low an output noise voltage as practical for the system resolution desired. Precision voltage references, like the LT1236, produce low output noise in the 0.1Hz to 10Hz region, well below the 16-bit LSB level in 5V or 10V full-scale systems. However, as the circuit bandwidths increase, filtering the output of the reference may be required to minimize output noise.

#### **Grounding**

As with any high resolution converter, clean grounding is important. A low impedance analog ground plane and star grounding techniques should be used.  $I_{\text{OUT2X}}$  must be tied to the star ground with as low a resistance as possible. When it is not possible to locate star ground close to  $I<sub>OUT2</sub>$ , a low resistance trace should be used to route this pin to star ground. This minimizes the voltage drop from this pin to ground caused by the code-dependent current flowing to ground. When the resistance of this circuit board trace becomes greater than  $1Ω$ , a force/sense amplifier configuration should be used to drive this pin (see Figure 5). This preserves the excellent accuracy (1LSB INL and DNL) of the LTC2754-16.

### **Layout**

Figures 6, 7, 8, and 9 show the layout for the LTC2754 evaluation board, DC1546. This shows how to route the digital signals around the device without interfering with the reference and output op amps. Complete demo board documentation is available in the DC1546 "Quick Start Guide."

![](_page_21_Picture_8.jpeg)

![](_page_22_Figure_2.jpeg)

Figure 5. Optional Circuits for Driving I<sub>OUT2</sub> from GND with a Force/Sense Amplifier.

![](_page_22_Picture_4.jpeg)

![](_page_23_Figure_2.jpeg)

**Figure 6. LTC2754 Evaluation Board DC1546. Layer 1, Top Layer (Component Side)**

![](_page_23_Figure_4.jpeg)

**Figure 7. LTC2754 Evaluation Board DC1546. Layer 2, GND Plane**

![](_page_23_Picture_6.jpeg)

![](_page_24_Figure_2.jpeg)

**Figure 8. LTC2754 Evaluation Board DC1546. Layer 3, Power Traces**

![](_page_24_Figure_4.jpeg)

**Figure 9. LTC2754 Evaluation Board DC1546. Layer 4, Bottom Layer (Solder Side)**

### **TYPICAL APPLICATION**

**Digitally Controlled Offset and Gain Trim Circuit. Powering V<sub>DD</sub> from LT1236 Ensures Quiet Supply** 

![](_page_25_Figure_3.jpeg)

![](_page_25_Picture_4.jpeg)

### **PACKAGE DESCRIPTION**

![](_page_26_Figure_2.jpeg)

**UKG Package 52-Lead Plastic QFN (7mm** × **8mm)**

![](_page_26_Picture_4.jpeg)

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.