

# LTC2906/LTC2907

Precision Dual Supply Monitors with One Pin-Selectable Threshold and One Adjustable Input

### FEATURES

- Monitors Two Inputs Simultaneously
- Three Threshold Selections for 5V, 3.3V or 2.5V Supplies
- Low Voltage Adjustable Input (0.5V)
- Three Supply Tolerances (5%, 7.5%, 10%)
- Guaranteed Threshold Accuracy: ±1.5% of Monitored Voltage Over Temperature
- Internal V<sub>CC</sub> Auto Select
- Power Supply Glitch Immunity
- 200ms Reset Time Delay (LTC2906 Only)
- Adjustable Reset Time Delay (LTC2907 Only)
- Open Drain RST Output
- Guaranteed  $\overline{RST}$  for V1  $\ge$  1V or V<sub>CC</sub>  $\ge$  1V
- Low Profile (1mm) SOT-23 (ThinSOT<sup>™</sup>) and Plastic (3mm × 2mm) DFN Packages

### **APPLICATIONS**

- Desktop and Notebook Computers
- Handheld Devices
- Network Servers
- Core, I/O Monitor

T, LTC and LT are registered trademarks of Linear Technology Corporation.

### DESCRIPTION

The LTC<sup>®</sup>2906/LTC2907 are dual supply monitors intended for systems with multiple supply voltages. The dual supply monitors have a common reset output with delay (200ms for the LTC2906 and adjustable using an external capacitor for the LTC2907). These products provide a precise, space-conscious and micropower solution for supply monitoring.

The LTC2906/LTC2907 feature a tight 1.5% threshold accuracy over the whole operating temperature range and glitch immunity to ensure reliable reset operation without false triggering. The open drain RST output state is guaranteed to be in the correct state for V1 and/or  $V_{CC}$  down to 1V.

The LTC2906/LTC2907 also feature one adjustable input with a nominal threshold level at 0.5V, another input with three possible input threshold levels, and three supply tolerances for possible margining. These features provide versatility for any kind of system requiring dual supply monitors. Two three-state input pins program the threshold and tolerance level without requiring any external components.

### TYPICAL APPLICATION



| Supply Selection Programming |      |  |  |  |
|------------------------------|------|--|--|--|
| V1                           | S1   |  |  |  |
| 5.0                          | V1   |  |  |  |
| 3.3                          | OPEN |  |  |  |
| 2.5                          | GND  |  |  |  |
|                              |      |  |  |  |

| Tolerance Programming |      |  |  |  |
|-----------------------|------|--|--|--|
| TOLERANCE TOL         |      |  |  |  |
| 5%                    | V1   |  |  |  |
| 7.5%                  | OPEN |  |  |  |
| 10%                   | GND  |  |  |  |



### ABSOLUTE MAXIMUM RATINGS (Notes 1, 2)

#### **Terminal Voltages**

| V1, V <sub>CC</sub>        | –0.3V to 7V |
|----------------------------|-------------|
| S1, V <sub>ADJ</sub> , TOL |             |
| RST                        | –0.3V to 7V |
| RST (LTC2906)              | –0.3V to 7V |
| TMR (LTC2907)              | –0.3V to 7V |

**Operating Temperature Range** 

| LTC2906C/LTC2907C 0°C to 70°C              | , |
|--------------------------------------------|---|
| LTC2906I/LTC2907I40°C to 85°C              | ; |
| Storage Temperature Range65°C to 150°C     | ; |
| Lead Temperature (Soldering, 10 sec) 300°C | ) |

### PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

### ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at  $T_A = 25^{\circ}$ C.  $V_{CC} = V1 = 2.5V$ ,  $V_{ADJ} = 0.55V$ , S1 = TOL = 0V, unless otherwise noted. (Notes 2, 3, 4)

| SYMBOL                | PARAMETER                                           | CONDITIONS                       |   | MIN   | ТҮР   | MAX   | UNITS |
|-----------------------|-----------------------------------------------------|----------------------------------|---|-------|-------|-------|-------|
| V <sub>RT50</sub>     | 5V, 5% Reset Threshold                              | V1 Input Threshold               |   | 4.600 | 4.675 | 4.750 | V     |
|                       | 5V, 7.5% Reset Threshold                            |                                  | • | 4.475 | 4.550 | 4.625 | V     |
|                       | 5V, 10% Reset Threshold                             |                                  | • | 4.350 | 4.425 | 4.500 | V     |
| V <sub>RT33</sub>     | 3.3V, 5% Reset Threshold                            | V1 Input Threshold               | • | 3.036 | 3.086 | 3.135 | V     |
|                       | 3.3V, 7.5% Reset Threshold                          |                                  | • | 2.954 | 3.003 | 3.053 | V     |
|                       | 3.3V, 10% Reset Threshold                           |                                  | • | 2.871 | 2.921 | 2.970 | V     |
| V <sub>RT25</sub>     | 2.5V, 5% Reset Threshold                            | V1 Input Threshold               | • | 2.300 | 2.338 | 2.375 | V     |
|                       | 2.5V, 7.5% Reset Threshold                          |                                  | • | 2.238 | 2.275 | 2.313 | V     |
|                       | 2.5V, 10% Reset Threshold                           |                                  | • | 2.175 | 2.213 | 2.250 | V     |
| V <sub>RTADJ</sub>    | ADJ, 5% Reset Threshold                             | V <sub>ADJ</sub> Input Threshold |   | 0.492 | 0.500 | 0.508 | V     |
|                       | ADJ, 7.5% Reset Threshold                           |                                  | • | 0.479 | 0.487 | 0.495 | V     |
|                       | ADJ, 10% Reset Threshold                            |                                  | • | 0.465 | 0.473 | 0.481 | V     |
| V <sub>MAX(MIN)</sub> | Minimum V <sub>MAX</sub> Operating Voltage (Note 2) | RST, RST in Correct Logic State  | • |       |       | 1     | V     |
| IVCC                  | V <sub>CC</sub> Input Current                       | $V_{CC} > V1$                    |   |       | 54    | 100   | μA    |
|                       |                                                     | $V1 > V_{CC}$                    | • |       |       | ±1    | μA    |
| I <sub>V1</sub>       | V1 Input Current                                    | V <sub>CC</sub> > V1             | • |       | 1     | 3     | μA    |
|                       |                                                     | $V1 > V_{CC}$                    | • |       | 55    | 100   | μA    |
| I <sub>VADJ</sub>     | V <sub>ADJ</sub> Input Current                      |                                  | • |       |       | ±15   | nA    |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = V1 = 2.5V, V<sub>ADJ</sub> = 0.55V, S1 = TOL = 0V, unless otherwise noted. (Notes 2, 3, 4)

| SYMBOL                 | PARAMETER                                        | CONDITIONS                                                              |   | MIN                 | ТҮР          | MAX        | UNITS                                        |
|------------------------|--------------------------------------------------|-------------------------------------------------------------------------|---|---------------------|--------------|------------|----------------------------------------------|
| I <sub>TMR(UP)</sub>   | TMR Pull-Up Current (LTC2907)                    | V <sub>TMR</sub> = 0V                                                   | • | -1.5                | -2.1         | -2.7       | μA                                           |
| I <sub>TMR(DOWN)</sub> | TMR Pull-Down Current (LTC2907)                  | V <sub>TMR</sub> = 1.4V                                                 | • | 1.5                 | 2.1          | 2.7        | μA                                           |
| t <sub>RST</sub>       | Reset Time-Out Period (LTC2906)                  |                                                                         | • | 140                 | 200          | 260        | ms                                           |
| t <sub>RST</sub>       | Reset Time-Out Period (LTC2907)                  | C <sub>TMR</sub> = 22nF                                                 | • | 140                 | 200          | 260        | ms                                           |
| t <sub>UV</sub>        | V <sub>X</sub> Undervoltage Detect to RST or RST | $V_{\rm X}$ Less Than Reset Threshold $V_{\rm RTX}$ by More than 1%     |   |                     | 150          |            | μs                                           |
| V <sub>OL</sub>        | Output Voltage Low RST, RST                      | I = 2.5mA<br>I = 100 $\mu$ A; V1 and/or V <sub>CC</sub> = 1V (RST Only) | • |                     | 0.15<br>0.05 | 0.4<br>0.3 | V<br>V                                       |
| V <sub>OH</sub>        | Output Voltage High RST, RST<br>(Notes 2, 5)     | I = -1µA                                                                | • | V <sub>MAX</sub> -1 |              |            | V                                            |
| Three-State Inp        | outs S1, TOL                                     | ·                                                                       |   |                     |              |            | <u>.                                    </u> |
| V <sub>IL</sub>        | Low Level Input Voltage                          |                                                                         |   |                     |              | 0.4        | V                                            |
| V <sub>IH</sub>        | High Level Input Voltage                         |                                                                         | • | 1.4                 |              |            | V                                            |
| VZ                     | Pin Voltage when Left in Hi-Z State              | Ι = -10μΑ                                                               | • | 0.7                 |              |            | V                                            |
|                        |                                                  | $I = 0\mu A$                                                            |   |                     | 0.9          |            | V                                            |
|                        |                                                  | Ι = 10μΑ                                                                | • |                     |              | 1.1        | V                                            |
| I <sub>VPG</sub>       | Programming Input Current (Note 6)               |                                                                         |   |                     |              | <u>+25</u> | μA                                           |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** The greater of V1,  $V_{CC}$  is the internal supply voltage ( $V_{MAX}$ ).

Note 3: All currents into pins are positive; all voltages are referenced to GND unless otherwise noted.

Note 4: For reset thresholds test conditions refer to the voltage threshold programming table in the Applications Information section.

Note 5: The output pins RST and RST have an internal pull-up to V<sub>MAX</sub> of typically -6µA. However, an external pull-up resistor may be used when faster rise time is required or for  $V_{\text{OH}}$  voltages greater than  $V_{\text{MAX}}$ 

Note 6: The input current to the three-state input pins are the pull-up and the pull-down current when the pins are either set to V1 or GND respectively. In the open state, the maximum leakage current to V1 or GND permissible is 10µA.

# TYPICAL PERFORMANCE CHARACTERISTICS

Specifications are at  $T_A = 25^{\circ}C$  unless otherwise noted.





# **TYPICAL PERFORMANCE CHARACTERISTICS**

Specifications are at  $T_A = 25^{\circ}C$  unless otherwise noted.



### **TYPICAL PERFORMANCE CHARACTERISTICS**

Specifications are at  $T_A = 25^{\circ}C$  unless otherwise noted.



RST Output Voltage Low (V<sub>OL</sub>) vs RST Pull-Down Current (I<sub>RST</sub>)



RST Output Voltage High (V<sub>OH</sub>) vs RST Output Source Current (I<sub>RST</sub>)





 $\begin{tabular}{l} \hline RST & Pull-Up & Current (I_{RST}) \\ vs & V_{MAX} \end{tabular}$ 



RST Output Voltage High (V<sub>OH</sub>) vs RST Output Source Current (I<sub>RST</sub>)





RST Pull-Up Current (I<sub>RST</sub>) vs V<sub>MAX</sub>



I<sub>S1</sub>, I<sub>TOL</sub> vs Temperature 20 S1 = TOL = V1 = 3.3V 19 18 17 ls1, lToL (µA) 16 15 14 13 12 11 10 -25 25 50 -50 75 100 0 TEMPERATURE (°C) 29067 G21



5

# TYPICAL PERFORMANCE CHARACTERISTICS

Specifications are at  $T_A = 25^{\circ}C$  unless otherwise noted.



### PIN FUNCTIONS (TS8 Package/DDB8 Package)

 $V_{CC}$  (Pin 1/Pin 4): Optional Power Supply Pin.  $V_{CC}$  powers and maintains the correct operation of the RST and RST pins in the complete absence of V1. If V1 is present, the greater of  $V_{CC}$  or V1 ( $V_{MAX}$ ) powers the internal circuitry and the reset outputs. Bypass this pin to ground with a 0.1µF (or greater) capacitor. Tie to V1 when no optional power is available.

**RST (Pin 2/Pin 3):** (LTC2906 Only) Reset Logic Output. When all voltage inputs are above the reset threshold for at least the programmed delay time, this pin pulls low. This pin has a weak pull up to  $V_{MAX}$  and may be pulled above  $V_{MAX}$  using an external pull-up.

**TMR (Pin 2/Pin 3):** (LTC2907 Only) Reset Delay Time Programming Pin. Attach an external capacitor ( $C_{TMR}$ ) to GND to set a reset delay time of 9ms/nF. Leaving the pin open generates a minimum delay of approximately 200 $\mu$ s. A 22nF capacitor will generate a 200ms reset delay time.

 $\overline{\textbf{RST}}$  (Pin 3/Pin 2): Inverted Reset Logic Output. Pulls low when either V1 or V<sub>ADJ</sub> is below the reset threshold and

holds low for programmed delay time after all voltage inputs are above threshold. This pin has a weak pull up to  $V_{\text{MAX}}$  and may be pulled above  $V_{\text{MAX}}$  using an external pull-up.

GND (Pin 4/Pin 1 and Pin 9): Ground.

**TOL (Pin 5/Pin 8):** Three-State Input for Supply Tolerance Selection (5%, 7.5% or 10%). Refer to Applications Information for tolerance selection chart (Table 3).

**S1 (Pin 6/Pin 7):** The Voltage Threshold Select Three-State Input. Connect to V1, GND or leave unconnected in open state to select one of three possible input threshold levels (refer to Table 1).

 $V_{ADJ}$  (Pin 7/Pin 6): Adjustable Voltage Input. Bypass this pin to ground with a 0.1  $\mu$ F (or greater) capacitor in a noisy environment.

**V1 (Pin 8/Pin 1):** Voltage Input 1. Select from 5V, 3.3V or 2.5V. Refer to Table 1 for details. The greater of (V1,  $V_{CC}$ ) is also the internal  $V_{CC}$  ( $V_{MAX}$ ). Bypass this pin to ground with a 0.1 $\mu$ F (or greater) capacitor.



29067

### **BLOCK DIAGRAM**







# TIMING DIAGRAM



# **APPLICATIONS INFORMATION**

### Supply Monitoring

The LTC2906/LTC2907 are low power, high accuracy dual supply monitoring circuits with an adjustable input and another input with selectable threshold. Reset delay is set to a nominal of 200ms for LTC2906 and is adjustable using an external capacitor for LTC2907.

The three-state input pin (S1) selects one of three possible threshold voltage levels for V1. Another three-state input pin sets the supply tolerance (5%, 7.5% or 10%). Both input voltages (V1 and  $V_{ADJ}$ ) must be above predetermined thresholds for the reset not to be invoked. The LTC2906/LTC2907 assert the reset outputs during power-up, power-down and brownout conditions on any one of the voltage inputs.

#### Power-Up

The greater of V1, V<sub>CC</sub> is the internal supply voltage (V<sub>MAX</sub>). V<sub>MAX</sub> powers the drive circuits for the RST pin. Therefore, as soon as V1 or V<sub>CC</sub> reaches 1V during power up, the RST output asserts low.

 $V_{MAX}$  also powers the drive circuits for the RST pin in the LTC2906. Therefore, RST weakly pulls high when either V1 or  $V_{CC}$  reaches at least 1V.

Threshold programming is complete, when V1 reaches at least 2.17V. After programming, if any one of the Vx inputs

falls below its programmed threshold,  $\overline{\text{RST}}$  asserts low (RST weakly pulls high) as long as  $V_{\text{MAX}}$  is at least 1V.

Once both V1 and  $V_{ADJ}$  inputs rise above their thresholds, an internal timer is started. After the programmed delay time,  $\overrightarrow{RST}$  weakly pulls high (RST asserts low).

#### Power-Down

On power-down, once either V1 or  $V_{ADJ}$  drops below its threshold, RST asserts logic low and RST weakly pulls high.  $V_{MAX}$  of at least 1V guarantees a logic low of 0.4V at RST.

#### **Auxiliary Power**

If an auxiliary power is available it can be connected to the V<sub>CC</sub> pin. Since the internal supply voltage (V<sub>MAX</sub>) is the greater of V1, V<sub>CC</sub>; a V<sub>CC</sub> of at least 1V guarantees logic low of 0.4V at RST for voltage inputs (V1 and/or V<sub>ADJ</sub>) down to 0V.

#### **Programming Pins**

The two three-state input pins, S1 and TOL, should be connected to GND, V1 or left unconnected during normal operation. Note that when left unconnected, the maximum leakage current allowable from the pin to either GND or V1 is  $10\mu$ A.



# APPLICATIONS INFORMATION

In margining application, the three-state input pins can be driven using a three-state buffer. Note however, the low and high output of the three-state buffer has to satisfy the V<sub>IL</sub> and V<sub>IH</sub> of the three-state pin listed in the Electrical Characteristics Table. Moreover, when the three-state buffer is in the high impedance state, the maximum leakage current allowed from the pin to either GND or V1 is  $10\mu$ A.

#### **Monitor Programming**

Connecting S1 to either GND, or V1, or leaving it in open state selects the LTC2906/LTC2907 V1 input voltage threshold. Table 1 shows the three possible selections of V1 nominal input voltage and their corresponding S1 connection.

| Table 1 | . Supply | Selection | Programming |
|---------|----------|-----------|-------------|
|---------|----------|-----------|-------------|

| V1  | <b>S1</b> |
|-----|-----------|
| 5.0 | V1        |
| 3.3 | OPEN      |
| 2.5 | GND       |

Note: Open = open circuit or driven by a three-state buffer in high impedance state with leakage current less than  $10\mu A$ .

The noninverting input on the  $V_{ADJ}$  comparator is set to 0.5V when the TOL pin is set high (5% tolerance) (Figure 1) and the high impedance inverting input directly ties to the  $V_{ADJ}$  pin.



Figure 1. Setting the Adjustable Trip Point

In a typical application, the  $V_{ADJ}$  pin connects to a tap point on an external resistive divider between the positive voltage being monitored and ground. The following formula obtains R1 resistor value for a particular value of R2 and a desired trip voltage at 5% tolerance:

$$R1 = \left(\frac{V_{TRIP(5\%)}}{0.5V} - 1\right)R2$$

R2 =100k $\Omega$  is recommended. Once the resistor divider is set in the 5% tolerance mode, there is no need to change the divider for the other tolerance modes (7.5%, 10%) because the internal reference at the noninverting input on the V<sub>ADJ</sub> comparator is scaled accordingly, moving the trip point in 2.5% decrements.

Table 2 shows suggested 1% resistor values for various adjustable applications.

| V <sub>SUPPLY</sub> (V) | V <sub>TRIP</sub> (V) | R1 (kΩ) | <b>R2 (k</b> Ω) |
|-------------------------|-----------------------|---------|-----------------|
| 12                      | 11.25                 | 2150    | 100             |
| 10                      | 9.4                   | 1780    | 100             |
| 8                       | 7.5                   | 1400    | 100             |
| 7.5                     | 7                     | 1300    | 100             |
| 6                       | 5.6                   | 1020    | 100             |
| 5                       | 4.725                 | 845     | 100             |
| 3.3                     | 3.055                 | 511     | 100             |
| 3                       | 2.82                  | 464     | 100             |
| 2.5                     | 2.325                 | 365     | 100             |
| 1.8                     | 1.685                 | 237     | 100             |
| 1.5                     | 1.410                 | 182     | 100             |
| 1.2                     | 1.120                 | 124     | 100             |
| 1                       | 0.933                 | 86.6    | 100             |
| 0.9                     | 0.840                 | 68.1    | 100             |
| 0.8                     | 0.750                 | 49.9    | 100             |
| 0.7                     | 0.655                 | 30.9    | 100             |
| 0.6                     | 0.561                 | 12.1    | 100             |

|       | -  |           |       |          |        |         |                         |
|-------|----|-----------|-------|----------|--------|---------|-------------------------|
| Table | 2. | Suggested | 1%    | Resistor | Values | for the | V <sub>ADJ</sub> Inputs |
|       |    |           | - / - |          |        |         | - ADJ                   |

#### **Tolerance Programming**

The three-state input pin TOL, programs the common supply tolerance for both V1 and  $V_{ADJ}$  input voltages (5%, 7.5% or 10%). The larger the tolerance the lower the trip threshold. Table 3 shows the tolerances selection corresponding to a particular connection at the TOL pin.

| TOLERANCE | TOL  |
|-----------|------|
| 5%        | V1   |
| 7.5%      | OPEN |
| 10%       | GND  |



# **APPLICATIONS INFORMATION**

### Threshold Accuracy

Reset threshold accuracy is of the utmost importance in a supply sensitive system. Ideally such a system should not reset while supply voltages are within a specified margin below the rated nominal level. Both of the LTC2906/LTC2907 inputs have the same relative threshold accuracy. The specification for LTC2906/LTC2907 is  $\pm 1.5\%$  of the programmed nominal input voltage (over the full operating temperature range).

For example, when the LTC2906/LTC2907 are programmed to handle a 5V input with 10% tolerance (S1 = V1 and TOL = GND, refer to Table 1 and Table 3), it does not issue a reset command when V1 is above 4.5V. The typical 10% trip threshold is at 11.5% below the nominal input voltage level. Therefore, the typical trip threshold for the 5V input is 4.425V. With  $\pm$ 1.5% accuracy, the trip threshold range is 4.425V  $\pm$ 75mV over temperature (i.e. 10% to 13% below 5V). This implies that the monitored system must operate reliably down to 4.35V or 13% below 5V over temperature.

The same system using a supervisor with only  $\pm 2.5\%$  accuracy needs to work reliably down to 4.25V ( $4.375V \pm 125mV$ ) or 15% below 5V, requiring the monitored system to work over a much wider operating voltage range.

In any supervisory application, supply noise riding on the monitored DC voltage can cause spurious resets, particularly when the monitored voltage is near the reset threshold. A less desirable but common solution to this problem is to introduce hysteresis around the nominal threshold. Notice however, this hysteresis introduces an error term in the threshold accuracy. Therefore, a  $\pm 2.5\%$  accurate monitor with  $\pm 1\%$  hysteresis is equivalent to a  $\pm 3.5\%$  monitor with no hysteresis.

The LTC2906/LTC2907 take a different approach to solve this problem of supply noise causing spurious reset. The first line of defense against this spurious reset is a first order low pass filter at the output of the comparator. Thus, the comparator output goes through a form of integration before triggering the output logic. Therefore, any kind of transient at the input of the comparator needs to be of sufficient magnitude and duration before it can trigger a change in the output logic.

The second line of defense is the programmed delay time  $t_{RST}$  (200ms for LTC2906 and adjustable using an external capacitor for LTC2907). This delay will eliminate the effect of any supply noise, whose frequency is above 1/ $t_{RST}$ , on the  $\overline{RST}$  and RST output.

When either V1 or  $V_{ADJ}$  drops below its programmed threshold, the RST pin asserts low (RST weakly pulls high). When the supply recovers above the programmed threshold, the reset-pulse-generator timer starts counting.

If the supply remains above the programmed threshold when the timer finishes counting, the RST pin weakly pulls high (RST asserts low). However, if the supply falls below the programmed threshold any time during the period when the timer is still counting, the timer resets and starts fresh when the supply next rises above the programmed threshold.

Note that this second line of defense is only effective for a rising supply and does not affect the sensitivity of the system to a falling supply. Therefore, the first line of defense that works for both cases of rising and falling is necessary. These two approaches prevent spurious reset caused by supply noise without sacrificing the threshold accuracy.

### Selecting the Reset Timing Capacitor

The reset time-out period for LTC2907 is adjustable in order to accommodate a variety of microprocessor applications. Connecting a capacitor,  $C_{TMR}$ , between the TMR pin and ground sets the reset time-out period,  $t_{RST}$ . The following formula determines the value of capacitor needed for a particular reset time-out period:

$$C_{TMR} = t_{RST} \bullet 110 \bullet 10^{-9} [F/s]$$

For example, using a standard capacitor value of 22nF gives a 200ms delay.

The graph in Figure 2 shows the desired delay time as a function of the value of the timer capacitor that should be used:



### **APPLICATIONS INFORMATION**



Figure 2. Reset Time-Out Period vs Capacitance

Leaving the TMR pin open with no external capacitor generates a reset time-out of approximately 200 $\mu$ s. For long reset time-out, the only limitation is the availability of a large value capacitor with low leakage. The TMR capacitor will never charge if the leakage current exceeds the TMR charging current of 2.1 $\mu$ A (typical).

### RST and $\overline{\text{RST}}$ Output Characteristics

The DC characteristics of the RST and  $\overrightarrow{\text{RST}}$  pull-up and pull-down strength are shown in the Typical Performance Characteristics section. Both RST and  $\overrightarrow{\text{RST}}$  have a weak internal pull-up to V<sub>MAX</sub> and a strong pull-down to ground.

The weak pull-up and strong pull-down arrangement allows these two pins to have open-drain behavior while possessing several other beneficial characteristics.

The weak pull-ups eliminate the need for external pull-up resistors when the rise time on these pins is not critical. On the other hand, the open-drain  $\overrightarrow{RST}$  configuration allows for wired-OR connections and can be useful when more than one signal needs to pull-down on the  $\overrightarrow{RST}$  line.

As noted in the Power-Up and Power-Down sections, the circuits that drive RST and  $\overrightarrow{RST}$  are powered by  $V_{MAX} = MAX (V1, V_{CC})$ . During fault condition,  $V_{MAX}$  of at least 1V guarantees a maximum  $V_{OL} = 0.4V$  at  $\overrightarrow{RST}$ . However, at  $V_{MAX} = 1V$  the weak pull-up current on RST is barely turned on. Therefore, an external pull-up resistor of no more than 100k is recommended on the RST pin if the state and pull-up strength of the RST pin is crucial at very low  $V_{MAX}$ .

Note however, by adding an external pull-up resistor, the pull-up strength on the RST pin is increased. Therefore, if it is connected in a wired-OR connection, the pull-down strength of any single device needs to accommodate this additional pull-up strength.

#### **Output Rise and Fall Time Estimation**

The RST and  $\overrightarrow{RST}$  output have strong pull-down capability. The following formula estimates the output fall time (90% to 10%) for a particular external load capacitance (C<sub>LOAD</sub>):

$$t_{FALL} \approx 2.2 \bullet R_{PD} \bullet C_{LOAD}$$

where  $R_{PD}$  is the on-resistance of the internal pull-down transistor estimated to be typically  $40\Omega$  at  $V_{MAX}$  >1V, at room temperature (25°C), and  $C_{LOAD}$  is the external load capacitance on the pin. Assuming a 150pF load capacitance, the fall time is about 13ns.

The rise time on the RST and  $\overrightarrow{\text{RST}}$  pins is limited by weak internal pull-up current sources to V<sub>MAX</sub>. The following formula estimates the output rise time (10% to 90%) at the RST and  $\overrightarrow{\text{RST}}$  pins:

$$t_{RISE} \approx 2.2 \bullet R_{PU} \bullet C_{LOAD}$$

where  $R_{PU}$  is the on-resistance of the pull-up transistor. Notice that this pull-up transistor is modeled as a  $6\mu A$  current source in the Block Diagram as a typical representation.

The on-resistance as a function of the  $V_{MAX} = MAX$  (V1,  $V_{CC}$ ) voltage (for  $V_{MAX} > 1V$ ) at room temperature is estimated as follows:

$$\mathsf{R}_{\mathsf{PU}} = \frac{6 \bullet 10^5}{\mathsf{MAX}(\mathsf{V1},\mathsf{V}_{\mathsf{CC}}) - 1\mathsf{V}}\Omega$$

At  $V_{MAX} = 3.3V$ ,  $R_{PU}$  is about 260k. Using 150pF for load capacitance, the rise time is 86 $\mu$ s. A smaller external pullup resistor maybe used if the output needs to pull up faster and/or to a higher voltage. For example, the rise time reduces to 3.3 $\mu$ s for a 150pF load capacitance, when using a 10k pull-up resistor.

290671

### **TYPICAL APPLICATIONS**

5V, 3.3V Supply Monitor, 5% Tolerance with LED Power Good Indicator



3.3V, 1.8V Monitor, 7.5% Tolerance with an Auxiliary 5V Supply (5V Not Monitored)





### **TYPICAL APPLICATIONS**



2.5V, 1V Monitor, 10% Tolerance with LED Undervoltage Indicator and 5V High Availability Auxiliary Supply (5V Not Monitored)

Dual Supply Monitor with Hysteresis, 5% Tolerance (Supplies Rising), 10% Tolerance (After RST Goes Low)



#### Dual Supply Monitor for Tracked/Sequenced Supply



# PACKAGE DESCRIPTION



**DDB Package** 8-Lead Plastic DFN (3mm × 2mm) (Reference LTC DWG # 05-08-1702)

NOTE: 1. DRAWING CONFORMS TO VERSION (WECD-1) IN JEDEC PACKAGE OUTLINE M0-229 2. DRAWING NOT TO SCALE

DRAWING NOT TO SCALE
ALL DIMENSIONS ARE IN MILLIMETERS
DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE

5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE





### PACKAGE DESCRIPTION



TS8 Package 8-Lead Plastic TS0T-23 (Pafarance LTC DWC # 05-09-1627)

- 4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR
- 5. MOLD FLASH SHALL NOT EXCEED 0.254mm
- 6. JEDEC PACKAGE REFERENCE IS MO-193

