

# LTC3330

### FEATURES DESCRIPTION Nanopower Buck-Boost DC/DC with Energy Harvesting Battery Life Extender

- **n** Dual Input, Single Output DC/DCs with Input **Prioritizer**
	- Energy Harvesting Input: 3.0V to 19V Buck DC/DC
	- Primary Cell Input: 1.8V to 5.5V Buck-Boost DC/DC
- Zero Battery I<sub>O</sub> When Energy Harvesting Source is **Available**
- <sup>n</sup> **Ultralow Quiescent Current: 750nA at No-Load**
- Low Noise LDO Post Regulator
- Integrated Supercapacitor Balancer
- Up to 50mA of Output Current
- Programmable DC/DC and LDO Output Voltages, Buck UVLO, and Buck-Boost Peak Input Current
- Integrated Low Loss Full-Wave Bridge Rectifier
- n Input Protective Shunt: Up to 25mA at  $V_{IN} \geq 20V$
- 5mm  $\times$  5mm QFN-32 Package

## **APPLICATIONS**

- Energy Harvesting
- Solar Powered Systems with Primary Cell Backup
- Wireless HVAC Sensors and Security Devices
- 

### The [LTC®3330](http://www.linear.com/LTC3330) integrates a high voltage energy harvesting power supply plus a DC/DC converter powered by a primary cell battery to create a single output supply for alternative energy applications. The energy harvesting power supply, consisting of an integrated full-wave bridge rectifier and a high voltage buck converter, harvests energy from piezoelectric, solar, or magnetic sources. The primary cell input powers a buck-boost converter capable of operation down to 1.8V at its input. Either DC/DC converter can deliver energy to a single output. The buck operates when harvested energy is available, reducing the quiescent current draw on the battery to essentially zero, thereby extending the life of the battery. The buck-boost powers  $V_{\text{OUT}}$  only when harvested energy goes away.

A low noise LDO post regulator and a supercapacitor balancer are also integrated, accommodating a wide range of output storage configurations. Voltage and current settings for both inputs and outputs are programmable via pin-strapped logic inputs. The LTC3330 is available in a 5mm × 5mm QFN-32 package.

Mobile Asset Tracking  $\sigma$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and PowerPath is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.



## TYPICAL APPLICATION



1

## ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

#### $\overline{V}$ **(Note 1)**





## ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: <http://www.linear.com/leadfree/>

For more information on tape and reel specifications, go to: <http://www.linear.com/tapeandreel/>



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified operating

**junction temperature range, otherwise specifications are at TA = 25°C (Note 2). VIN = 5V, BAT = 3.6V, SCAP = OV, LDO\_IN = 0V unless otherwise specified.**



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified operating

**junction temperature range, otherwise specifications are at TA = 25°C (Note 2). VIN = 5V, BAT = 3.6V, SCAP = OV, LDO\_IN = 0V unless otherwise specified.**



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified operating

**junction temperature range, otherwise specifications are at TA = 25°C (Note 2). VIN = 5V, BAT = 3.6V, SCAP = OV, LDO\_IN = 0V unless otherwise specified.**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3330E is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTC3330E is guaranteed to meet specifications from 0°C to 85°C. The LTC3330I is guaranteed over the –40°C to 125°C operating junction temperature range. Note that the maximum ambient temperature

consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.

**Note 3:**  $T_J$  is calculated from the ambient  $T_A$  and power dissipation PD according to the following formula:  $T_J = T_A + (P_D \cdot \theta_{JA})$ .

**Note 4:** Dynamic supply current is higher due to gate charge being delivered at the switching frequency.

**Note 5:** The PGVOUT Rising threshold is equal to the sleep threshold. See V<sub>OUT</sub> specification.



5







103 102 101 APPLIES TO EACH UVLO SETTING



**Total Bridge Rectifier Drop vs** 





UVLO Threshold vs Temperature *V***<sub>SHUNT</sub> vs Temperature <b>IVOUT** vs Temperature



 $0 - 55$ BRIDGE LEAKAGE (nA) 20 18 14 10 16 12 6 8 4 2  $V_{IN}$  = 18V, LEAKAGE AT AC1 OR AC2

TEMPERATURE (°C)

8035 125

–10 35 80 125 170

3330 G08

**Bridge Leakage vs Temperature Bridge Frequency Response** 





#### TYPICAL PERFORMANCE CHARACTERISTICS  $T_A = 25^\circ \text{C}$ , unless otherwise noted.







3.05 SLEEP THRESHOLD











### **RDS(ON) of Buck-Boost PMOS/NMOS**  vs Temperature, 250mA I<sub>PFAK</sub> Setting



3330fc

7



## TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^\circ \text{C}$ , unless otherwise noted.



 $L = 22 \mu H$ ,  $C_{OUT} = 100 \mu F$ 

3330fc

3330 G26

3330 G25

For more information [www.linear.com/LTC3330](http://www.linear.com/LTC3330)



**Buck-Boost Load Step Response Buck Load Step Response**

 $-50$ 

200 210

IPEAK\_BUCK (mA)

PEAK\_BUCK (MA)



C<sub>OUT</sub> = 100µF, L = 22µF<br>LOAD STEP FROM 1mA TO 50mA



2ms/DIV 3330 G32

C<sub>OUT</sub> = 100µF, L = 22µF<br>LOAD STEP FROM 1mA TO 50mA

 $V_{IN}$  = 18V,  $V_{OUIT}$  = 3.3V

OUTPUT VOLTAGE

LOAD





#### **Prioritizer Buck-Boost to Buck Transition**



VIN TRANSITIONS 17V TO 18V, UV[3:0] = 1110  $BAT = 4.1V$ ,  $V_{OUT} = 3.3V$  $I_{\text{LOAD}} = 50 \text{mA}$ ,  $C_{\text{OUT}} = 100 \mu\text{F}$ ,  $L_{\text{BUCH}} = 22 \mu\text{H}$  $L_{\text{BUCH-BOOST}} = 22\mu H$ 

**Buck Efficiency vs V<sub>IN</sub> for ILOAD = 100mA, L = 100µH**











**Buck-Boost Efficiency vs ILOAD, 5mA IPEAK Setting** 100 90 80 70 EFFICIENCY (%) EFFICIENCY (%) 60 50

**VOUT = 1.8V, 250mA IPEAK Setting** 100 L = 22uH, DCR =  $0.36\Omega$ 90 80 EFFICIENCY (%) EFFICIENCY (%) 70 60

**Buck-Boost Efficiency vs BAT for** 





**VOUT = 3.3V, 250mA IPEAK Setting** 100 L = 22µH, DCR =  $0.36\Omega$ 90 80 EFFICIENCY (%) EFFICIENCY (%) 70 60 LOAD CURRENT  $50mA$ 100µA 50  $--- 50<sub>µ</sub>A$  $--- 20uA$  $- - - - 10\mu A$  $-\cdots - 5\mu A$  $^{40}$  $^{1.8}$ 2.2 2.6 3 3.4 3.8 4.2 4.6 5 BAT (V)

**Buck-Boost Efficiency vs BAT for** 

**Buck-Boost Efficiency vs BAT for VOUT = 3.3V, 5mA IPEAK Setting**

3330 G41



**Buck-Boost Efficiency vs BAT for** 

ILOAD (A)

1µ 10µ 100µ 1m

 $-1.8V$  $-2.5V$  $- - 3.3V$  $- 5V$ 

V<sub>OUT</sub> SETTING

3330 G39

 $BAT = 3.6V$  $L = 1000\mu H$ DCR =  $5.1\Omega$ 

 $\pm 1$ 



**Buck-Boost Efficiency vs BAT for**   $V_{\text{OUT}} = 5V$ , 5mA I<sub>PEAK</sub> Setting









**LDO Start-Up**



**LDO Load Step**



11



## PIN FUNCTIONS

**BAL (Pin 1):** Supercapacitor Balance Point. The common node of a stack of two supercapacitors is connected to BAL. A source/sink balancing current of up to 10mA is available. Tie BAL along with SCAP to GND to disable the balancer and its associated quiescent current.

**SCAP (Pin 2):** Supply and Input for Supercapacitor Balancer. Tie the top of a 2-capacitor stack to SCAP and the middle of the stack to BAL to activate balancing. Tie SCAP along with BAL to GND to disable the balancer and its associated quiescent current.

**VIN2 (Pin 3):** Internal Low Voltage Rail to Serve as Gate Drive for Buck NMOS Switch. Connect a 4.7µF (or larger) capacitor from  $V_{1N2}$  to GND. This pin is not intended for use as an external system rail.

**UV3, UV2, UV1, UV0 (Pins 4, 5, 6, 7):** UVLO Select Bits for the Buck Switching Regulator. Tie high to  $V_{IN2}$  or low to GND to select the desired UVLO rising and falling thresholds (see Table 4). The UVLO falling threshold must be greater than the selected  $V_{\text{OUT}}$  regulation level. Do not float.

**AC1 (Pin 8):** Input Connection for Piezoelectric Element, Other AC Source, or current limited DC source (used in conjunction with AC2 for differential AC inputs).

**AC2 (Pin 9):** Input Connection for Piezoelectric Element, Other AC Source, or current limited DC source (used in conjunction with AC1 for differential AC inputs).

**VIN (Pin 10):** Rectified Input Voltage. A capacitor on this pin serves as an energy reservoir and input supply for the buck regulator. The  $V_{IN}$  voltage is internally clamped to a maximum of 20V (typical).

**CAP (Pin 11):** Internal Rail Referenced to  $V_{IN}$  to Serve as Gate Drive for Buck PMOS Switch. Connect a 1μF (or larger) capacitor between CAP and  $V_{IN}$ . This pin is not intended for use as an external system rail.

**SW (Pin 12):** Switch Node for the Buck Switching Regulator. Connect a 22µH or greater external inductor between this node and  $V_{\text{OUT}}$ .

**VOUT (Pin 13):** Regulated Output Voltage Derived from the Buck or Buck-Boost Switching Regulator.

**SWB (Pin 14):** Switch Node for the Buck-Boost Switching Regulator. Connect an external inductor (value in Table 3) between this node and SWA.

**SWA (Pin 15):** Switch Node for the Buck-Boost Switching Regulator. Connect an external inductor (value in Table 3) between this node and SWB.

**BAT (Pin 16):** Battery Input. BAT serves as the input to the buck-boost switching regulator.





### PIN FUNCTIONS

**IPK0, IPK1, IPK2 (Pins 17, 18, 19):** I<sub>PEAK\_BB</sub> Select Bits for the Buck-Boost Switching Regulator. Tie high to  $V_{1N3}$ or low to GND to select the desired I<sub>PEAK</sub> BB (see Table 3). Do not float.

**LDO\_OUT (Pin 20):** Regulated LDO Output. This output can be used as a quiet supply. One of the eight settings provides for a current limited switched output where LDO  $OUT = LDO$  IN.

**LDO\_IN (Pin 21):** Input Voltage for the LDO regulator.

**LDO2, LDO1, LDO0 (Pins 22, 23, 24):** LDO Voltage Select Bits. Tie high to LDO\_IN or low to GND to select the desired LDO\_OUT voltage (see Table 2). Do not float.

**LDO\_EN(Pin 25):** LDO Enable Input. Active high input with logic levels referenced to LDO\_IN. Do not float.

**VIN3 (Pin 26):** Internal Low Voltage Rail Used by the Prioritizer. Logic high reference for IPK[2:0] and OUT[2:0]. Connect a 1µF (or larger) capacitor from  $V_{1N3}$  to GND. This pin is not intended for use as an external system rail.

**PGLDO (Pin 27):** Power Good Output for LDO\_OUT. Logic level output referenced to an internal maximum rail (see Operation). PGLDO transitioning high indicates 92%(typical) regulation has been reached on LDO\_OUT. PGLDO remains high until LDO\_OUT falls to 90% (typical) of the programmed regulation point.

**PGVOUT (Pin 28):** Power Good Output for V<sub>OUT</sub>. Logic level output referenced to an internal maximum rail (see Operation). PGVOUT transitioning high indicates regulation has been reached on  $V_{\text{OUT}}$  ( $V_{\text{OUT}}$  = Sleep Rising). PGVOUT remains high until  $V_{OUT}$  falls to 92% (typical) of the programmed regulation point.

**EH\_ON (Pin 29):** Switcher Status. Logic level output referenced to  $V_{1N3}$ . EH\_ON is high when the buck switching regulator is in use. It is pulled low when the buck-boost switching regulator is in use.

**OUT0, OUT1, OUT2 (Pins 30, 31, 32):**  $V_{OUT}$  Voltage Select Bits. Tie high to  $V_{1N3}$  or low to GND to select the desired  $V_{\text{OUT}}$  (see Table 1). Do not float.

**GND (Exposed Pad Pin 33):** Ground. The exposed pad must be connected to a continuous ground plane on the second layer of the printed circuit board by several vias directly under the LTC3330.



3330f

## BLOCK DIAGRAM







### **Modes of Operation**

The following four tables detail all programmable settings on the LTC3330.

### **Table 1. Output Voltage Selection**





### **Table 4. V<sub>IN</sub> UVLO Threshold Selection**



#### **Table 2. LDO Voltage Selection**



### **OVERVIEW**

The LTC3330 combines a buck switching regulator and a buck-boost switching regulator to produce an energy harvesting solution with battery backup. The converters are controlled by a prioritizer that selects which converter to use based on the availability of a battery and/or harvestable energy. If harvested energy is available the buck regulator is active and the buck-boost is OFF. With an optional LDO and supercapacitor balancer and an array of different configurations the LTC3330 suits many applications.

### **BUCK CONVERTER**

The synchronous buck converter is an ultralow quiescent current power supply tailored to energy harvesting applications. It is designed to interface directly to a piezoelectric or alternative A/C power source, rectify the input voltage, and store harvested energy on an external capacitor while maintaining a regulated output voltage. It can also bleed off any excess input power via an internal protective shunt regulator.

### **INTERNAL BRIDGE RECTIFIER**

An internal full-wave bridge rectifier accessible via the differential AC1 and AC2 inputs rectifies AC sources such as those from a piezoelectric element. The rectified output is stored on a capacitor at the  $V_{IN}$  pin and can be used as an energy reservoir for the buck converter. The bridge rectifier has a total drop of about 800mV at typical piezo-generated currents (~10μA), but is capable of carrying up to 50mA. Either side of the bridge can be operated independently as a single-ended AC or DC input.

### **BUCK UNDERVOLTAGE LOCKOUT (UVLO)**

When the voltage on  $V_{IN}$  rises above the UVLO rising threshold the buck converter is enabled and charge is transferred from the input capacitor to the output capacitor. When the input capacitor voltage is depleted below the UVLO falling threshold the buck converter is disabled. These thresholds can be set according to Table 4 which offers UVLO rising thresholds from 4V to 18V with large or small hysteresis windows. This allows for programming of the UVLO window near the peak power point of the input source. Extremely low quiescent current (450nA typical) in UVLO allows energy to accumulate on the input capacitor in situations where energy must be harvested from low power sources.

### **INTERNAL RAIL GENERATION (CAP, V<sub>IN2</sub>, V<sub>IN3</sub>)**

Two internal rails, CAP and  $V_{1N2}$ , are generated from  $V_{1N}$ and are used to drive the high side PMOS and low side NMOS of the buck converter, respectively. Additionally the  $V_{\text{IN2}}$  rail serves as logic high for the UVLO threshold select bits UV[3:0]. The  $V_{\text{IN}}$  rail is regulated at 4.8V above GND while the CAP rail is regulated at 4.8V below  $V_{IN}$ . These are not intended to be used as external rails. Bypass capacitors are connected to the CAP and  $V_{1N2}$  pins to serve as energy reservoirs for driving the buck switches. When  $V_{IN}$ is below 4.8V,  $V_{1N2}$  is equal to  $V_{1N}$  and CAP is held at GND. Figure 1 shows the ideal  $V_{IN}$ ,  $V_{IN2}$  and CAP relationship.



**Figure 1. Ideal VIN, VIN2 and CAP Relationship**

 $V_{1N3}$  is an internal rail used by the buck and the buck-boost. When the LTC3330 runs the buck  $V_{1N3}$  will be a Schottky diode drop below  $V_{1N2}$ . When it runs the buck-boost  $V_{1N3}$ is equal to BAT.

### **BUCK OPERATION**

3330fc The buck regulator uses a hysteretic voltage algorithm to control the output through internal feedback from the  $V_{\text{OUT}}$  sense pin. The buck converter charges an output capacitor through an inductor to a value slightly higher than the regulation point. It does this by ramping the inductor current up to I<sub>PEAK BUCK</sub> through an internal



PMOS switch and then ramping it down to 0mA through an internal NMOS switch. This efficiently delivers energy to the output capacitor. The ramp rate is determined by  $V_{IN}$ ,  $V_{OIII}$ , and the inductor value. When the buck brings the output voltage into regulation the converter enters a low quiescent current sleep state that monitors the output voltage with a sleep comparator. During this operating mode load current is provided by the output capacitor. When the output voltage falls below the regulation point the buck regulator wakes up and the cycle repeats. This hysteretic method of providing a regulated output reduces losses associated with FET switching and maintains an output at light loads. The buck delivers a minimum of 100mA of average load current when it is switching.  $V_{OUT}$ can be set from 1.8V to 5V via the output voltage select bits, OUT[2:0] (see Table 1).

When the sleep comparator senses that the output has reached the sleep threshold the buck converter may be in the middle of a cycle with current still flowing through the inductor. Normally both synchronous switches would turn off and the current in the inductor would freewheel to zero through the NMOS body diode, but the NMOS switch is kept on to prevent the conduction loss that would occur in the diode if the NMOS were off. If the PMOS is on when the sleep comparator trips the NMOS will turn on immediately in order to ramp down the current. If the NMOS is on it will be kept on until the current reaches zero.

Though the quiescent current when the buck is switching is much greater than the sleep quiescent current, it is still a small percentage of the average inductor current which results in high efficiency over most load conditions. The buck operates only when sufficient energy has been accumulated in the input capacitor and the length of time the converter needs to transfer energy to the output is much less than the time it takes to accumulate energy. Thus, the buck operating quiescent current is averaged over a long period of time so that the total average quiescent current is low. This feature accommodates sources that harvest small amounts of ambient energy.

### **BUCK-BOOST CONVERTER**

The buck-boost uses the same hysteretic voltage algorithm as the buck to control the output,  $V_{\text{OUT}}$ , with the same sleep comparator. The buck-boost has three modes of operation: buck, buck-boost, and boost. An internal mode comparator determines the mode of operation based on BAT and  $V_{\text{OUT}}$ . Figure 2 shows the four internal switches of the buck-boost converter. In each mode the inductor current is ramped up to  $I_{PEAK-BB}$ , which is programmable via the IPK[2:0] bits and ranges from 5mA to 250mA (see Table 3).



**Figure 2: Buck-Boost Power Switches**

In BUCK mode M4 is always on and M3 is always off. The inductor current is ramped up through M1 to  $I_{\text{PFAK-BB}}$  and down to 0mA through M2. In boost mode M1 is always on and M2 is always off. The inductor current is ramped up to  $I_{PEAK~BB}$  when M3 is on and is ramped down to 0mA when M4 is on as  $V_{\text{OUT}}$  is greater than BAT in boost mode. Buck-boost mode is very similar to boost mode in that M1 is always on and M2 is always off. If BAT is less than  $V_{\text{OUT}}$  the inductor current is ramped up to  $I_{\text{PEAK-BB}}$ through M3. When M4 turns on the current in the inductor will start to ramp down. However, because BAT is close to  $V_{\text{OUT}}$  and M1 and M4 have finite on-resistance the current ramp will exhibit a slow exponential decay, lowering the average current delivered to  $V_{\text{OUT}}$ . For this reason the lower current threshold is set to I<sub>PEAK\_BB</sub>/2 in buck-boost mode to maintain high average current to the load. If BAT is greater than  $V_{\text{OUT}}$  in buck-boost mode the inductor current still ramps up to  $I_{PEAK-BB}$  and down to  $I_{PEAK-BB}/2$ . It can still ramp down if BAT is greater than  $V_{\text{OUT}}$  because the final value of the current in the inductor would be  $(V_{IN} - V_{OUT})$ / (R<sub>ON1</sub> + R<sub>ON4</sub>). If BAT is exactly I<sub>PEAK</sub> BB<sup>/</sup>  $2\cdot(R_{OM1} + R_{OM4})$  above V<sub>OUT</sub> the inductor current will



not reach the  $I_{PFAK-BB}/2$  threshold and switches M1 and M4 will stay on all the time. For higher BAT voltages the mode comparator will switch the converter to buck mode. M1 and M4 will remain on for BAT voltages up to  $V_{OUT}$  + IPEAK BB<sup>•</sup>(R<sub>ON1</sub> + R<sub>ON4</sub>). At this point the current in the inductor is equal to  $I_{PEAK-BB}$  and the  $I_{PEAK-BB}$  comparator will trip turning off M1 and turning on M2 causing the inductor current to ramp down to IZERO, completing the transition from buck-boost mode to buck mode.

### **VOUT Power Good**

A power good comparator is provided for the  $V_{\text{OUT}}$  output. It transitions high the first time the LTC3330 goes to sleep, indicating that  $V_{\text{OUT}}$  has reached regulation. It transitions low when  $V_{\text{OUT}}$  falls to 92% (typical) of its value at regulation. The PGVOUT output is referenced to an internal rail that is generated to be the highest of  $V_{1N2}$ , BAT, and  $V_{0|U}$ less a Schottky diode drop.

### **Prioritizer**

The input prioritizer on the LTC3330 decides whether to use the energy harvesting input or the battery input to power  $V_{\text{OUT}}$ . If a battery is powering the buck-boost converter and harvested energy causes a UVLO rising transition on  $V_{IN}$ , the prioritizer will shut off the buck-boost and turn on the buck, orchestrating a smooth transition that maintains regulation of  $V_{OUIT}$ . When harvestable energy disappears, the prioritizer will first poll the battery voltage. If the battery voltage is above 1.8V the prioritizer will switch back to the buck-boost while maintaining regulation. If the battery voltage is below 1.8V the buck-boost is not enabled and  $V_{\text{OUT}}$  cannot be supported until harvestable energy is again available. If either BAT or  $V_{\text{IN}}$  is grounded, the prioritizer allows the other input to run if its input is high enough for operation. The specified quiescent current in UVLO is valid upon start-up of the  $V_{IN}$  input and when the battery has taken over regulation of the output. If the battery is less than 1.8V when UVLO is entered and the prioritizer does not enable the buck-boost several hundred nanoamperes of additional quiescent current will appear on  $V_{\text{IN}}$ .

When the prioritizer selects the  $V_{IN}$  input the current on the BAT input drops to zero. However, if the voltage on BAT is higher than  $V_{1N2}$ , a fraction of the  $V_{1N}$  quiescent current will appear on BAT due to internal level shifting. This only affects a small range of battery voltages and UVLO settings.

A digital output, EH\_ON, is low when the prioritizer has selected the BAT input and is high when the prioritizer has selected the  $V_{IN}$  input. The EH\_ON output is referenced to VIN3.

### **Low Drop Out Regulator**

An integrated low drop out regulator (LDO) is available with its own input, LDO IN. It will regulate LDO OUT to seven different output voltages based on the LDO[2:0] pins. An eighth mode is provided to turn the LDO into a currentlimited switch in which the PMOS is always on. LDO\_EN enables the LDO when high and when low eliminates all quiescent current on LDO\_IN. The LDO is designed to provide 50mA over a range of LDO\_IN and LDO\_OUT combinations. A current limit set above 50mA is available to dial back the current if the output is grounded or the load demands more than 50mA. The LDO also features a 1ms soft-start for smooth output start-up.

A power good signal on the PGLDO pin indicates when the voltage at LDO\_OUT rises above 92% (typical) of its final value, or after tripped, when the LDO\_OUT falls below 90% of that value. The PGLDO output is referenced to an internal rail that is generated to be the highest of  $V_{IN2}$ , BAT, and  $V_{\text{OUT}}$  less a Schottky diode drop.

### **Supercapacitor Balancer**

An integrated supercapacitor balancer with 150nA of quiescent current is available to balance a stack of two supercapacitors. Typically the input, SCAP, will tie to  $V_{\text{OUT}}$  to allow for increased energy storage at  $V_{\text{OUT}}$  with supercapacitors. The BAL pin is tied to the middle of the stack and can source and sink 10mA to regulate the BAL pin's voltage to half that of the SCAP pin's voltage. To disable the balancer and its associated quiescent current the SCAP and BAL pins can be tied to ground.



The LTC3330 allows for energy harvesting from a variety of alternative energy sources in order to extend the life of a battery powered wireless sensor system. The extremely low quiescent current of the LTC3330 facilitates harvesting from sources generating only microamps of current. The onboard bridge rectifier is suitable for AC piezoelectric or electromagnetic sources as well as providing reverse protection for DC sources such as solar and thermoelectric generators. The LTC3330 powers the  $V_{OUT}$  output continuously by seamlessly switching between the energy harvesting and battery inputs.

When harvestable energy is available, it is transferred through the bridge rectifier where it accumulates on the V<sub>IN</sub> capacitor. A low quiescent current UVLO mode allows the voltage on the capacitor to increase towards a programmed UVLO rising threshold. When the voltage rises to this level, the buck converter turns on and transfers energy to  $V_{\text{OUT}}$ . As energy is transferred the voltage at  $V_{IN}$  may decrease to the UVLO falling threshold. If this happens, the buck converter turns off and the buck-boost then turns on to service the load from the battery input while more energy is harvested. When the buck is running the quiescent current on the BAT pin is essentially zero.

The LTC3330 is well suited to wireless systems which consume low average power but occasionally need a higher concentrated burst of power to accomplish a task. If these bursts occur with a low duty cycle such that the total energy needed for a burst can be accumulated between bursts then the output can be maintained entirely by the harvester. If the bursts need to happen more frequently or if harvestable energy goes away the battery will be used.

### **Piezo Energy Harvesting**

Ambient vibrational energy can be harvested with a piezoelectric transducer which produces a voltage and current in response to strain. Common piezoelectric elements are PZT (lead zirconate titanate) ceramics, PVDF (polyvinylidene fluoride) polymers, or other composites. Ceramic piezoelectric elements exhibit a piezoelectric effect when the crystal structure of the ceramic is compressed and internal dipole movement produces a voltage. Polymer elements comprised of long-chain molecules produce a voltage when flexed as molecules repel each other. Ceramics are often used under direct pressure while a polymer is commonly used as a cantilevered beam.

A wide range of piezoelectric elements are available and produce a variety of open-circuit voltages and short-circuit currents. Typically the open-circuit voltage and short-circuit currents increase with available vibrational energy as shown in Figure 3. Piezoelectric elements can be placed in series or in parallel to achieve desired open-circuit voltages.



**Figure 3. Typical Piezoelectric Load Lines for Piezo Systems T220-A4-503X**

Piezos produce the most power when they operate at approximately half the open circuit voltage for a given vibration level. The UVLO window can be programmed to straddle this voltage so that the piezo operates near the peak power point. In addition to the normal configuration of connecting the piezo across the AC1 and AC2 inputs, a piezo can be connected from either AC1 or AC2 to ground. The resulting configuration is a voltage doubler as seen in Figure 4 where the intrinsic capacitance of the piezo is used as the doubling capacitor.





**Figure 4. LTC3330 Voltage Doubler Configuration**

A second piezo may be connected from AC2 to ground. This may be of use if the second piezo is mechanically tuned to a different resonant frequency present in the system than the first piezo. Of the two piezos the one operating at the higher open circuit voltage will win over the other piezo and its doubled voltage will appear on the  $V_{IN}$  capacitor. To achieve maximum power transfer from the piezo with the doubler the UVLO window should be set to the open circuit voltage of the piezo.

Piezoelectric elements are available from the manufacturers listed in Table 5.



### **Table 5. Piezoelectric Element Manufacturers**

### **Electromagnetic Energy Harvesting**

Another alternative AC source is an electromagnetic vibration harvester in which a magnet vibrating inside a coil induces an AC voltage and current in the coil that can then be rectified and harvested by the LTC3330. The vibration could be ambient to the system or it could be caused by an impulse as in a spring loaded switch.

### **Solar Energy Harvesting**

The LTC3330 can harvest solar energy as the bridge rectifier can be used to provide reverse protection for a solar panel. A solar cell produces current in proportion to the amount of light falling on it. Figure 5 shows the relationship between current and voltage for a solar panel illuminated with several levels of light. The maximum power output occurs near the knee of each curve where the cell transitions from a constant current device to a constant voltage device. Fortunately, the peak power point doesn't change much with illumination and an appropriate UVLO window can be selected so that the panel operates near the peak power point for a majority of light conditions.



**Figure 5. Typical Solar Panel Characteristics**

Two solar panels can be connected to the LTC3330, one from AC1 to ground and another from AC2 to ground. Each panel could be aimed in a different direction to capture light from different angles or at different times of the day as the sun moves. The panels should be similar or the same so that the selected UVLO window is optimal for both panels.

### **BAT, V<sub>IN</sub>, and V<sub>OUT</sub> Capacitors**

The input capacitor for the buck-boost on the BAT pin should be bypassed with at least 4.7µF to GND. In cases where the series resistance of the battery is high, a larger capacitor may be desired to handle transients. A larger capacitor may also be necessary when operating close to 1.8V with the higher  $I_{\text{PFAK}}$  BB selections to prevent the battery voltage from falling below 1.8V when the buck-boost is switching.

The input capacitor to the buck on  $V_{IN}$  and the  $V_{OUT}$ capacitor can vary widely and should be selected to optimize the use of an energy harvesting source depending



on whether storage of the harvested energy is needed at the input or the output. Storing energy at the input takes advantage of the high input voltage as the energy stored in a capacitor increases with the square of its voltage. Storage at the output may be necessary to handle load transients greater than the 100mA the buck can provide.

The input or output capacitor should be sized to store enough energy to provide output power for the length of time required. If enough energy is stored so that the buck does not reach the UVLO falling threshold during a load transient then the battery current will always be zero. Spacing load transients so that the average power required to service the application is less than or equal to the power available from the energy harvesting source will then greatly extend the life of the battery. The  $V_{\text{IN}}$ capacitor should be rated to withstand the highest voltage ever present at  $V_{IN}$ .

The following equation can be used to size the input capacitor to meet the power requirements of the output for the desired duration:

$$
P_{LOAD} t_{LOAD} = \frac{1}{2} \eta C_{IN} (V_{IN}^2 - V_{UVLOFALLING}^2)
$$
  

$$
V_{UVLOFALLING} \le V_{IN} \le V_{SHUNT}
$$

Here  $\eta$  is the average efficiency of the buck converter over the input voltage range and  $V_{\text{IN}}$  is the input voltage when the buck begins to switch. Typically  $V_{IN}$  will be the UVLO rising threshold. This equation may overestimate the input capacitor necessary as it may be acceptable to allow the load current to deplete the output capacitor all the way to the lower PGVOUT threshold. It also assumes that the input source charging has a negligible effect during this time.

The duration for which the buck or buck-boost regulator sleeps depends on the load current and the size of the V<sub>OUT</sub> capacitor. The sleep time decreases as the load current increases and/or as the output capacitor decreases. The DC sleep hysteresis window is ±6mV for the 1.8V output and scales linearly with the output voltage setting  $(\pm 12 \text{mV})$ for the 3.6V setting, etc.). Ideally this means that the sleep time is determined by the following equation:

This is true for output capacitors on the order of 100μF or larger, but as the output capacitor decreases towards 10μF, delays in the internal sleep comparator along with the load current itself may result in the  $V_{\text{OUT}}$  voltage slewing past the DC thresholds. This will lengthen the sleep time and increase  $V_{OIII}$  ripple. A capacitor less than 10 $\mu$ F is not recommended as  $V_{\text{OUT}}$  ripple could increase to an undesirable level. If transient load currents above 100mA are required then a larger capacitor should be used at the output. This capacitor will be continuously discharged during a load condition and the capacitor can be sized for an acceptable drop in  $V_{OUT}$ :

$$
C_{OUT} = (I_{LOAD} - I_{DC/DC}) \frac{t_{LOAD}}{V_{OUT}^+ - V_{OUT}^-}
$$

Here  $V_{OUT}$ <sup>+</sup> is the value of  $V_{OUT}$  when PGVOUT goes high and  $V_{\text{OUT}}$  is the desired lower limit of  $V_{\text{OUT}}$ . I<sub>DC/DC</sub> is the average current being delivered from either the buck converter or the buck-boost converter. The buck converter typically delivers 125mA on average to the output as the inductor current is ramped up to 250mA and down to zero. The current the buck-boost delivers depends on the mode of operation and the  $I_{PEAK-BB}$  setting. In buck mode the deliverable current is  $I_{PEAK~BB}/2$ . In buck-boost and boost modes the deliverable current also depends on the  $V_{IN}$  to  $V_{OUT}$  ratio:

Block-boost mode: 
$$
I_{DC/DC} = \frac{3}{4} I_{PEAK_BB} \frac{V_{IN}}{V_{OUT}}
$$

\nBoost mode:  $I_{DC/DC} = \frac{1}{2} I_{PEAK_BB} \frac{V_{IN}}{V_{OUT}}$ 

A standard surface mount ceramic capacitor can be used for  $C_{\text{OUT}}$ , though some applications may be better suited to a low leakage aluminum electrolytic capacitor or a supercapacitor. These capacitors can be obtained from manufacturers such as Vishay, Illinois Capacitor, AVX, or CAP-XX.

t<sub>SLEEP</sub> = C<sub>OUT</sub> V<sub>DC\_HYS</sub> I<sub>LOAD</sub>



### **Supercapacitor Balancer**

If supercapacitors are used at  $V_{\text{OUT}}$  the onboard supercapacitor balancer can be used to balance them with  $±10$ mA of balance current. A list of supercapacitor suppliers is provided in Table 6.



By seamlessly combining a battery source and an energy harvesting source, the LTC3330 enables the use of supercapacitors in energy harvesting applications. The battery provides the initial current required to overcome the effects of the diffusion current when voltage is first applied to the supercapacitors. The energy harvesting source can then support the lower steady state leakage current and average load current.

### **LDO Capacitors**

The input to the low dropout regulator, LDO\_IN, should be bypassed with at least 4.7µF to GND. If LDO\_IN is connected to  $V_{\text{OUT}}$  the  $V_{\text{OUT}}$  capacitor may adequately bypass the LDO input. If the board connection between LDO\_IN and  $V_{OIII}$  is long then an additional 1µF bypass capacitor to GND near the LDO\_IN pin may be required.

The LDO OUT capacitor should be at least 22µF to keep load step responses within 2% of regulation. A smaller capacitor may lead to worse transient response and/or instability whereas a higher capacitor will improve transient response.

### **CAP, VIN2, and VIN3 Capacitors**

A 1µF or larger capacitor must be connected between V<sub>IN</sub> and CAP and a 4.7μF capacitor must be connected between  $V_{1N2}$  and GND. These capacitors hold up the internal rails during buck switching and compensate the internal rail generation circuits. In applications where the voltage at  $V_{IN}$ 

is limited to less than 6V, the CAP pin can be tied to GND and the V<sub>IN2</sub> pin can be tied to V<sub>IN</sub> as shown in Figure 6. An optional 5.6V Zener diode can be connected to  $V_{\text{IN}}$ to clamp  $V_{IN}$  in this scenario. The leakage of the Zener diode below its clamping voltage should be considered as it could be comparable to the quiescent current of the LTC3330. This circuit does not require the capacitors on  $V_{1N2}$  and CAP, saving two components and allowing for a lower voltage rating for the single  $V_{IN}$  capacitor.

A 1µF or larger bypass capacitor must be connected from  $V_{1N3}$  to ground.  $V_{1N3}$  is an internal rail that is shared by both the buck and buck-boost. It is not intended for use as a system rail. It is used as a the logic high reference level for the IPK[2:0] and OUT[2:0] digital inputs. In the event that these pins are dynamically driven in the application, external inverters may be needed and they must use  $V_{1N3}$ as a rail. However, care must be taken not to overload  $V_{1N3}$  and the quiescent current of such logic should be kept minimal. The output resistance of the  $V_{1N3}$  pin is typically 15kΩ.



**Figure 6. Low Voltage Solar Harvester with Reduced Component Count (V<sub>IN</sub> < 6V)** 



 $\overline{\phantom{a}}$ 



### **Inductor Selection**

The buck is optimized to work with a 22µH inductor in typical applications. A larger inductor will benefit high voltage applications by increasing the on-time of the PMOS switch and improving efficiency by reducing gate charge loss. Choose an inductor with a DC current rating greater than 350mA. The DCR of the inductor can have an impact on efficiency as it is a source of loss. Tradeoffs between price, size, and DCR should be evaluated.

The buck-boost is optimized to work with a minimum inductor of 22μH for the 250mA I<sub>PEAK</sub> BB setting. For the other seven  $I_{\text{PEAK}-\text{BB}}$  settings the inductor value should increase as the  $I_{PEAK}$  BB selection decreases to maintain the same IPEAK\_BB • L product. The minimum inductor values for the buck-boost for each I<sub>PEAK</sub> BB setting are listed in Table 3. Larger inductors may increase efficiency. Choose an inductor with an  $I_{\text{SAT}}$  rating at least 50% greater than the selected  $I_{\text{PFAK}}$  value. Table 7 lists several inductors that work well with both the buck and the buck-boost.

| <b>PART NUMBER</b> | $L(\mu H)$ | <b>MANUFACTURER</b> | SIZE (mm) $(L \times W \times H)$ | <b>MAX IDC</b><br>(mA) | <b>MAX DCR</b><br>$(\Omega)$ |
|--------------------|------------|---------------------|-----------------------------------|------------------------|------------------------------|
| 744043102          | 1000       | Würth Electronic    | $4.8 \times 4.8 \times 2.8$       | 80                     | $\overline{7}$               |
| LPS5030-105ML      |            | Coilcraft           | $5.51 \times 5.51 \times 2.9$     | 110                    | 5.1                          |
| LPS4018-105ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 98                     | 18                           |
| LPS3314-105ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 99                     | 31                           |
| B82442T1105K050    |            | <b>EPCOS</b>        | $5.6 \times 5 \times 5$           | 150                    | 9.5                          |
| 744043471          | 470        | Würth Electronic    | $4.8 \times 4.8 \times 2.8$       | 125                    | 2.6                          |
| LPS4018-474ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 160                    | 7.8                          |
| LPS3314-474ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 110                    | 12                           |
| B82442T147K050     |            | <b>EPCOS</b>        | $5.6 \times 5 \times 5$           | 240                    | 4.73                         |
| 744042331          | 330        | Würth Electronic    | $4.8 \times 4.8 \times 1.8$       | 130                    | 4.5                          |
| LPS4018-334ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 190                    | 5.9                          |
| LPS3314-334ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 110                    | 9.3                          |
| B82442T1334K050    |            | <b>EPCOS</b>        | $5.6 \times 5 \times 5$           | 280                    | 3.29                         |
| 744042221          | 220        | Würth Electronic    | $4.8 \times 4.8 \times 1.8$       | 160                    | 3.2                          |
| LPS4018-224ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 260                    | 3.7                          |
| LPS3314-224ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 160                    | 6                            |
| B82442T1224K050    |            | <b>EPCOS</b>        | $5.6 \times 5 \times 5$           | 330                    | 2.2                          |
| 744031101          | 100        | Würth Electronic    | $3.8 \times 3.8 \times 1.65$      | 180                    | 2.4                          |
| LPS4018-104ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 360                    | 1.4                          |
| LPS3314-104ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 230                    | 2.75                         |
| B82442T1104K050    |            | EPCOS               | $5.6 \times 5 \times 5$           | 510                    | 0.99                         |
| 744031470          | 47         | Würth Electronic    | $3.8 \times 3.8 \times 1.65$      | 250                    | $\mathbf{1}$                 |
| LPS4018-473ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 550                    | 0.65                         |
| LPS3314-473ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 330                    | 1.4                          |
| B82442T1473K050    |            | <b>EPCOS</b>        | $5.6 \times 5 \times 5$           | 700                    | 0.519                        |
| 744031330          | 33         | Würth Electronic    | $3.8 \times 3.8 \times 1.65$      | 320                    | 0.66                         |
| LPS4018-333ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 640                    | 0.42                         |
| LPS3314-333ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 380                    | 0.92                         |
| 1070BS-330ML       |            | Toko                | $3.2 \times 3.2 \times 2$         | 230                    | 0.61                         |
| B82442T1333K050    |            | <b>EPCOS</b>        | $5.6 \times 5 \times 5$           | 840                    | 0.36                         |
| 744031220          | 22         | Würth Electronic    | $3.8 \times 3.8 \times 1.65$      | 360                    | 0.45                         |
| LPS5030-223ML      |            | Coilcraft           | $5.51 \times 5.51 \times 2.9$     | 750                    | 0.19                         |
| LPS4018-223ML      |            | Coilcraft           | $3.9 \times 3.9 \times 1.7$       | 800                    | 0.36                         |
| LPS3314-223ML      |            | Coilcraft           | $3.3 \times 3.3 \times 1.3$       | 450                    | 0.72                         |
| 1070AS-220M        |            | Toko                | $3.2 \times 3.2 \times 2$         | 410                    | 0.64                         |
| B82442T1223K050    |            | <b>EPCOS</b>        | $5.6 \times 5 \times 5$           | 1040                   | 0.238                        |
| 744029220          | 22         | Würth Electronic    | $2.8 \times 2.8 \times 1.35$      | 300                    | 0.97                         |
| 1069BS-220M        |            | Toko                | $3.2 \times 3.2 \times 1.8$       | 290                    | 0.495                        |

**Table 7. Recommended Inductors for the LTC3330**



### **Summary of Digital Inputs and Outputs**

There are 14 digital pin-strapped logic inputs to the LTC3330 and three digital logic outputs. These and the rails they are referenced to are summarized in Table 8.

### **Table 8. Digital Pin Summary**





### **LTC3330 System Solutions**

The LTC3330 can be paired with other Linear Technology low quiescent current integrated circuits to form a multirail system. Figure 7 shows an LTC3330 powering an LTC3388-3 from its 5V output. The LTC3388-3, an 800nA Buck converter, is configured here to produce a negative 5V rail by tying the  $V_{\text{OUT}}$  pin to ground and tying its GND pin to the regulated  $-5V$  output. The result is a  $\pm 5V$  energy harvesting power supply with battery backup.



**Figure 7. Dual ±5V Power Supply with a 3.3V LDO Output**

When paired with the 550nA LTC4071 shunt battery charger with low battery disconnect the LTC3330 can charge a battery from an energy harvesting source as shown in Figure 8. A battery is connected to the BAT pin of the LTC4071. If the battery voltage drops below a selected level the battery will be disconnected and protected from further discharge. A charging resistor is connected from  $V_{IN}$  of the LTC3330 to  $V_{CC}$  of the LTC4071 to create a charging path.  $V_{CC}$  is then the input to the LTC3330 buck-boost at the BAT pin. The charging resistor should be sized in accordance with the available energy from the energy harvesting source to allow the  $V_{IN}$  pin voltage of the LTC3330 to reach the

UVLO rising threshold and prioritize powering the output at  $V_{OIII}$ .

### **Higher Efficiency Battery Powered Buck**

If the battery voltage will always be higher than the regulated output of the LTC3330 then the battery powered buck-boost will always run in buck mode. In this case the inductor that is usually placed between SWA and SWB can go directly to  $V_{\text{OUT}}$  from SWA, bypassing internal switch M4 of the buck-boost (Figure 9). This will reduce conduction losses in the converter and improve the efficiency at higher loads.



\*FOR PEAK POWER TRANSFER, CENTER THE UVLO WINDOW AT HALF THE RECTIFIED OPEN CIRCUIT VOLTAGE OF THE PIEZO

**Figure 8. Energy Harvesting Battery Charger with Low Battery Disconnect**





<sup>\*</sup>FOR PEAK POWER TRANSFER, CENTER THE UVLO WINDOW AT HALF THE RECTIFIED OPEN CIRCUIT VOLTAGE OF THE PIEZO









### **Alternative Power Sources**

The LTC3330 can accommodate a wide variety of input sources. Figure 10 shows the LTC3330 internal bridge rectifier connected to a 120V RMS AC line in series with four 150k current limiting resistors. This produces a peak current of 250µA with the LTC3330 shunt holding  $V_{IN}$  at 20V. This current may be increased by reducing the resistor values since the shunt can sink 25mA and the bridge is rated for 50mA. An optional external Zener diode (shown) may be required if the current exceeds 25mA. A transformer may also be used to step down the voltage and reduce the power loss in the current limiting resistors. This is a high voltage application and minimum spacing between the line, neutral, and any high voltage components should be maintained per the applicable UL specification. For general off-line applications refer to UL Regulation 1012.

Figure 11 shows an application where copper panels are placed near a standard fluorescent room light to capacitively harvest energy from the electric field around the light. The frequency of the emission will be double the line frequency for magnetic ballasts but could be higher if the light uses electronic ballast. The peak AC voltage and the total available energy will scale with the size of the panels used and with the proximity of the panels to the electric field of the light.

### **Using EH\_ON to Program VOUT**

The EH\_ON output indicates whether the energy harvesting input or the battery is powering the output. The application on the last page of this data sheet shows the EH\_ON output tied to the OUT2 input. When EH\_ON is low the output is programmed to 2.5V and the battery powers the output. When energy harvesting is available EH ON is high and the output is programmed to 3.6V allowing for increased storage of harvested energy. If energy harvesting goes away, the output is again programmed to 2.5V and the buck-boost converter will be in sleep until the output is discharged to the wake-up threshold. If the energy stored at 3.6V is enough to ride through a temporary loss of energy harvesting then the only drain on the battery will be the quiescent current in sleep.

**DANGEROUS AND LETHAL POTENTIALS ARE PRESENT IN OFFLINE CIRCUITS! BEFORE PROCEEDING ANY FURTHER, THE READER IS WARNED THAT CAUTION MUST BE USED IN THE CONSTRUCTION, TESTING AND USE OF OFFLINE CIRCUITS. EXTREME CAUTION MUST BE USED IN WORKING WITH AND MAKING CONNECTIONS TO THESE CIRCUITS. REPEAT: OFFLINE CIRCUITS CONTAIN DANGEROUS, AC LINE-CONNECTED HIGH VOLTAGE POTENTIALS, USE CAUTION. ALL TESTING PERFORMED ON AN OFFLINE CIRCUIT MUST BE DONE WITH AN ISOLATION TRANSFORMER CONNECTED BETWEEN THE OFFLINE CIRCUIT'S INPUT AND THE AC LINE. USERS AND CONSTRUCTORS OF OFFLINE CIRCUITS MUST OBSERVE THIS PRECAUTION WHEN CONNECTING TEST EQUIPMENT TO THE CIRCUIT TO AVOID ELECTRIC SHOCK. REPEAT: AN ISOLATION TRANSFORMER MUST BE CONNECTED BETWEEN THE CIRCUIT INPUT AND THE AC LINE IF ANY TEST EQUIPMENT IS TO BE CONNECTED.**



**Figure 10. AC Line Powered 5V UPS**





**Figure 11. Electric Field Energy Harvester**







### PACKAGE DESCRIPTION

**Please refer to <http://www.linear.com/designtools/packaging/>for the most recent package drawings.**



- 
- 2. DRAWING NOT TO SCALE
- 
- 
- 3. ALL DIMENSIONS ARE IN MILLIMETERS<br>4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE<br>- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

30



## REVISION HISTORY



