# LTC4230



Triple Hot Swap Controller with Multifunction Current Control

### **FEATURES**

- **Allows Safe Board Insertion and Removal from a Live Backplane**
- **Controls Three Supply Voltages from 1.7V to 16.5V**  $width$   $V_{CC1} \geq V_{CC2} \geq V_{CC3}$
- **Programmable Soft-Start with Inrush Current Limiting, No External Gate Capacitor Required**
- **Faster Turn-Off Time with No Gate Capacitor**
- **Dual Level Overcurrent Fault Protection**
- **Programmable Overcurrent Response Time**
- **Programmable Overvoltage Protection**
- **Automatic Retry or Latched Mode Operation**
- Independent N-Channel FET High Side Drivers
- User-Programmable Supply Voltage Power-Up Rate
- **FBn Pin Monitors V<sub>OUTn</sub> and Signals RESETn**
- $\blacksquare$  Glitch Filter Eliminates Spurious RESET n Signals

# **APPLICATIONS**

- Electronic Circuit Breaker
- Hot Board Insertion and Removal (Either On Backplane or On Removable Card)
- Industrial High Side Switch/Circuit Breaker

#### **3-Channel Hot Swap Controller BACKPLANE** PCB EDGE CONNECTOR CONNECTOR (FEMALE) R<sub>SENSE1</sub><br>0.007Ω Q1 IRF7413 (MALE) V<sub>OUT1</sub><br>3.3V<br>5A LONG V<sub>CC1</sub><br>3.3V JŁĮ RX1 10Ω R<sub>SENSE2</sub><br>0.007Ω Q2 IRF7413 LONG V<sub>OUT2</sub><br>2.5V V<sub>CC2</sub><br>2.5V ĿĮ  $C<sub>X1</sub>$ 5A  $Z_1$ LONG  $100n$  $\Omega$ 3 ᆂ V<sub>CC3</sub><br>1.8V R<sub>SENSE3</sub><br>0.007Ω IRF7413 V<sub>OUT3</sub><br>1.8V ıч RX2 5A RX3 10Ω  $10\Omega$ 72 6 7 8 16 17 18 5 4 3 R8 CX3 SENSE 1 GATE 1 V<sub>CC2</sub> SENSE 2 GATE 2 V<sub>CC3</sub> SENSE 3 GATE 3 V<sub>CC1</sub> 100nF 곻 5.1k R7 FB3 <sup>1</sup> Z3\*\*\* ...<br>10k R9 CX<sub>2</sub> 100nF 舌 12k PCB CONNECTION SENSE<br>The connection sense and the connection of the connection of the connection of the connection of the connection<br>The connection of the connection of the connection of the connection of the connection of **RESET 3 HORT** R10  $11k$ R1 R2 10k  $10k$ F<sub>B2</sub> R11  $\sum_{10k}^{R5}$ 15  $\sim$  LTC4230 R6 10k  $12k$ ≸ ON 10k 13  $F \overline{A}$ ULT  $\leftarrow$   $\leftarrow$   $\leftarrow$   $\leftarrow$   $\leftarrow$  SHORT **FALILT** RESET<sub>2</sub> RESET 2 14 GND LONG GND RESET<sub>1</sub> RESET 1 12 TIMER R12 ξ 11 18k FILTER FB1 R13 ≸ CTIMER\* 0.1µF CFILTER\*\* \* SYSTEM ON TIME: 6.2ms \*\*CIRCUIT BREAKER RESPONSE TIME: 19.5µs 12k 15pF 4230 TA01 \*\*\*OPTIONAL Z1, Z2, Z3: SMAJ10

# **TYPICAL APPLICATIO U**

# **DESCRIPTION**

The LTC®4230 is a 3-channel Hot Swap™ controller that allows a board to be safely inserted and removed from a live backplane. Internal high side switch drivers control the gates of external N-channel MOSFETs for supply voltages ranging from 1.7V to 16.5V. The LTC4230 provides soft-start and inrush current limiting during the programmable start-up period.

On-chip current limit comparators provide dual level circuit breaker protection. The slow comparators trip at  $V_{CCn}$  – 50mV and activate in 10 $\mu$ s or are programmed by an external filter capacitor. The fast comparators trip at  $V_{CCn}$  – 150mV and typically respond in 500ns.

Each FB $n$  pin monitors its own output supply voltage and signals its RESET pin. The ON pin turns the chip on and off and can be used for a reset function. The LTC4230 also provides additional functions including fault indication, autoretry or latchoff modes, programmable current limit response time based on the FAULT and FILTER pins' functionality.

 $\overline{\mathcal{I}\mathcal{I}}$ , LTC and LT are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation.



4230f

1

**(Note 1)**



#### **ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

#### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes specifications which apply over the full operating** temperature range, otherwise specifications are T<sub>A</sub> = 25°C. V<sub>CC1</sub> = 3.3V, V<sub>CC2</sub> = 2.5V,V<sub>CC3</sub> = 1.8V unless otherwise noted. (Note 2)





#### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes specifications which apply over the full operating** temperature range, otherwise specifications are T<sub>A</sub> = 25°C. V<sub>CC1</sub> = 3.3V, V<sub>CC2</sub> = 2.5V,V<sub>CC3</sub> = 1.8V unless otherwise noted. (Note 2)



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** All current into device pins is positive; all current out of device pins is negative; all voltages are referenced to ground unless otherwise specified.

**Note 3:** An internal zener at the GATEn pin clamps the charge pump voltage to a typical maximum operating voltage of 26V. External overdrive of the GATEn pin beyond the internal zener voltage may damage the part. The GATEn capacitance must be  $<$  0.15 $\mu$ F at maximum V<sub>CC</sub>. If a lower GATEn pin voltage is desired, use an external zener diode.



4230







**TLINEAR** 





**FILTER Pull-Down Current vs**





#### **TIMER Pull-Up Current (During First Cycle) vs V<sub>CC1</sub> Supply Voltage**



**TIMER High Threshold vs V<sub>CC1</sub> Supply Voltage**



423**4 Q23** Of

**FAULT Threshold Voltage vs V<sub>CC1</sub> Supply Voltage**



**TIMER Pull-Down Current (After Second Cycle) vs V<sub>CC1</sub> Supply Voltage**





**FAULT Pull-Up Current vs V<sub>CC1</sub>** 

**TIMER Fast Pull-Down (End of the First Cycle) Current vs V<sub>CC1</sub> Supply Voltage**











# **PIN FUNCTIONS**

**FB3 (Pin 1):** The FB3 (Feedback) pin is an input to the FBCOMP3 comparator which monitors the  $V_{CC3}$  output supply voltage through an external resistor divider. If  $V_{FB3}$ < 1.234V, RESET 3 pin pulls low. An internal glitch filter at FBCOMP3's output prevents triggering a reset condition due to negative voltage transients. If  $V_{FB3} > 1.237V$ , RESET 3 pin goes high after exiting undervoltage lockout.

**RESET 3 (Pin 2):** An open-drain N-channel device whose source connects to GND (Pin 14). This pin pulls low if the voltage at FB3 (Pin 1) falls below the FB3 threshold (1.234V). This pin requires an external pull-up resistor to  $V_{\text{OUT3}}$ . If an undervoltage lockout condition occurs, RESET 3 pulls low independently of FB3 to prevent false glitches.

**GATE 3 (Pin 3):** The output signal at this pin is the high side gate drive for Channel 3's external N-channel MOSFET pass transistor. An internal charge pump produces a 4.5V (minimum) to 18V (maximum) gate drive voltage for  $V_{C<sub>C1</sub>}$ supply voltages from 2.7V to 16.5V, respectively.

As shown in the Block Diagram for each channel, an internal charge pump supplies a 10µA gate current and sufficient gate voltage drive to the external MOSFET. The internal charge pump produces a minimum 4.5V gate drive for  $V_{CG1}$  < 4.75V. For  $V_{CG1}$  > 4.75V, the minimum gate voltage drive is 9V. For  $V_{CG1} \ge 12V$ , the minimum gate voltage drive is 7V which is set by an internal zener diode clamp connected between the GATE 3 pin and GND.

**SENSE 3 (Pin 4):** Circuit Breaker Sense Pin for Channel 3. With a sense resistor placed in the power path between  $V<sub>CC3</sub>$  and SENSE 3, Channel 3's electronic circuit breaker trips if the voltage across the sense resistor ( $V_{CC3}$  – V<sub>SFNSE3</sub>) exceeds the thresholds set internally for SLOW COMP3 and FAST COMP3, as shown in the Block Diagram. The threshold for SLOW COMP3 is  $V_{CB(SLOW)} = 50$ mV, and the electronic circuit breaker trips if the voltage across RSENSE3 exceeds 50mV for 10us, or for the time delay programmed by  $C_{FILTER}$ . To adjust SLOW COMP3's delay, please refer to the section on Adjusting SLOW COMPn's Response Time.

Under transient conditions where large step current changes can and do occur over shorter periods of time, a

second (fast) comparator instead trips the electronic circuit breaker. The threshold for FAST COMP3 is set at  $V_{CB(FAST)} = 150$ mV, and the circuit breaker trips if the voltage across the  $R_{\text{SENSE3}}$  exceeds 150mV for more than 500ns. FAST COMP3's delay is fixed in the LTC4230 and cannot be adjusted. To disable Channel 3's electronic circuit breaker, connect the  $V_{CC3}$  and SENSE 3 pins together.

**V<sub>CC3</sub> (Pin 5):** Positive Supply Input for Channel 3. V<sub>CC3</sub> operates from 1.7V to 15.5V ( $V_{CC3} \leq V_{CC1} - 1V$ ) and its supply current,  $I_{CC3}$ , is typically 65 $\mu$ A. The master UVLO circuit disables all three GATEn outputs of the LTC4230 until the voltage at  $V_{CG3}$  exceeds 1.19V.

**V<sub>CC1</sub>** (Pin 6): This is the positive supply input to the LTC4230, the power supply input for Channel 1, and the power supply input for all three internal charge pumps. The LTC4230 operates from 2.7V to 16.5V, and the  $I_{\text{C}C1}$ supply current is typically 1.8mA. The master UVLO circuit disables all three GATEn outputs of the LTC4230 if  $V_{CG1}$  is less than 2.35V. The internal charge pump outputs are enabled when  $V_{CG1} > 2.35V$ ,  $V_{CG2} > 2.15V$ , and  $V_{CC3}$  > 1.19V.

**SENSE 1 (Pin 7):** Circuit Breaker Sense Pin for Channel 1. With a sense resistor placed in the power path between  $V_{CC1}$  and SENSE 1, Channel 1's electronic circuit breaker trips if the voltage across the sense resistor (V<sub>CC1</sub> – V<sub>SENSE1</sub>) exceeds the thresholds set internally for SLOW COMP1 and FAST COMP1, as shown in the Block Diagram. The threshold for SLOW COMP1 is  $V_{CR(SI|OW)} = 50$ mV, and the electronic circuit breaker trips if the voltage across R<sub>SENSE1</sub> exceeds 50mV for 10us, or for the time delay programmed by  $C_{\text{FILTER}}$ . To adjust SLOW COMP1's delay, please refer to the section on Adjusting SLOW COMPn's Response Time.

Under transient conditions where large step current changes can and do occur over shorter periods of time, a second (fast) comparator instead trips the electronic circuit breaker. The threshold for FAST COMP1 is set at  $V_{CR(FAST)} = 150$  mV, and the circuit breaker trips if the voltage across the RSENSE1 exceeds 150mV for more than 500ns. FAST COMP1's delay is fixed in the LTC4230 and cannot be adjusted. To disable Channel 1's electronic circuit breaker, connect the  $V_{CG1}$  and SENSE 1 pins together.



#### **PIN FUNCTIONS**

**GATE 1 (Pin 8):** The output signal at this pin is the high side gate drive for Channel 1's external N-channel FET pass transistor. An internal charge pump produces a 4.5V (minimum) to 18V (maximum) gate drive voltage for supplies in the range of 2.7V  $\leq$  V<sub>CC1</sub>  $\leq$  16.5V, respectively.

As shown in the Block Diagram, each channel's internal charge pump is powered by  $V_{CCA}$  and supplies a 10 $\mu$ A gate current and sufficient gate voltage drive to the external FET. The internal charge pump produces a minimum 4.5V gate voltage drive for  $V_{CG1}$  < 4.75V. For  $V_{CG1}$  > 4.75V, the minimum gate voltage drive is 9V. For  $V_{CC1} \ge 12V$ , the minimum gate voltage drive is 7V which is set by an internal zener diode clamp connected between the GATE 1 pin and GND.

**RESET 1 (Pin 9):** An open-drain N-channel device whose source connects to GND (Pin 14). This pin pulls low if the voltage at FB1 (Pin 10) falls below the FB1 threshold (1.234V). During the start-up cycle, RESET 1 goes high impedance at the end of the second timing cycle after FB1 goes above the FB1 threshold. This pin requires an external pull-up resistor to  $V_{\text{OUT1}}$ . If an undervoltage lockout condition occurs, RESET 1 pulls low independently of FB1 to prevent false glitches.

**FB1 (Pin 10):** The FB1 (Feedback) pin is an input to the FBCOMP1 comparator which monitors the  $V_{CC1}$  output supply voltage through an external resistor divider. If  $V_{FB1}$ < 1.234V, RESET 1 pin pulls low. An internal glitch filter at FBCOMP3's output prevents triggering a reset condition due to negative voltage transients. If  $V_{FB1} > 1.237V$  after the second timing cycle, RESET 1 goes high.

**FILTER (Pin 11):** Overcurrent Fault Timing Pin and Overvoltage Fault Set Pin. With a capacitor connected from this pin to ground, the response time of all three SLOW COMP comparators can be adjusted. Note that the response time of the SLOW COMP comparators cannot be adjusted individually.

**TIMER (Pin 12):** A capacitor connected from this pin to GND sets the LTC4230's system timing. The LTC4230's initial and second start-up timing cycles and its discharge mode delay time are controlled by this capacitor.

**FAULT (Pin 13):** FAULT is a dual function (an input and an output) internal to the LTC4230. Connected to this pin are an analog comparator (COMP6) and an open-drain N-channel FET. During normal operation, if COMP6 is driven below 1.234V, all electronic circuit breakers trip and each GATE pin pulls low. Referring to the Block Diagram, FAULT incorporates an internal 2µA current source pull up. This allows the LTC4230 to begin a second timing cycle ( $V_{\overline{F A U U T}} > 1.284V$ ) and start up properly. This also allows the use of the FAULT pin as a status output. Under normal operating conditions, the FAULT output is a logic high. Two conditions cause an active low on FAULT: 1) the LTC4230's electronic circuit breakers trip because of an output short circuit ( $V_{OUTn}$  = 0V) or because of a fast output overcurrent transient (FAST COMP n trips its circuit breaker); or 2)  $V_{FILTER} > 1.26V$ . The FAULT output is driven to logic low and is latched logic low until the ON pin is driven to logic low for  $30\mu s$  (the t<sub>RESET</sub> duration).

**GND (Pin 14):** Device Ground Connection. Connect this pin to the system's analog ground plane.

**ON (Pin 15):** An active high signal used to enable or disable LTC4230 operation. As shown in the LTC4230 Block Diagram, COMP1's threshold is set at 1.234V and its hysteresis is set at 80mV. If a logic high signal is applied to the ON pin ( $V_{ON}$  > 1.314V), the first timing cycle begins if an overvoltage condition does not exist on any of the GATEn pins (Pins 3, 8, and 18). If a logic low signal is applied to the ON pin (V<sub>ON</sub> < 1.234V), each GATE n pin is pulled low by an internal, dedicated 200µA current sink. The ON pin can also be used to reset all three electronic circuit breakers. If the ON pin is cycled low for more than␣ 1  $t_{\overline{R}\overline{F}\overline{S}\overline{F}\overline{T}n(MAX)}$  period and then high following a circuit breaker trip, all internal circuit breakers are reset and the LTC4230 begins a new start-up cycle.

**V<sub>CC2</sub> (Pin 16):** Positive Supply Input for Channel 2. V<sub>CC2</sub> operates from 2.375V to 16.5V and its supply current, I<sub>CC2</sub>, is typically 75µA. The master UVLO circuit disables all three GATEn outputs of the LTC4230 until the voltage at  $V_{CC2}$  exceeds 2.15V.



# **PIN FUNCTIONS**

**SENSE 2 (Pin 17):** Circuit Breaker Sense Pin for Channel 2. With a sense resistor placed in the power path between  $V_{CC2}$  and SENSE 2, Channel 2's electronic circuit breaker trips if the voltage across the sense resistor ( $V<sub>CC2</sub>$  $-V_{\rm SFNSF2}$ ) exceeds the thresholds set internally for SLOW COMP2 and FAST COMP2, as shown in the Block Diagram. The threshold for SLOW COMP2 is  $V_{CB(SLOW)} = 50$  mV and the electronic circuit breaker trips if the voltage across R<sub>SFNSF2</sub> exceeds 50mV for 10us, or for the time delay programmed by  $C_{FILTER}$ . To adjust SLOW COMP2's delay, please refer to the section on Adjusting SLOW COMPn's Response Time.

Under transient conditions where large step current changes can and do occur over shorter periods of time, a second (fast) comparator instead trips the electronic circuit breaker. The threshold for FAST COMP2 is set at  $V_{CB(FAST)} = 150$ mV, and the circuit breaker trips if the voltage across the RSENSE2 exceeds 150mV for more than 500ns. FAST COMP2's delay is fixed in the LTC4230 and cannot be adjusted. To disable Channel 2's electronic circuit breaker, connect the  $V_{CC2}$  and SENSE 2 pins together.

**GATE 2 (Pin 18):** The output signal at this pin is the high side gate drive for Channel 2's external N-channel FET pass transistor. An internal charge pump produces a 4.5V (minimum) to 18V (maximum) gate drive voltage for  $V_{CCA}$ supply voltages from 2.7V to 16.5V, respectively.

As shown in the Block Diagram for each channel, an internal charge pump supplies a 10µA gate current and sufficient gate voltage drive to the external FET. The internal charge pump produces a minimum 4.5V gate drive for  $V_{CG1}$  < 4.75V. For  $V_{CG1}$  > 4.75V, the minimum gate voltage drive is 9V. For  $V_{CG1} \ge 12V$ , the minimum gate voltage drive is 7V which is set by an internal zener diode clamp connected between the GATE 2 pin and GND.

**RESET 2 (Pin 19):** An open-drain N-channel device whose source connects to GND (Pin 14). This pin pulls low if the voltage at FB2 (Pin 20) falls below the FB2 threshold (1.234V). This pin requires an external pull-up resistor to  $V<sub>OUT2</sub>$ . If an undervoltage lockout condition occurs, the RESET 2 pin pulls low independently of FB2 to prevent false glitches.

**FB2 (Pin 20):** The FB2 (Feedback) pin is an input to the FBCOMP2 comparator which monitors the  $V_{CC2}$  output supply voltage through an external resistor divider. If  $V_{FB2}$ < 1.234V, RESET 2 pulls low. An internal glitch filter at FBCOMP3's output prevents triggering a reset condition due to negative voltage transients. If  $V_{FB2} > 1.237V$ , RESET 2 pin goes high after exiting undervoltage lockout.



#### **BLOCK DIAGRAM**





#### **HOT CIRCUIT INSERTION**

When circuit boards are inserted into or removed from live backplanes, the supply bypass capacitors can draw huge transient currents from the backplane power bus as they charge. The transient currents can cause permanent damage to the connector pins as well as cause glitches on the system supply, causing other boards in the system to reset.

The LTC4230 is designed to turn a printed circuit board's supply voltages on and off in a controlled manner, allowing the circuit board to be safely inserted or removed from a live backplane. The device provides a system reset signal to indicate when board supply voltage drops below a predetermined level, as well as a dual function fault monitor.

#### **OUTPUT VOLTAGE MONITOR**

The LTC4230 uses a 1.234V bandgap reference, precision voltage comparators and external resistor dividers to monitor the output supply voltages as shown in Figure 1.

The operation of the supply monitor in normal mode is illustrated in Figure 2. RESET 1 pulls low during an undervoltage lockout condition. It remains low until the end of the soft-start cycle (second timing cycle). FB1 then assumes control of RESET 1 status. RESET 2 and RESET 3 also pull low during undervoltage lockout. However, FB2 controls RESET 2 and FB3 controls RESET 3 status immediately after clearing UVLO (Figure 2, Time Points 5 and 6).

If the voltage at  $FBr$  drops below its reset threshold (1.234V), the FBCOMP comparator output pulls high. After passing through a glitch filter,  $RESETn$  changes state. If the voltage at FBn increases above its reset threshold, the FBCOMP comparator output changes state and  $RESETn$  pulls high.



**Figure 1. Supply Voltage Monitor Block Diagram**









#### **INTERNAL UNDERVOLTAGE LOCKOUT (UVLO)**

The LTC4230's power-on reset circuit initializes the startup condition and ensures the chip is in the proper state if the input supply voltages are too low. If any one of the input supply voltages falls below its corresponding UVLO lower threshold (e.g.,  $V_{CG1}$  < 2.25V,  $V_{CC2}$  < 2.105V or  $V_{CC3}$ < 1.155V), the LTC4230 enters UVLO mode and all three GATEn pins are each pulled low by internal 200µA current sinks. Since the LTC4230's UVLO circuits have hysteresis, the device restarts when all three supply voltages rise above their corresponding UVLO high threshold (e.g.,  $V_{CG1} > 2.35V$ ,  $V_{CC2} > 2.15V$  and  $V_{CC3} > 1.19V$ ) and the ON pin goes high.

In addition, users can utilize the ON comparator (COMP1) or the FAULT comparator (COMP6) to effectively program a higher undervoltage lockout level. If the FAULT comparator is used for this purpose, the system will wait for the input voltage to increase above the level set by the user before starting the second timing cycle. Also, if the input voltage drops below the set level in normal operating mode, the user must cycle the ON pin or  $V_{CC1}$  to restart the system.

#### **GLITCH FILTER FOR RESET<sup>n</sup>**

Each LTC4230 feedback comparator has a glitch filter to prevent RESET $n$  from generating a system reset if there are transients on the FB $n$  pin. The relationship between



**Figure 3. FB Comparator Glitch Filter Time vs Feedback Transient Voltage**

glitch filter time and the feedback transient voltage is shown in Figure 3.

#### **SYSTEM TIMING**

System timing for the LTC4230 is generated in the equivalent circuit shown in Figure 4. If the LTC4230's internal timing circuit is off, an internal N-channel FET connects the TIMER pin to GND. If the timing circuit is enabled, an internal 20µA current source is then connected to the TIMER pin to charge  $C_{\text{TIMFR}}$  at a rate given by Equation 1:

$$
C_{TIMER} Charge - Up Rate = \frac{20\mu A}{C_{TIMER}}
$$
 (1)

When the TIMER pin voltage reaches TMRHI's threshold of 1.234V, the TIMER pin is reset to GND. Equation 2 gives an expression for the timer period:

$$
t_{\text{TIMER}} = 1.234 \text{V} \cdot \frac{\text{C}_{\text{TIMER}}}{20 \mu \text{A}} \tag{2}
$$

As a design aid, the LTC4230's timer period as a function of the C<sub>TIMFR</sub> using standard values from 0.1 $\mu$ F to 10 $\mu$ F is shown in Table 1.







#### **Table 1. t<sub>TIMER</sub> vs C<sub>TIMER</sub>**



Ensuring a proper start-up sequence is also dependent on selecting the most appropriate value for  $C_{TIMER}$  for the application. Long timing periods affect overall system start-up times. A timing period set too short and the system may never start up. A good starting point is to set  $C_{TIMER} = 1 \mu$ F and then adjust its value accordingly for the application.

#### **OPERATING SEQUENCE**

#### **Power-Up, Start-Up Check and Plug-In Timing Cycle**

The sequence of operations for the LTC4230 is illustrated in the timing diagram of Figure 5. When a PC board is first inserted into a live backplane, the LTC4230 first performs







a start-up check to make sure the supply voltage is above its 2.3V UVLO threshold (see Time Point 1). If the input supply voltage is valid, the gate of the external pass transistor is pulled to ground by the internal 200µA current source connected at the  $GATEn$  pin. The TIMER pin is held low by an internal N-channel pull-down transistor (see M6, LTC4230 Block Diagram) and the FILTER pin voltage is pulled to ground by an internal 10µA current source.

Once  $V_{CGn}$  and ON (the ON pin is >1.314V) are valid, the LTC4230 checks to make sure that GATE*n* is OFF (V<sub>GATEn</sub> < 0.25V) at Time Point 2. An internal timing circuit is enabled and the TIMER pin voltage ramps up at the rate described by Equation 1. At Time Point 3 (the timing period programmed by  $C_{TIMER}$ ), the TIMER pin voltage equals V<sub>TMR</sub> (1.234V). Next, the TIMER pin voltage ramps down to Time Point 4 where the LTC4230 performs two checks: (1) FILTER pin voltage is low ( $V_{\text{FII TFR}}$  < 1.19V) and (2) **FAULT** pin voltage is high ( $V_{\overline{F A U} \overline{I}} > 1.284V$ ). If both conditions are met, the LTC4230 begins a second timing (soft-start) cycle.

#### **Second Timing (Soft-Start) Cycle**

At the beginning of the second timing cycle (Time Point 5), the LTC4230's FAST COMP $n$  is armed and an internal 10µA current source working with an internal charge pump provides the gate drive to the external pass transistor. An expression for the GATE *n* voltage slew rate is given by Equation 3:

V<sub>GATE*n*</sub> Slew Rate,  $\frac{\mathsf{d} \mathsf{V}_0}{\mathsf{d} \mathsf{V}_0}$ dt A  $T_{\mathsf{GATE} n}$  Slew Rate,  $\frac{\mathsf{u}\,\mathsf{v}_{\mathsf{GATE} n}}{\mathsf{d} \mathsf{t}} = \frac{1}{\mathsf{C}^n}$ <sup>n</sup> Slew Rate,  $\frac{dV_{GALP}}{dt} = \frac{10\mu A}{C_{GATE}}$ ,  $\frac{dV_{GATEn}}{dt} = \frac{10\mu A}{C_{GATEn}}$  (3)

where  $C_{GATEn}$  = Power MOSFET gate input capacitance  $(C<sub>ISS</sub>)$  for Channel *n*.

For example, a Si4410DY (a 30V N-channel power MOSFET) exhibits an approximate  $C_{GATE}$  of 3300pF at  $V_{GS}$  = 10V. The LTC4230's GATEn voltage rate-of-change (slew rate) for this example would be:

$$
V_{GATEn} \text{Slew Rate}, \frac{dV_{GATEn}}{dt} = \frac{10 \mu A}{3300 \rho F} = 3.03 \frac{V}{ms}
$$

The inrush current being delivered to the load while the GATEn is ramping is dependent on  $C_{1\Omega ADn}$  and  $C_{GATFn}$ . Equation 4 gives an expression for the inrush current during the second timing cycle:

$$
I_{INRUSH} = \frac{dV_{GATEn}}{dt} \cdot C_{LOADn} = 10\mu A \cdot \frac{C_{LOADn}}{C_{GATEn}} \qquad (4)
$$

For example, if  $C_{GATEn} = 3300pF$  and  $C_{LOADn} = 2000pF$ , the inrush current charging  $C_{1\Omega ADn}$  is:

$$
I_{\text{INRUSH}} = 10\mu A \cdot \frac{2000\mu F}{0.0033\mu F} = 6.06A \tag{5}
$$

At Time Point 7, the output voltage trips FBCOMPn's threshold, signaling an output voltage "power good" condition. RESET 2 and RESET 3 pull high. At Time Point 8, RESET 1 asserts high, SLOW COMP is armed and the LTC4230 enters a fault monitor mode.

#### **SOFT-START WITH CURRENT LIMITING**

During the second timing cycle, the inrush current is described by Equation 4. Note that there is a one-to-one correspondence in the inrush current to  $C_{1\text{ OAD}n}$ . If the inrush current is large enough to cause a voltage drop greater than 50mV across the sense resistor, an internal servo loop controls the operation of the 10µA current source at the GATE $n$  pin to regulate the load current to:

$$
I_{LIMIT(SOFISTART)n} = \frac{50 \text{mV}}{R_{SENSEn}}
$$
 (6)

For example, the inrush current is limited to 5A when  $R_{SFNSFn} = 0.01\Omega$ .

In this fashion, the inrush current is controlled and  $C_1$   $\Omega$ ADn is charged up slowly during the soft-start cycle.

The timing diagram in Figure 6 illustrates the operation of the LTC4230 in a normal power-up sequence with limited inrush current as described by Equation 6. At Time Point 5, the GATE pin voltage begins to ramp indicating that the power MOSFET is beginning to charge C<sub>LOADn</sub>. At Time Point 5, the inrush current causes a 50mV voltage drop across  $R_{\text{SENSE}n}$  and an internal servo loop engages, limiting the inrush current to a fixed level. At Time Point 6, the GATEn pin voltage continues to ramp as  $C_{LOADn}$  charges until  $V_{OIIIn}$  reaches its final value. The charging current



reduces, and the internal servo loop disengages. At the end of the soft-start cycle (Time Point 8), all  $\overline{\text{RESET}}$ *n* are high and all SLOW COMPn are armed.

#### **Power-Off Cycle**

As shown at Time Point 9, an external hard reset is initiated by pulling the ON pin low (V<sub>ON</sub> < 1.234V). All GATE*n* pin voltages are ramped to ground by the internal 200µA current sources, discharging  $C_{GATEn}$  and turning off the pass transistors. As  $C_{LOADn}$  discharges, the output voltage crosses FBCOMPn's threshold, signaling a "power bad" condition at Time Point 10. RESET $n$  then asserts low.

#### **FREQUENCY COMPENSATION AT SOFT-START**

If the external gate input capacitance  $(C_{ISS})$  is greater than 600pF, no external gate capacitor is required at GATEn to stabilize the internal current-limiting loop during softstart. Otherwise, connect an external gate capacitor between the GATE $n$  and GND pins to increase the total gate capacitance above 600pF. The servo loop that controls the external MOSFET during current limiting has a unity-gain frequency of about 105kHz and phase margin of 80° for external MOSFET gate input capacitances to 2.5nF.



**Figure 6. Normal Power-Up Sequence (with Current Limiting in Second Timing Cycle)**



#### **USING AN EXTERNAL GATE CAPACITOR**

The LTC4230 automatically limits the inrush current in one of two ways: by controlling the GATE $n$  pin voltage slew rate or by actively limiting the inrush current. The LTC4230 uses GATEn voltage slew rate limiting when  $C_{LODn}$  is small and/or the inrush current limit is set high. If GATEn voltage slew rate control is preferred with large  $C_{1,0}$   $_{0}$  an external capacitor  $(C_{GX})$  can be used from GATE n to ground, as shown in Figure 7. According to Equation 3, adding  $C_{GX}$ slows the GATE $n$  voltage slew rate at the expense of slower system turn-on and turn-off time. Should this technique be used, values for  $C_{GX}$  less than 150nF are recommended.





An external gate capacitor may also be useful to decrease or eliminate current spikes through the MOSFET when power is first applied. At power-up, the instantaneous input voltage step attempts to pull the MOSFET gate up through the MOSFET's drain-to-gate capacitance. If the MOSFET's  $C_{ISS}$  is small, the gate can be pulled up high enough to turn on the MOSFET, thereby allowing a current spike to the output. This event occurs during the time that the LTC4230 is coming out of UVLO and getting its intelligence to hold the GATE pin low. An external capacitor attenuates the voltage to which the GATE is pulled up and eliminates the current spike. The value required is dependent on the MOSFET capacitance specifications. In typical applications, this capacitor is not required.

#### **ELECTRONIC CIRCUIT BREAKER**

The LTC4230 features an electronic circuit breaker function. It disconnects loads from power supplies when shorts or excessive load current conditions occur on any of the supplies and generates a FAULT signal. If a circuit breaker trips, its  $GATEn$  pin is immediately pulled to ground, the external N-channel MOSFET is quickly turned OFF and FAULT is latched low.

The circuit breaker trips whenever the voltage across the sense resistor exceeds two different levels, each level set by the LTC4230's SLOW COMPn and FAST COMPn (see Block Diagram). The SLOW COMP $n$  trips the circuit breaker if the voltage across the SENSEn resistor  $(V_{CCn} - V_{SENSEn} = V_{CB})$  is greater than 50mV for 10 $\mu$ s. There may be applications where this comparator's response time is not long enough, for example, because of excessive supply voltage noise. To adjust the response time of the SLOW COMP $n$ , a capacitor is used at the LTC4230's FILTER pin (see section on Adjusting SLOW COMPn's Response Time). The FAST COMPn trips the circuit breaker to protect against fast load overcurrents if the transient voltage across the sense resistor is greater than 150mV for 500ns. The response time of the LTC4230's FAST COMPn is fixed.

The timing diagram of Figure 6 illustrates when the LTC4230's electronic circuit breaker is armed. After the first timing cycle, the LTC4230's FAST COMP $n$  is armed at Time Point 5. Arming FAST COMPn at Time Point 5 ensures that the system is protected against a shortcircuit condition during the second timing cycle after  $C_{\text{LOAD}n}$  has been fully charged. At Time Point 8, SLOW  $COMPn$  is armed when the internal control loop is disengaged.

The timing diagrams in Figures 8 and 9 illustrate the operation of the LTC4230 when the load current conditions exceed the thresholds of the FAST COMPn ( $V_{CB(FAST)} > 150$ mV) and SLOW COMPn ( $V_{CB(SLOW)} > 50$ mV), respectively.



#### **RESETTING THE ELECTRONIC CIRCUIT BREAKER**

Once the LTC4230's circuit breaker is tripped, FAULT is asserted low and the GATE $n$  pin is pulled to ground. The LTC4230 remains latched OFF in this fault state until the external fault is cleared. To clear the internal fault detect circuitry and to restart the LTC4230, its ON pin must be driven low ( $V_{ON}$  < 1.234V) for at least 30 $\mu$ s, after which time FAULT goes high. Toggling the ON pin from low to high ( $V_{ON} > 1.314V$ ) initiates a restart sequence in the LTC4230. The timing diagram in Figure 10 illustrates a



**Figure 8. Output Short Circuit Causes Fast Comparator to Trip the Circuit Breaker**





**Figure 9. Output Short-Circuit Causes Slow Comparator to Trip Circuit Breaker**





start-up sequence where the LTC4230 is powered up into a load overcurrent condition. Note that the circuit breaker trips at Time Point 8 and is reset at Time Point 10.

#### **ADJUSTING SLOW COMPn'S RESPONSE TIME**

The response time of SLOW COMPn is adjusted using a capacitor connected from the LTC4230's FILTER pin to ground. If this pin is left unused, SLOW COMPn's delay defaults to 10µs. During normal operation, the FILTER output pin is held low as an internal 10µA pull-down current source is connected to this pin by transistor M4. This pull-down current source is turned off when an overcurrent load condition is detected by SLOW COMPn. During an overcurrent condition, the internal 2µA pull-up current source is connected to the FILTER pin by transistor M5, thereby charging  $C_{\text{FII TFR}}$ . As the charge on the capacitor accumulates, the voltage across  $C_{\text{FII TFR}}$ increases. Once the FILTER pin voltage increases to 1.26V, the electronic circuit breaker trips and the LTC4230's GATEn pins are switched quickly to ground by transistor MFn (refer to the Block Diagram). After the circuit breaker is tripped, M5 is turned off, M4 is turned on and the 10µA pull-down current then holds the FILTER pin voltage low.

SLOW COMPn's response time from an overcurrent fault condition to when the circuit breaker trips (GATE $n$  OFF) is given by Equation 7:

$$
t_{\text{SLOWCOMP}n} = 1.26 \text{V} \cdot \frac{\text{C_{FILTER}}}{2 \mu \text{A}} + 10 \mu \text{s}
$$
 (7)

For example, if  $C_{FILTER}$  = 1000pF, SLOW COMP n's response time =  $640\mu s$ . As a design aid, SLOW COMPn's delay time  $(t_{SLOW\ COMP})$  versus  $C_{FILTER}$  for standard values of  $C_{FILTER}$ from 100pF to 1000pF is illustrated in Table 2.

#### **Table 2. tSLOWCOMPn vs CFILTER**



#### **SENSE RESISTOR CONSIDERATIONS**

The fault current level at which the LTC4230's internal electronic circuit breakers trip is determined by a sense resistor connected between the LTC4230's  $V_{CCn}$  and SENSEn pins and two separate trip points. The first trip point is set by the SLOW COMPn's threshold,  $V_{CB(S) = 0W}$  = 50mV, and the trip occurs if a load current fault condition exist for more than 10µs. The current level at which the electronic circuit breaker trips is given by Equation 8:

$$
I_{TRIP(SLOW)n} = \frac{V_{CB(SLOW)n}}{R_{SENSEn}} = \frac{50 \text{mV}}{R_{SENSEn}}
$$
(8)

The second trip point is set by the FAST COMPn's threshold,  $V_{CB(FAST)} = 150 \text{mV}$ , and occurs during fast load current transients that exist for 500ns or longer. The current level at which the circuit breaker trips in this case is given by Equation 9:

$$
I_{TRIP(FAST)n} = \frac{V_{CB(FAST)n}}{R_{SENSEn}} = \frac{150mV}{R_{SENSEn}}
$$
(9)

As a design aid, the currents at which electronic circuit breaker trips for common values for  $R_{\text{SENSF}}$  are shown in Table 3.

| . <del>.</del> <i>.</i><br> |                   |                    |
|-----------------------------|-------------------|--------------------|
| RSENSE                      | <b>TRIP(SLOW)</b> | <b>ITRIP(FAST)</b> |
| $0.005\Omega$               | 10A               | 30A                |
| $0.006\Omega$               | 8.3A              | 25A                |
| $0.007\Omega$               | 7.1A              | 21A                |
| $0.008\Omega$               | 6.3A              | 19A                |
| $0.009\Omega$               | 5.6A              | 17A                |
| $0.01\Omega$                | 5A                | 15A                |

**Table 3. ITRIP(SLOW) and ITRIP(FAST) vs RSENSE**

For proper circuit breaker operation, Kelvin-sense PCB connections between the sense resistor and the LTC4230's  $V_{CCn}$  and SENSEn pins are strongly recommended. The drawing in Figure 11 illustrates the correct way of making connections between the LTC4230 and the sense resistor. PCB layout should be balanced and symmetrical to minimize wiring errors. In addition, the PCB layout for the sense resistor should include good thermal management techniques for optimal sense resistor power dissipation.



The power rating of the sense resistor should accommodate steady-state fault current levels so that the component is not damaged before the circuit breaker trips. Table 4 in the Appendix lists suggested sense resistors that can be used with the LTC4230's circuit breaker.



**Figure 11. Making PCB Connections to the Sense Resistor**

#### **CALCULATING CIRCUIT BREAKER TRIP CURRENT**

For a selected R<sub>SENSE</sub> value, the nominal load current that trips the circuit breaker is given by Equation 10:

$$
I_{TRIP(NOM)} = \frac{V_{CB(NOM)}}{R_{SENSE(NOM)}} = \frac{50mV}{R_{SENSE(NOM)}}
$$
(10)

The minimum load current that trips the circuit breaker is given by Equation 11.

$$
I_{TRIP(MIN)} = \frac{V_{CB(MIN)}}{R_{SENSE(MAX)}} = \frac{40mV}{R_{SENSE(MAX)}}
$$
(11)

where

$$
R_{SENSE(MAX)} = R_{SENSE(NOM)} \cdot \left[1 + \left(\frac{R_{TOL}}{100}\right)\right]
$$

The maximum load current that trips the circuit breaker is given in Equation 12.

$$
I_{TRIP(MAX)} = \frac{V_{CB(MAX)}}{R_{SENSE(MIN)}} = \frac{60mV}{R_{SENSE(MIN)}}
$$
(12)

where

$$
R_{\text{SENSE}(\text{MIN})} = R_{\text{SENSE}(\text{NOM})} \cdot \left[ 1 - \left( \frac{R_{\text{TOL}}}{100} \right) \right]
$$

For example:

If a sense resistor with  $7m\Omega \pm 5\%$  R<sub>TOL</sub> is used for current limiting, the nominal trip current  $I_{TRIP(NOM)} = 7.1$ A. From Equations 11 and 12,  $I_{TRIP(MIN)} = 5.4A$  and  $I_{TRIP(MAX)} = 9A$ respectively.

For proper operation and to avoid the circuit breaker tripping unnecessarily, the minimum trip current  $(I_{TRIP(MIN)})$  must exceed the circuit's maximum operating load current. For reliability purposes, the operation at the maximum trip current ( $I_{TRIP(MAX)}$ ) must be evaluated carefully. If necessary, two resistors with the same  $R_{TOL}$ can be connected in parallel to yield an RSENSE(NOM) value that fits the circuit requirements.



**Figure 12. Circuit Breaker Equivalent Circuit for Calculating RSENSE** 

#### **POWER MOSFET SELECTION CRITERIA**

To start the power MOSFET selection process, choose the  $maximum$  drain-to-source voltage,  $V_{DS(MAX)}$ , and the maximum drain current,  $I_{D(MAX)}$  of the MOSFET. The  $V_{DS(MAX)}$  rating must exceed the maximum input supply voltage (including surges, spikes, ringing, etc.) and the  $I_{D(MAX)}$  rating must exceed the maximum short-circuit current in the system during a fault condition. In addition, consider three other key parameters: 1) the required gatesource  $(V_{GS})$  voltage drive, 2) the voltage drop across the drain-to-source ON resistance,  $R_{DS(ON)}$  and 3) the maximum junction temperature rating of the MOSFET.

 4230f Power MOSFETs are classified into two categories: standard MOSFETs ( $R_{DS(ON)}$  specified at  $V_{GS}$  = 10V) and logiclevel MOSFETs ( $R_{DS(ON)}$  specified at  $V_{GS}$  = 5V). The absolute



maximum rating for  $V_{GS}$  is typically  $\pm 20V$  for standard MOSFETs. However, the  $V_{GS}$  maximum rating for logiclevel MOSFETs ranges from  $\pm 8V$  to  $\pm 20V$  depending upon the manufacturer and the specific part number. The LTC4230's gate overdrive as a function of V<sub>CC</sub> is illustrated in the Typical Performance curves. Logic-level MOSFETs are recommended for low supply voltage applications and standard MOSFETs can be used for applications where supply voltage is greater than 4.75V.

Note that in some applications, the gate of the external MOSFET can discharge faster than the output voltage when the circuit breaker is tripped. This causes a negative V<sub>GS</sub> voltage on the external MOSFET. Usually, the selected external MOSFET should have a  $\pm V_{GS(MAX)}$  rating that is higher than the operating input supply voltage to ensure that the external MOSFET is not destroyed by a negative  $V_{GS}$  voltage. In addition, the  $\pm V_{GS(MAX)}$  rating of the MOSFET must be higher than the gate overdrive voltage. Lower  $\pm V_{GS(MAX)}$  rating MOSFETs can be used with the LTC4230 if the GATEn overdrive is clamped to a lower voltage. The circuit in Figure 13 illustrates the use of zener diodes to clamp the LTC4230's GATEn overdrive signal if lower voltage MOSFETs are used.

The  $R_{DS(ON)}$  of the external pass transistor should be low to make its drain-source voltage  $(V_{DS})$  a small percentage of  $V_{CC}$ . At a  $V_{CC}$  = 2.5V,  $V_{DS}$  +  $V_{RSENSE}$  = 0.1V yields 4% error at the output voltage. This restricts the choice of MOSFETs to very low  $R_{DS(ON)}$ . At higher  $V_{CC}$  voltages, the  $V_{DS}$  requirement can be relaxed in which case MOSFET package dissipation ( $P_D$  and T<sub>J</sub>) may limit the value of  $R_{DS(ON)}$ . Table 5 lists some power MOSFETs that can be used with the LTC4230.

Power MOSFET junction temperature is dependent on four parameters: current delivered to the load,  $I_{\text{LOAD}}$ ,  $R_{\text{DS}(\text{ON})}$ , junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the maximum ambient temperature to which the circuit will be exposed,  $T_{A(MAX)}$ . For reliable circuit operation, the maximum junction temperature  $(T_{J(MAX)})$  for a power MOSFET should not exceed the manufacturer's recommended value. This includes normal mode operation, start-up, currentlimit and autoretry mode in a fault condition. For a given set of conditions, the junction temperature of a power MOSFET is given by Equation 13:

$$
\begin{aligned} \text{MOSFET Junction Temperature,} \\ \mathsf{T}_{\mathsf{J}(\mathsf{MAX})} &\leq (\mathsf{T}_{\mathsf{A}(\mathsf{MAX})} + \theta_{\mathsf{JA}} \bullet \mathsf{P}_{\mathsf{D}}) \end{aligned} \tag{13}
$$

where

 $P_D = (I_{LOAD})^2 \cdot R_{DS(ON)}$ 

PCB layout techniques for optimal thermal management of power MOSFET power dissipation help to keep device θJA as low as possible. See the section on PCB Layout Considerations for more information.





#### **USING STAGGERED PIN CONNECTORS**

The LTC4230 can be used on either a printed circuit board or on the backplane side of the connector, and examples for both are shown in Figure 14. Printed circuit board edge connectors with staggered pins are recommended as the insertion and removal of circuit boards do sequence the pin connections. Supply voltage and ground connections on the printed circuit board should be wired to the edge connector's long pins or blades. Control and status signals (like  $RESETn$ , FAULT and ON) passing through the card's edge connector should be wired to short length pins or blades.



#### **PCB CONNECTION SENSE**

There are a number of ways to use the LTC4230's ON pin to detect whether the printed circuit board has been fully seated in the backplane before the LTC4230 commences a start-up cycle.

The first example is shown in the schematic on the front page of this data sheet. In this case, the LTC4230 is mounted on the PCB and a 10k resistive divider is connected to the ON pin. On the edge connector, R1 is wired to a short pin. Until the connectors are fully mated, the ON pin is held low, keeping the LTC4230 in an OFF state. Once the connectors are mated, the resistive divider is connected to  $V_{CCA}$ ,  $V_{ON} > 1.314V$  and the LTC4230 begins a start-up cycle.

In Figure 14a, an LTC4230 is illustrated in a basic configuration on a PCB daughter card. The ON pin is connected directly to  $V_{CC}$  on the backplane once the card is seated into the backplane. R2 is provided to bleed off any potential static charge which might exist on the backplane, the connector or during card installation.

A third example is shown in Figure 14b where the LTC4230 is mounted on the backplane. In this example, a 2N2222 transistor and a pair of resistors (R4, R5) form the PCB connection sense circuit. With the card out of the chassis, Q2's base is biased to  $V_{\text{CC}}$  through R5, biasing Q2 on and driving the LTC4230's ON pin low. The base of Q2 is also wired to a socket on the backplane connector. When a card is firmly seated into the backplane, the base of Q2 is then grounded through a short pin connection on the card. Q2 is biased off, the LTC4230's ON pin is pulled-up to  $V_{CC}$  and a start-up cycle begins.







**(14b) Hot Swap Controller on Backplane**





In the previous three examples, the connection sense was hard wired with no processor (low) interrupt capability. As illustrated in Figure 15, the addition of an inexpensive logic-level discrete MOSFET and a couple of resistors offers processor interrupt control to the connection sense. R4 keeps the gate of M2 at  $V_{CC}$  until the card is firmly mated to the backplane. A logic low for the ON/OFF signal turns M2 off, allows the ON pin to pull high and turns on the LTC4230.

A more elaborate connection sense scheme is shown in Figure 16. The bases of Q1 and Q2 are wired to short pins located on opposite ends of the edge connector because the installation/removal of printed circuit cards generally requires rocking the card back and forth. When  $V_{CC}$ makes connection, the bases of transistors Q1 and Q2 are pulled high, biasing them on. When both are on, the LTC4230's ON pin is held low, keeping the LTC4230 off. When the short base connector pins of Q1 and Q2 finally mate to the backplane, their bases are grounded, biasing the transistors off. The ON pin is then pulled high by R3 enabling the LTC4230 and a power-up cycle begins.

A software-initiated power-down cycle can be started by momentarily driving transistor M1 with a logic high signal. This in turn will drive the LTC4230's ON pin low. If the ON pin is held low for more than 8µs, the LTC4230's GATE<sup>n</sup> pin is switched to ground.











#### **HIGH SUPPLY VOLTAGE OPERATION CONSIDERATIONS**

The LTC4230 can be used with supply voltages ranging from 1.7V to 16.5V. At high input supply voltages, the internal charge pump produces a minimum gate drive voltage of 7V for  $V_{CC}$  > 15V. This minimum voltage drive is derived by an internal zener diode clamp circuit, as shown in Figure 17. During PC board insertion or removal, sufficient transient current may flow through this zener diode. To limit the amount of current during transient events, an optional small resistor between the LTC4230's GATE $n$  pin and the gate of the external MOSFET can be used, as shown in Figure 17. A secondary benefit of this component is to minimize the possibility of high frequency parasitic oscillations in the power MOSFET.



**Figure 17. Using an External Resistor to Limit Zener Current in High V<sub>CC</sub> Applications** 





#### **AUTORETRY AFTER A FAULT**

To configure the LTC4230 to automatically retry after a fault condition, the  $\overline{\mathsf{FAULT}}$  (which has an internal  $2\mu\mathsf{A}$  pullup current source) and ON pins can be connected together, as shown in Figure 18. In this case, the autoretry circuitry will attempt to restart the LTC4230 with an 7% duty cycle, as shown in the timing diagram of Figure 19. To prevent overheating the external MOSFET and other components during the autoretry sequence, adding a capacitor  $(C_{\text{Al}})$  to the circuit introduces a delay at the ON pin that adjusts the autoretry duty cycle. Equation 14 gives the autoretry duty cycle, modified by the external time constant C<sub>AUTO</sub>:

Autoretry Duty Cycle  $\ = \frac{t}{t_{\sf OFF} + 1}$ t<sub>OFF</sub> + 14.5•t —— <sup>ι</sup>τιΜΕR −— •100% (14)<br><sub>OFF</sub> +14.5•t<sub>τιΜΕR</sub>

where  $t_{TIMER} = LTC4230$  system time constant (see TIMER function) and

$$
t_{OFF} = \frac{C_{AUTO} \cdot 1.314V}{2\mu A}
$$

For the values shown, the external delay equals 65.7ms and the autoretry duty cycle drops from 7% to 4%.

To increase the RC delay, the user may either increase C<sub>AUTO</sub> or R<sub>AUTO</sub>.

#### **OVERVOLTAGE TRANSIENT PROTECTION**

Good engineering practice calls for bypassing the supply rail of any analog circuit. Bypass capacitors are often placed at the supply connection of every active device, in addition to one or more large value bulk bypass capacitors per supply rail. If power is connected abruptly, the large bypass capacitors slow the rate of rise of the supply voltage and heavily damp any parasitic resonance of lead or PC track inductance working against the supply bypass capacitors.







The opposite is true for LTC4230 Hot Swap circuits mounted on plug-in cards. In most cases, there is no supply bypass capacitor present on the powered supply voltage side of the MOSFET switch. An abrupt connection, produced by inserting the board into a backplane connector, results in a fast rising edge applied on the supply line of the LTC4230.

Since there is no bulk capacitance to damp the parasitic track inductance, supply voltage transients excite parasitic resonant circuits formed by the power MOSFET capacitance and the combined parasitic inductance from the wiring harness, the backplane and the circuit board traces. These ringing transients appear as a fast edge on the input supply line, exhibiting a peak overshoot to 2.5 times the steady-state value. This peak is followed by a damped sinusoidal response whose duration and period are dependent on the resonant circuit parameters. Since the absolute maximum supply voltage of the LTC4230 is 17V, transient protection against  $V_{CC} > 16.8V$  supply voltage spikes and ringing is highly recommended.

In these applications, there are two methods for eliminating these supply voltage transients: using zener diodes to clip the transient to a safe level and snubber networks. Snubber networks are series RC networks whose time constants are experimentally determined based on the board's parasitic resonance circuits. As a starting point, the capacitors in these networks are chosen to be  $10\times$  to 100 $\times$  the power MOSFET's C<sub>OSS</sub> under bias. The series resistor is a value determined experimentally and ranges from 1 $\Omega$  to 50 $\Omega$ , depending on the parasitic resonance circuit. Note that in all LTC4230 circuit schematics,



**Figure 20. Placing Transient Protection Devices Close to the LTC4230**

TransZorb® diodes and snubber networks have been added to each 3.3V and 5V supply rail. These protection networks should be mounted very close to the LTC4230's supply voltage using short lead lengths to minimize lead inductance. This is shown schematically in Figure 20, and a recommended layout of the transient protection devices around the LTC4230 is shown in Figure 21.

#### **ADDITIONAL SUPPLY OVERVOLTAGE DETECTION/PROTECTION**

In addition to using external protection devices around the LTC4230 for large scale transient protection, low power zener diodes can be used with the LTC4230's FILTER pin to act as a supply overvoltage detection/protection circuit on either the high side (input) or low side (output) of the external pass transistor. Recall that internal control circuitry keeps the LTC4230 GATE $n$  voltage from ramping up if  $V_{\text{FII TFR}} > 1.26V$ , or when an external fault condition  $(V_{\overline{F A U U T}} < 1.234V)$  causes  $\overline{F A U L T}$  to be asserted low.

#### **High Side (Input) Overvoltage Protection**

As shown in Figure 22, a low power zener diode can be used to sense an overvoltage condition on the input (high) side of the main 5V supply. In this example, a low



TransZorb is a registered trademark of General Instruments, GSI.



30



bias current 1N4691 zener diode is chosen to protect the system. Here, the zener diode is connected from  $V_{CC}$  to the LTC4230's FILTER pin. If the input voltage to the system is greater than 6.8V during start-up, the voltage on the FILTER pin is pulled higher than its 1.19V threshold. As a result, the GATE $n$  pin is not allowed to ramp and the second timing cycle will not commence until the supply overvoltage condition is removed. Should the supply overvoltage condition occur during normal operation, internal control logic would trip the electronic circuit breaker and the GATE would be pulled to ground, shutting off the external pass transistor. If a lower supply overvoltage threshold is desired, use a zener diode with a smaller breakdown voltage.

A timing diagram for illustrating LTC4230 operation under a high side overvoltage condition is shown in Figure 23. The start-up sequence in this case (between Time Points 1 and 2) is identical to any other start-up sequence under normal operating conditions. At Time Point 2, the input supply voltage causes the zener diode to conduct thereby forcing  $V_{\text{FII TFR}} > 1.19V$ . At Time Point 3, FAULT is asserted low and the TIMER pin voltage ramps down. At Time Point 4, the LTC4230 checks if  $V_{\text{FII TFR}}$  < 1.19V. FAULT is asserted low (but not latched) to indicate a start-up failure. Only if the input overvoltage condition is removed before Time Point 5 does the start-up sequence resume at the second timing cycle. At this point in time, the GATEn pin voltage is allowed to ramp up, FAULT is pulled to logic high and the circuit breaker is armed. Should, at any time after Time Point 5, a supply overvoltage condition develop ( $V_{\text{FII TFR}}$  > 1.26V), the electronic circuit breaker will trip, the GATE $n$  will be pulled low to turn off the external MOSFET and FAULT will be asserted low and latched.

#### **Low Side (Output) Overvoltage Protection**

A zener diode can be used in a similar fashion to detect/ protect the system against a supply overvoltage condition on the load (or low) side of the pass transistor. In this case, the zener diode is connected from the load to the LTC4230's FILTER pin, as shown in Figure 24. An additional diode, D1, prevents the FILTER pin from pulling low during output short-circuit. Figure 25 illustrates the timing diagram for a low side output overvoltage condition. In this example, the LTC4230 can only sense the overvoltage supply condition after Time Point 5 and the GATE $n$  pin has ramped up to its nominal operating value. After Time Point 5, a supply voltage fault occurs at the load and the zener diode conducts, causing  $V_{\text{FILTER}}$  to increase. At Time Point 6,  $V_{FILTER}$  is greater than 1.26V, the circuit breaker trips, GATE pulls to ground and FAULT asserts low and is latched.

In either case, the LTC4230 can be configured to automatically initiate a start-up sequence. Please refer to the section on AutoRetry After a Fault for additional information.

#### **PCB LAYOUT CONSIDERATIONS**

For proper operation of the LTC4230's circuit breaker function, a 4-wire Kelvin connection to the sense resistors is highly recommended. A recommended PCB layout for the sense resistor, the power MOSFET and the GATE drive components around the LTC4230 is illustrated in Figure␣ 26. In Hot Swap applications where load currents can reach 10A or more, narrow PCB tracks exhibit more resistance than wider tracks and operate at more elevated temperatures. Since the sheet resistance of 1 ounce copper foil is approximately 0.54mΩ/square, track resistances add up quickly in high current applications. Thus, to keep PCB track resistance and temperature rise to a minimum, PCB track width must be appropriately sized. Consult Appendix A of LTC Application Note 69 for details on sizing and calculating trace resistances as a function of copper thickness.

In the majority of applications, it will be necessary to use plated-through vias to make circuit connections from component layers to power and ground layers internal to the PC board. For 1 ounce copper foil plating, a good starting point is 1A of DC current per via, making sure the via is properly dimensioned so that solder completely fills any void. For other plating thicknesses, check with your PCB fabrication facility.



4230









Figure 24. LTC4230 Low Side Overvoltage Protection Implementation 4230f **Figure 24. LTC4230 Low Side Overvoltage Protection Implementation**

**STARTED BY LINEAR** 









Figure 26. Recommended Layout for LTC4230 R<sub>SENSE</sub>, Power MOSFET and Feedback Network

#### **APPENDIX**

Table 4 lists some current sense resistors that can be used with the circuit breaker. Table 5 lists some power MOSFETs that are available. Table 6 lists the web sites of several

manufacturers. Since this information is subject to change, please verify the part numbers with the manufacturer.





