



Y Low Voltage, Level Shifting Hot Swappable 2-Wire Bus Buffer with Stuck Bus Recovery

### DESCRIPTION

### FEATURES

- Optimized for Low Voltage Systems Down to 0.9V
- Bidirectional Buffer with Stuck Bus Recovery
- –200mV Offset In-Out/+300mV Offset Out-In
- 30ms Stuck Bus Timeout
- Compatible with Non-Compliant V<sub>OL</sub> I<sup>2</sup>C Devices
- Prevents SDA and SCL Corruption During Live Board Insertion and Removal from Backplane
- ±6kV Human Body Model (HBM) ESD Protection
- Isolates Input SDA and SCL Lines from Output
- Compatible with I<sup>2</sup>C<sup>TM</sup>, I<sup>2</sup>C Fast Mode and SMBus
- READY Open-Drain Output
- IV Precharge on SDAOUT and SCLOUT Lines
- Small 8-Lead (3mm × 3mm × 0.75mm) DFN and 8-Lead MSOP Packages

### **APPLICATIONS**

- Live Board Insertion
- Servers
- Capacitance Buffer/Bus Extender
- RAID Systems
- ATCA

The LTC<sup>®</sup>4308 hot swappable, 2-wire bus buffer allows I/O card insertion into a live backplane without corruption of the data and clock busses. The LTC4308 provides bidirectional buffering, keeping the backplane and card capacitances isolated. Negative offset from output to input allows communication between output bus devices with high V<sub>OL</sub> and devices on the low voltage input side, where bus supplies can be as low as 0.9V. If SDAOUT or SCLOUT are low for 30ms, the LTC4308 will automatically break the Input-Output connection. At this time the LTC4308 automatically generates up to 16 clock pulses on SCLOUT in an attempt to free the bus. A connection will resume if the stuck bus is cleared.

During insertion, the SDAOUT and SCLOUT lines are precharged to 1V to minimize bus disturbances. When driven high, the ENABLE input allows the LTC4308 to connect after a stop bit or bus idle condition. Driving ENABLE low breaks the connection between SDAIN and SDAOUT, SCLIN and SCLOUT. READY is an open-drain output which indicates that the backplane and card sides are connected.

**Δ***τ*, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 7032051, 6650174, 6356140.

### TYPICAL APPLICATION



#### 1.2V to 5V Level Shifting





### ABSOLUTE MAXIMUM RATINGS (Notes 1, 7)

| $V_{CC}$ to GND                             |
|---------------------------------------------|
| SDAIN, SCLIN, SDAOUT, SCLOUT,               |
| READY, ENABLE0.3V to 6V                     |
| Maximum Sink Current (SDAIN, SCLIN, SDAOUT, |
| SCLOUT, READY) 50mA                         |
| Operating Temperature Range                 |
| LTC4308C 0°C to 70°C                        |
| LTC4308I–40°C to 85°C                       |

| Storage Temperature Range            |               |
|--------------------------------------|---------------|
| DFN                                  | 65°C to 125°C |
| MSOP                                 | 65°C to 150°C |
| Lead Temperature (Soldering, 10 sec) |               |
| MSOP                                 |               |

### PIN CONFIGURATION



### ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION            | TEMPERATURE RANGE |
|------------------|-------------------|---------------|--------------------------------|-------------------|
| LTC4308CDD#PBF   | LTC4308CDD#TRPBF  | LBTT          | 8-Lead (3mm × 3mm) Plastic DFN | 0°C to 70°C       |
| LTC4308IDD#PBF   | LTC4308IDD#TRPBF  | LBTT          | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 85°C     |
| LTC4308CMS8#PBF  | LTC4308CMS8#TRPBF | LTBTS         | 8-Lead Plastic MSOP            | 0°C to 70°C       |
| LTC4308IMS8#PBF  | LTC4308IMS8#TRPBF | LTBTS         | 8-Lead Plastic MSOP            | -40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*Temperature grades are identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 3.3V, unless otherwise noted.

| SYMBOL              | PARAMETER               | CONDITIONS                                                | CONDITIONS |     | ТҮР | MAX  | UNITS |
|---------------------|-------------------------|-----------------------------------------------------------|------------|-----|-----|------|-------|
| <b>Power Supply</b> |                         | · · ·                                                     |            |     |     |      |       |
| V <sub>CC</sub>     | Positive Supply Voltage |                                                           |            | 2.3 |     | 5.5  | V     |
| I <sub>CC</sub>     | Supply Current          | $V_{CC} = 5.5V$ , $V_{SCLOUT} = V_{SDAOUT} = 0V$ (Note 6) | •          |     | 7   | 11   | mA    |
| I <sub>SD</sub>     | Shutdown Supply Current | $V_{CC} = 5.5V$ , ENABLE = 0V                             | •          |     | 900 | 1400 | μA    |
| V <sub>PRE</sub>    | Precharge Voltage       | SDAOUT, SCLOUT Open                                       |            | 0.8 | 1   | 1.2  | V     |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 3.3V, unless otherwise noted.

| SYMBOL                 | PARAMETER                                                  | CONDITIONS                                                                                  |   | MIN        | ТҮР          | MAX        | UNITS  |
|------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------|---|------------|--------------|------------|--------|
| t <sub>IDLE</sub>      | Bus Idle Time                                              |                                                                                             |   | 55         | 95           | 175        | μs     |
| V <sub>THR_EN</sub>    | ENABLE Threshold Voltage                                   | ENABLE Rising Edge                                                                          | • | 0.45       | 0.6          | 0.75       | V      |
| VTHR_EN(HYST)          | ENABLE Threshold Voltage Hysteresis                        | (Note 3)                                                                                    |   |            | 35           |            | mV     |
| I <sub>ENABLE</sub>    | ENABLE Input Current                                       | ENABLE from 0V to V <sub>CC</sub>                                                           |   |            | 0.1          | ±5         | μA     |
| t <sub>PLH_EN</sub>    | ENABLE Delay Off-On                                        | (Figure 1)                                                                                  |   |            | 95           |            | μs     |
| t <sub>PHL_EN</sub>    | ENABLE Delay On-Off                                        | (Note 3), (Figure 1)                                                                        |   |            | 10           |            | ns     |
| t <sub>PLH_READY</sub> | READY Delay Off-On                                         | (Note 3), (Figure 1)                                                                        |   |            | 10           |            | ns     |
| t <sub>PHL_READY</sub> | READY Delay On-Off                                         | (Note 3), (Figure 1)                                                                        |   |            | 10           |            | ns     |
| V <sub>OL_READY</sub>  | READY Output Low Voltage                                   | I <sub>READY</sub> = 3mA, V <sub>CC</sub> = 2.3V                                            |   |            |              | 0.4        | V      |
| IOFF_READY             | READY Off Leakage Current                                  | $V_{CC} = READY = 5.5V$                                                                     |   |            | 0.1          | ±5         | μA     |
| Prop Delay and         | Rise-Time Accelerators                                     |                                                                                             |   |            |              |            |        |
| t <sub>PHL</sub>       | SDA/SCL Propagation Delay High to Low                      | $C_{LOAD}$ = 50pF, 2.7k to V <sub>CC</sub> on SDA, SCL,<br>(Notes 2, 3), (Figure 1)         |   |            | 70           |            | ns     |
| t <sub>PLH</sub>       | SDA/SCL Propagation Delay Low to High                      | $C_{LOAD}$ = 50pF, 2.7k to V <sub>CC</sub> on SDA, SCL, (Notes 2, 3), (Figure 1)            |   |            | 10           |            | ns     |
| t <sub>RISE</sub>      | SDA/SCL Transition Time Low to High                        | $C_{LOAD}$ = 100pF, 10k to V <sub>CC</sub> on SDA, SCL, (Notes 3, 4), (Figure 1)            |   |            | 30           | 300        | ns     |
| t <sub>FALL</sub>      | SDA/SCL Transition Time High to Low                        | $C_{LOAD}$ = 100pF, 10k to V <sub>CC</sub> on SDA, SCL, (Notes 3, 4), (Figure 1)            |   |            | 30           | 300        | ns     |
| IPULLUPAC              | Transient Boosted Pull-Up Current                          | Positive Transition > 0.8V/µs on SDAOUT,<br>SCLOUT (Note 5)                                 |   | 5          | 8            |            | mA     |
| Input-Output C         | onnection                                                  |                                                                                             |   |            |              |            |        |
| V <sub>OS</sub>        | Input to Output Offset Voltage (OUT – IN)                  | 2.7k to V <sub>CC</sub> on SDAOUT, SCLOUT,<br>SDAIN = SCLIN = 0.2V                          | • | 250        | 300          | 380        | mV     |
|                        |                                                            | 2.7k to $V_{CC}$ on SDAOUT, SCLOUT,<br>SDAIN = SCLIN = 0.4V, $V_{CC}$ = 5.5V                | • | 250        | 350          | 450        | mV     |
|                        | Output to Input Offset Voltage (IN – OUT)                  | 2.7k to V <sub>CC</sub> on SDAIN, SCLIN,<br>SDAOUT = SCLOUT = 0.4V                          | • | -150       | -200         | -300       | mV     |
|                        |                                                            | 2.7k to $V_{CC}$ on SDAIN, SCLIN,<br>SDAOUT = SCLOUT = 0.4V, $V_{CC}$ = 5.5V                | • | -150       | -250         | -350       | mV     |
| V <sub>THR</sub>       | SDAOUT, SCLOUT Logic Input Threshold Voltage               | $\begin{array}{l} V_{CC} \geq 2.9V \\ V_{CC} < 2.9V \end{array}$                            |   | 1.4<br>1.1 | 1.65<br>1.35 | 1.9<br>1.6 | V<br>V |
|                        | SDAIN, SCLIN Logic Input Threshold Voltage                 | SDAIN, SCLIN Rising Edge, $V_{CC}$ = 2.3V, 5.5V                                             |   | 0.45       | 0.6          | 0.75       | V      |
| V <sub>THR(HYST)</sub> | SDAOUT, SCLOUT Logic Input Threshold Voltage<br>Hysteresis | (Note 3)                                                                                    |   |            | 50           |            | mV     |
|                        | SDAIN, SCLIN Logic Input Threshold Voltage<br>Hysteresis   | (Note 3)                                                                                    |   |            | 35           |            | mV     |
| C <sub>IN</sub>        | Digital Input Capacitance SDAIN, SDAOUT,<br>SCLIN, SCLOUT  | (Note 3)                                                                                    |   |            |              | 10         | pF     |
| I <sub>LEAK</sub>      | Input Leakage Current                                      | SDA, SCL Pins                                                                               |   |            |              | ±5         | μA     |
| V <sub>OL</sub>        | Output Low Voltage                                         | SDAOUT, SCLOUT Pins, I <sub>SINK</sub> = 4mA,<br>SDAIN = SCLIN = 0V, V <sub>CC</sub> = 2.7V | • | 0          |              | 400        | mV     |
|                        |                                                            | 2.7k to V <sub>CC</sub> on SDAOUT, SCLOUT,<br>SDAIN = SCLIN = 0V                            | • | 250        | 300          | 380        | mV     |
| VILMAX                 | Buffer Input Logic Low Voltage                             | SDAOUT, SCLOUT Pins                                                                         |   |            |              | 1.2        | V      |



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 3.3V, unless otherwise noted.

| SYMBOL                | PARAMETER                                      | CONDITIONS           |  | MIN | ТҮР | MAX | UNITS |  |
|-----------------------|------------------------------------------------|----------------------|--|-----|-----|-----|-------|--|
| Bus Stuck Low Timeout |                                                |                      |  |     |     |     |       |  |
| t <sub>TIMEOUT</sub>  | Bus Stuck Low Timer                            | SDAOUT = SCLOUT = 0V |  | 25  | 30  | 35  | ms    |  |
| Timing Char           | acteristics                                    |                      |  |     |     |     | ·     |  |
| f <sub>I2C,MAX</sub>  | I <sup>2</sup> C Maximum Operating Frequency   | (Note 3)             |  | 400 | 600 |     | kHz   |  |
| t <sub>BUF</sub>      | Bus Free Time Between Stop and Start Condition | (Note 3)             |  |     |     | 1.3 | μs    |  |
| t <sub>HD,STA</sub>   | Hold Time After (Repeated) Start Condition     | (Note 3)             |  |     |     | 100 | ns    |  |
| t <sub>SU,STA</sub>   | Repeated Start Condition Set-Up Time           | (Note 3)             |  |     |     | 0   | ns    |  |
| t <sub>SU,STO</sub>   | Stop Condition Set-Up Time                     | (Note 3)             |  |     |     | 0   | ns    |  |
| t <sub>HD,DATI</sub>  | Data Hold Time Input                           | (Note 3)             |  | İ   |     | 0   | ns    |  |
| t <sub>SU,DAT</sub>   | Data Set-Up Time                               | (Note 3)             |  |     |     | 100 | ns    |  |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: See "Propagation Delays" in the Operations section for a discussion of t<sub>PHL</sub> and t<sub>PLH</sub> as a function of pull-up resistance and bus capacitance.

Note 3: Determined by design, not tested in production.

The • denotes the specifications which apply over the full operating

Note 4: Measure points are  $0.3 \cdot V_{CC}$  and  $0.7 \cdot V_{CC}$ .

Note 5:  $I_{PULLUPAC}$  varies with temperature and  $V_{CC}$  voltage as shown in the Typical Performance Characteristics section.

Note 6: I<sub>CC</sub> test performed with connection circuitry active.

Note 7: All currents into pins are positive; all voltages are referenced to GND unless otherwise specified.

### TIMING DIAGRAMS

#### ENABLE, CONNECT, READY Timing



#### Rising and Falling Propagation Delays and Rise and Fall Times for SDAIN, SDAOUT and SCLIN, SCLOUT







### **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = 3.3V$ , unless otherwise indicated.





### PIN FUNCTIONS

**ENABLE (Pin 1):** Connection Enable Input. This 0.6V nominal threshold input pin enables or disables the LTC4308. For normal operation, pull or connect ENABLE high. Driving ENABLE below the 0.45V threshold isolates SDAIN from SDAOUT, SCLIN from SCLOUT, asserts READY low, and prohibits automatic clock and stop bit generation during a fault condition. A rising edge on ENABLE after a fault has occurred forces a connection between SDAIN, SDAOUT and SCLIN, SCLOUT. Connect to V<sub>CC</sub> if unused.

**SCLOUT (Pin 2):** Serial Clock Output. Connect this pin to a SCL bus segment where bus stuck low recovery is desired. A pull-up resistor should be connected between this pin and a bus pull-up supply greater than or equal to  $V_{CC}$ .

**SCLIN (Pin 3):** Serial Clock Input. Connect this pin to a SCL bus segment where isolation from bus stuck low issues is desired. A pull-up resistor should be connected between this pin and a bus pull-up supply greater than 0.9V.

**GND (Pin 4):** Device Ground. Connect this pin to a ground plane for best results.

**READY (Pin 5):** Connection Ready Status Output. This open-drain N-channel MOSFET pin pulls low when ENABLE is low, when the startup and connection sequence described in the Operation section has not been completed, or when the LTC4308 disconnects the input and output pins due to a bus stuck low condition. READY goes high when ENABLE is high and connection is made between the input and output pins. Connect a pull-up resistor, typically 10k, from this pin to the bus pull-up supply. This pin can be left open if unused.

**SDAIN (Pin 6):** Serial Data Input. Connect this pin to a SDA bus segment where isolation from bus stuck low issues is desired. A pull-up resistor should be connected between this pin and a bus pull-up supply greater than 0.9V.

**SDAOUT (Pin 7):** Serial Data Output. Connect this pin to a SDA bus segment where bus stuck low recovery is desired. A pull-up resistor should be connected between this pin and a bus pull-up supply greater than or equal to  $V_{CC}$ .

 $V_{CC}$  (Pin 8): Supply Voltage Input. Place a bypass capacitor of at least 0.01µF close to  $V_{CC}$  for best results.

**Exposed Pad (Pin 9, DFN Package Only):** Exposed Pad may be left open or connected to device ground.



### **BLOCK DIAGRAM**



Low Voltage Level Shifting 2-Wire Bus Buffer with Stuck Bus Recovery

### OPERATION

#### Start-Up

When the LTC4308 first receives power on its  $V_{CC}$  pin, either during power-up or live insertion, it starts in an under voltage lockout (UVLO) state, ignoring any activity on the SDA or SCL pins until  $V_{CC}$  rises above 2V (typical). This ensures the LTC4308 does not try to function until enough supply voltage is present.

During this time, the 1V precharge circuitry is actively forcing 1V through 100k nominal resistors to the SDAOUT and SCLOUT pins. Because SDAOUT and SCLOUT pins may be plugged into a live backplane, where the voltage on the backplane SDA and SCL busses can be anywhere between 0V and  $V_{CC}$ , precharging SCLOUT and SDAOUT to 1V minimizes the worst-case voltage differential these pins will see at the moment of contact, therefore minimizing the amount of disturbance caused by the I/O card.

Once the LTC4308 exits from UVLO, it monitors both the input and output pins for either a stop bit or a bus idle condition to indicate the completion of data transactions. When both sides are idle or one side has a stop bit while the other is idle, the connection circuitry is activated, joining the SDA and SCL pins on the input bus with those on the output bus. Because SDAIN and SCLIN are monitored for a stop bit or bus idle as a condition for connection, they may also be used for Hot-Swapping, but note that these pins are not precharged.

#### **Connection Circuitry**

Once the connection circuitry is activated, the functionality of the input and output bus of the respective SDA or SCL pins is identical. A low forced on either output or input pin at any time results in both pin voltages forced low. The LTC4308 SCLOUT and SDAOUT busses are tolerant of  $I^2C$  bus DC logic low voltages up to the V<sub>IL</sub> specification of

 $0.3 \bullet V_{CC},$  while the SCLIN and SDAIN busses are tolerant of bus logic low voltages up to 0.6V. A high occurs when all devices on the input and output pins release high.

When the LTC4308 senses a rising edge on either of the output busses, with a slew rate greater than 0.8V/µs, the internal pull-down device for the respective bus is deactivated at bus voltages as low as 0.48V. This methodology maximizes the effectiveness of the rise time accelerator circuitry and maintains compatibility with other devices in the LTC4300 bus buffer family. Care must be taken to ensure devices participating in clock stretching or arbitration is capable of forcing logic low voltages below 0.48V at the LTC4308's SCLOUT and SDAOUT pins.

These important features ensure the I<sup>2</sup>C specification protocols such as clock stretching, clock synchronization, arbitration, and acknowledge function seamlessly in all cases as specified, regardless of how the devices in the system are connected to the LTC4308.

Another key feature provided by the connection circuitry is input and output bus capacitance isolation through bidirectional buffering. Because of this isolation, the waveforms on the input busses look slightly different than the corresponding output bus waveforms, as described in the next two sections.

#### **Offset Voltages**

When a logic low is driven on SDAIN or SCLIN, the LTC4308 regulates SDAOUT or SCLOUT, respectively, to a higher voltage, typically 300mV above the driven low voltage. When a logic low is driven on SCLOUT or SDAOUT, the LTC4308 regulates SCLIN or SDAIN, respectively, to a voltage that is typically 200mV below the driven low voltage. These offsets are nearly independent of pull-up current (see Typical Performance Characteristics).



43081

### OPERATION



Figure 2. Input-Output Rising Edge Waveforms

#### **Propagation Delays**

During a rising edge, the rise time on each side is influenced by rise time acceleration, bus pull-up resistor, and the equivalent capacitance on the line. If the pull-up resistors are the same, a difference in rise time occurs which is directly proportional to the difference in capacitance and the presence of rise time acceleration between the two sides. This effect is displayed in Figure 2 for  $V_{CC} = 3.3V$  and a 2.7k pull-up resistor on the input ( $V_{PULLUP(IN)} = 1.8V$ ,  $C_{IN} = 150$ pF) and output ( $V_{PULLUP(OUT)} = 3.3V$ ,  $C_{OUT} = 50$ pF). Since the output pin has rise time acceleration and less capacitance than the input, it rises faster and the effective propagation delay is negative.

There is a finite propagation delay through the connection circuitry for falling waveforms. Figure 3 shows the falling edge waveforms for the same pull-up resistors and equivalent capacitance conditions as used in Figure 2. An external N-channel MOSFET device pulls down the voltage on the side with 150pF capacitance; the LTC4308 pulls down the voltage on the opposite side with a delay of 70ns. This delay is always positive and is a function of supply voltage, temperature and the pull-up resistors and equivalent bus capacitances on both sides of the bus.

The Typical Performance Characteristics section shows propagation delay as a function of temperature and voltage for 2.7k pull-up resistors and 50pF equivalent capacitance on both sides of the part. Also, the Propagation Delay as a function of Output Capacitance curve shows that larger



Figure 3. Input-Output Falling Edge Waveforms

output capacitances translate to longer delays. Users must quantify the difference in propagation times for a rising edge versus a falling edge in their systems and adjust setup and hold times accordingly.

#### **Bus Stuck Low Timeout**

SDAOUT and SCLOUT are each connected to an internal timer. When SDAOUT or SCLOUT is low, its respective timer is started. Each timer is only reset when its pin goes high. If the bus stuck low does not go high within 30ms (typical), the connection circuitry is disabled, breaking the connection between the respective input and output pins. In addition, after at least 40µs, up to 16 clock pulses at 8.5kHz (typical) are generated on the SCLOUT pin by the LTC4308 in an attempt to free the stuck low bus. The clock pulses are halted if the bus recovers to a logic high condition before the completion of the full 16 pulses. A stop bit is always generated on the SCLOUT and SDAOUT pins to reset all devices on the bus.

If the stuck low SDAOUT or SCLOUT does not recover to a logic high condition after the automatic clocking and stop bit generation, the LTC4308 remains disconnected. Should the bus free, the LTC4308 will reconnect the input and output busses if a stop bit or bus idle condition is detected, as specified in the Start Up section. Alternatively, a rising edge on ENABLE forces the connection circuitry to reconnect the input and output busses and reset the 30ms timer if the bus remains in a stuck bus low condition.



## OPERATION

When powering up into a bus stuck low condition, the connection circuitry connecting the SDA and SCL pins are not activated. 30ms after UVLO, automatic clocking and stop bit generation takes place as described above.

#### **READY Digital Output**

This pin provides a digital flag which is low when either ENABLE is low, the start-up sequence described earlier in this section has not been completed, or the LTC4308 has disconnected the input and output busses due to a bus stuck low condition. READY goes high when ENABLE is high and start-up is complete. The pin is driven by an open-drain pull-down device capable of sinking 3mA while holding 0.4V on the pin. Connect a resistor to the bus pull-up supply to provide the pull-up.

#### ENABLE

When the ENABLE pin is driven below 0.45V with respect to the LTC4308's ground, the input pin is disconnected from the output pin and the READY pin is pulled low. When the pin is driven above 0.75V, the part waits for data transactions on both the input and output pins to be complete (as described in the Start-Up section) before connecting the two pins. At this time the internal pull-down on READY releases.

A rising edge on ENABLE after a bus stuck low condition has occurred forces a connection between SDAIN, SDAOUT, and SCLIN, SCLOUT even if the bus stuck low condition has not been cleared. At this time the 30ms timer is reset, but not disabled.

#### **Rise Time Accelerators**

Once connection has been established, rise time accelerator circuits on SDAOUT and SCLOUT are enabled. During positive bus transitions of at least  $0.8V/\mu$ s, the rise time accelerators provide strong, slew-limited pull-up currents to force the bus voltage to rise at a rate of  $100V/\mu$ s.

The rise time accelerators significantly improve reliability and performance in  $I^2C$  systems in several ways. First, due to the accelerator's significantly lower pull-up impedance, as compared to the bus pull-up resistance, the system is less susceptible to noise on rising edges, providing smooth, controlled transitions for both small and large systems. Second, the accelerators allow users to choose larger bus pull-up resistors, reducing power consumption and improving logic low noise margins or to design with bus capacitances beyond those specified in the  $I^2C$  specifications.

For these reasons, it is strongly recommended that users choose bus pull-up resistors that guarantee the output busses will rise on their own at a rate of at least  $0.8 \text{ V/}\mu$ s to ensure activation of the accelerators. See the Applications Information section for selecting pull-up resistor sizes.

It is important to connect SDAOUT and SCLOUT pins to a bus whose pull-up supply is equal to or greater than the LTC4308's supply to ensure the accelerators do not source current through the pull up resistors into the pullup supply.

The rise time accelerators are internally disabled until the sequence of events described in the start-up section has been completed, as well as during automatic clocking and stop bit generation for a bus stuck low recovery event.



### **APPLICATIONS INFORMATION**

#### **Resistor Pull-Up Value Selection**

To guarantee the SDAOUT and SCLOUT rise time accelerators are activated during a rising edge, the bus must rise on its own with a positive slew rate of at least 0.8V/ $\mu$ s. To achieve this, choose a maximum resistor value R<sub>PULLUP</sub> using the formula:

 $\mathsf{R}_{\mathsf{PULLUP}} \leq \frac{(\mathsf{V}_{\mathsf{BUS}(\mathsf{MIN})} - 0.8\mathsf{V}) \bullet 1250\mathsf{ns} \, / \, \mathsf{V}}{\mathsf{C}_{\mathsf{BUS}}}$ 

Where  $R_{PULLUP}$  is the pull-up resistor value in  $k\Omega, V_{BUS(MIN)}$  is the minimum bus pull-up supply voltage and  $C_{BUS}$  is the equivalent bus capacitance in pF.

To estimate the value of  $C_{BUS}$ , use a general rule of 20pF of capacitance per device on the bus (10pF for the device and 10pF for interconnect).

In addition,  $R_{PULLUP}$  must be strong enough to overcome the precharge voltage and provide logic highs on SDAOUT and SCLOUT for the start-up and connection circuitry to connect the backplane to the card. To meet this requirement, always choose

$$R_{PULLUP} \le 75k \frac{V_{BUS(MIN)} - V_{THR(MAX)}}{V_{THR(MAX)} - 1V}$$

where  $V_{THR(MAX)}$  is the maximum specified Logic Input Threshold Voltage,  $V_{THR}.$ 

Further, on SDAIN and SCLIN and for heavily loaded systems on SDAOUT and SCLOUT, where the selected  $R_{PULLUP}$  value causes the bus to rise at a rate slower than 0.8V/µs, users must also guarantee

$$R_{PULLUP} \leq \frac{V_{BUS(MIN)} - V_{THR(MAX)}}{100 \mu A}$$

#### Live Insertion and Capacitance Buffering Application

Figure 4 and 5 illustrate applications of the LTC4308 that take advantage of the LTC4308's Hot Swap<sup>TM</sup>, capacitance buffering and output pin precharge features. If the I/O cards were plugged directly into the backplane without the LTC4308 buffer, all of the backplane and card capacitances would add directly together, making rise time and fall time

requirements difficult to meet. Placing an LTC4308 on the edge of each card isolates the card capacitance from the backplane. For a given I/O card, the LTC4308 drives the capacitance of everything on the card and the backplane must drive only the capacitance of the LTC4308, which is less than 10pF.

Figure 4 shows the LTC4308 used in the typical staggered connector application, where  $V_{CC}$  and GND are the longest "early power" pins. The "early power" pins ensure the LTC4308 is initially powered and forcing the 1V precharge voltage on the medium length SDA and SCL output pins before they contact with the backplane busses. Coupled with ENABLE as the shortest pin, passively pulled to ground by a resistor, the staggered approach provides additional time for transients associated with live insertion to settle before the LTC4308 can be enabled.

Figure 5 shows the LTC4308 in an application where all of the pins have the same length. In this application, a resistor is used to hold the ENABLE pin low during live insertion, until the backplane control circuitry can enable the device.

#### **Level Shifting Applications**

Systems requiring different supply voltages for the backplane side and the card side can use the LTC4308 for bidirectional level shifting, as shown in Figures 4, 5, and 7. The LTC4308 can level shift between bus pull-up supplies as low as 0.9V to as high as 5.5V. Level shifting allows newer designs that require lower voltage supplies, such as EEPROMs and microcontrollers, the capability to interface with legacy backplanes which may be operating at higher supply voltages.

The LTC4308's negative offset voltage from output to input allow level shifting applications with high SDAOUT and SCLOUT  $V_{OL}$  to effectively translate to the low voltage SDAIN and SCLIN busses. Figure 7 shows an application where 200 $\Omega$  resistors, used to provide additional ESD protection for the Temperature Sensor's internal low impedance pull-down device, generate high  $V_{OL}$  on the SDAOUT and SCLOUT busses.



### **APPLICATIONS INFORMATION**

#### Systems with Supply Voltage Droop

In large 2-wire systems, the V<sub>CC</sub> voltages seen by devices at various points in the system can differ by a few hundred millivolts or more. This situation is modeled by a series resistor in the V<sub>CC</sub> line, as shown in Figure 6. For proper operation, make sure that the V<sub>CC(LTC4308)</sub> is  $\geq$  2.3V.

#### LTC4308 and LTC4301L Feature Comparison

Although both, the LTC4308 and LTC4301L are functionally similar Hot Swappable Bus Buffers designed for Low Voltage Level Translation in 2-wire bus systems, the LTC4308 provides greater features. These features include automatic bus stuck low detection and recovery; rise time accelerators on the output busses, and –200mV In-Out and 300mV Out-In offset voltages that are nearly independent of pull-up resistors. These and other differences are listed in Table 1 and must be accounted for if using the LTC4308 in LTC4301L applications.

#### Table 1: Differences Between LTC4301I and LTC4308

| SPECIFICATION              | LTC4301L   | LTC4308      | COMMENTS                                                                                                               |
|----------------------------|------------|--------------|------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC(MIN)</sub>       | 2.7V       | 2.3V         | Lower supply voltage allows greater compatibility with low voltage systems.                                            |
| V <sub>OS(TYP)</sub>       | 100mV      | -200mV/300mV | Negative output-to-input offset voltage provide better noise margin on low voltage bus.                                |
| I <sub>PULLUPAC(TYP)</sub> | N/A        | 8mA          | Output bus rise time accelerators aid heavily loaded busses to meet rise time specifications.                          |
| t <sub>timeout</sub>       | N/A        | 30ms         | Stuck Bus Recovery automatically isolates the input bus from the output bus and attempts to recover the output bus.    |
| READY                      | -          | -            | READY functions identically. In addition, the LTC4308 will pull READY low to indicate when disconnection has occurred. |
| CS/ENABLE                  | Active Low | Active High  | When replacing an LTC4301L with an LTC4308, invert the $\overline{\text{CS}}$ signal.                                  |



### **APPLICATIONS INFORMATION**



Figure 4. The LTC4308 in an Application with Staggered Connectors.



Figure 5. The LTC4308 in an Application Where All the Pins Have the Same Length.



### TYPICAL APPLICATIONS



Figure 6. System with Voltage Droop



Figure 7. High  $V_{OL}$  Application



### PACKAGE DESCRIPTION



**DD** Package 8-Lead Plastic DFN (3mm × 3mm) (Reference LTC DWG # 05-08-1698)

MS8 Package 8-Lead Plastic MSOP (Reference LTC DWG # 05-08-1660)



1. DIMENSIONS IN MILLIMETER/(INCH)

2. DRAWING NOT TO SCALE 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

DIMENSION DEDE NOT INCLODE MOLD FLASH, FROI NISIONS OF GATE BURKS. MOLD FLASH, PROTRUSIONS OR GATE BURKS SHALL NOT EXCED 0.152mm (.006') PER SIDE
DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OF PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006') PER SIDE
LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004') MAX

